1/* 2 * This device tree is copied from 3 * https://raw.githubusercontent.com/torvalds/linux/34ea5c9d/arch/arm/boot/dts/aspeed-g5.dtsi 4 */ 5#include "skeleton.dtsi" 6 7/ { 8 model = "Aspeed BMC"; 9 compatible = "aspeed,ast2500"; 10 #address-cells = <1>; 11 #size-cells = <1>; 12 interrupt-parent = <&vic>; 13 14 aliases { 15 i2c0 = &i2c0; 16 i2c1 = &i2c1; 17 i2c2 = &i2c2; 18 i2c3 = &i2c3; 19 i2c4 = &i2c4; 20 i2c5 = &i2c5; 21 i2c6 = &i2c6; 22 i2c7 = &i2c7; 23 i2c8 = &i2c8; 24 i2c9 = &i2c9; 25 i2c10 = &i2c10; 26 i2c11 = &i2c11; 27 i2c12 = &i2c12; 28 i2c13 = &i2c13; 29 serial0 = &uart1; 30 serial1 = &uart2; 31 serial2 = &uart3; 32 serial3 = &uart4; 33 serial4 = &uart5; 34 serial5 = &vuart; 35 }; 36 37 cpus { 38 #address-cells = <1>; 39 #size-cells = <0>; 40 41 cpu@0 { 42 compatible = "arm,arm1176jzf-s"; 43 device_type = "cpu"; 44 reg = <0>; 45 }; 46 }; 47 48 memory@80000000 { 49 device_type = "memory"; 50 reg = <0x80000000 0>; 51 }; 52 53 ahb { 54 compatible = "simple-bus"; 55 #address-cells = <1>; 56 #size-cells = <1>; 57 ranges; 58 59 fmc: flash-controller@1e620000 { 60 reg = < 0x1e620000 0xc4 61 0x20000000 0x10000000 >; 62 #address-cells = <1>; 63 #size-cells = <0>; 64 compatible = "aspeed,ast2500-fmc"; 65 status = "disabled"; 66 interrupts = <19>; 67 clocks = <&scu ASPEED_CLK_AHB>; 68 flash@0 { 69 reg = < 0 >; 70 compatible = "jedec,spi-nor"; 71 status = "disabled"; 72 }; 73 flash@1 { 74 reg = < 1 >; 75 compatible = "jedec,spi-nor"; 76 status = "disabled"; 77 }; 78 flash@2 { 79 reg = < 2 >; 80 compatible = "jedec,spi-nor"; 81 status = "disabled"; 82 }; 83 }; 84 85 spi1: flash-controller@1e630000 { 86 reg = < 0x1e630000 0xc4 87 0x30000000 0x08000000 >; 88 #address-cells = <1>; 89 #size-cells = <0>; 90 compatible = "aspeed,ast2500-spi"; 91 clocks = <&scu ASPEED_CLK_AHB>; 92 status = "disabled"; 93 flash@0 { 94 reg = < 0 >; 95 compatible = "jedec,spi-nor"; 96 status = "disabled"; 97 }; 98 flash@1 { 99 reg = < 1 >; 100 compatible = "jedec,spi-nor"; 101 status = "disabled"; 102 }; 103 }; 104 105 spi2: flash-controller@1e631000 { 106 reg = < 0x1e631000 0xc4 107 0x38000000 0x08000000 >; 108 #address-cells = <1>; 109 #size-cells = <0>; 110 compatible = "aspeed,ast2500-spi"; 111 clocks = <&scu ASPEED_CLK_AHB>; 112 status = "disabled"; 113 flash@0 { 114 reg = < 0 >; 115 compatible = "jedec,spi-nor"; 116 status = "disabled"; 117 }; 118 flash@1 { 119 reg = < 1 >; 120 compatible = "jedec,spi-nor"; 121 status = "disabled"; 122 }; 123 }; 124 125 vic: interrupt-controller@1e6c0080 { 126 compatible = "aspeed,ast2400-vic"; 127 interrupt-controller; 128 #interrupt-cells = <1>; 129 valid-sources = <0xfefff7ff 0x0807ffff>; 130 reg = <0x1e6c0080 0x80>; 131 }; 132 133 mac0: ethernet@1e660000 { 134 compatible = "aspeed,ast2500-mac", "faraday,ftgmac100"; 135 reg = <0x1e660000 0x180>; 136 interrupts = <2>; 137 clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>; 138 status = "disabled"; 139 }; 140 141 mac1: ethernet@1e680000 { 142 compatible = "aspeed,ast2500-mac", "faraday,ftgmac100"; 143 reg = <0x1e680000 0x180>; 144 interrupts = <3>; 145 clocks = <&scu ASPEED_CLK_GATE_MAC2CLK>, <&scu ASPEED_CLK_D2PLL>; 146 status = "disabled"; 147 }; 148 149 ehci0: usb@1e6a1000 { 150 compatible = "aspeed,ast2500-ehci", "generic-ehci"; 151 reg = <0x1e6a1000 0x100>; 152 interrupts = <5>; 153 status = "disabled"; 154 }; 155 156 ehci1: usb@1e6a3000 { 157 compatible = "aspeed,ast2500-ehci", "generic-ehci"; 158 reg = <0x1e6a3000 0x100>; 159 interrupts = <13>; 160 status = "disabled"; 161 }; 162 163 uhci: usb@1e6b0000 { 164 compatible = "aspeed,ast2500-uhci", "generic-uhci"; 165 reg = <0x1e6b0000 0x100>; 166 interrupts = <14>; 167 #ports = <2>; 168 status = "disabled"; 169 }; 170 171 apb { 172 compatible = "simple-bus"; 173 #address-cells = <1>; 174 #size-cells = <1>; 175 ranges; 176 177 syscon: syscon@1e6e2000 { 178 compatible = "aspeed,g5-scu", "syscon", "simple-mfd"; 179 reg = <0x1e6e2000 0x1a8>; 180 #clock-cells = <1>; 181 #reset-cells = <1>; 182 183 pinctrl: pinctrl { 184 compatible = "aspeed,g5-pinctrl"; 185 aspeed,external-nodes = <&gfx &lhc>; 186 187 }; 188 }; 189 190 rng: hwrng@1e6e2078 { 191 compatible = "timeriomem_rng"; 192 reg = <0x1e6e2078 0x4>; 193 period = <1>; 194 quality = <100>; 195 }; 196 197 gfx: display@1e6e6000 { 198 compatible = "aspeed,ast2500-gfx", "syscon"; 199 reg = <0x1e6e6000 0x1000>; 200 reg-io-width = <4>; 201 }; 202 203 adc: adc@1e6e9000 { 204 compatible = "aspeed,ast2500-adc"; 205 reg = <0x1e6e9000 0xb0>; 206 #io-channel-cells = <1>; 207 status = "disabled"; 208 }; 209 210 sram@1e720000 { 211 compatible = "mmio-sram"; 212 reg = <0x1e720000 0x9000>; // 36K 213 }; 214 215 sdhci: sdhci@1e740000 { 216 #interrupt-cells = <1>; 217 compatible = "aspeed,aspeed-sdhci-irq", "simple-mfd"; 218 reg = <0x1e740000 0x1000>; 219 interrupts = <26>; 220 interrupt-controller; 221 clocks = <&scu ASPEED_CLK_GATE_SDCLK>, <&scu ASPEED_CLK_GATE_SDEXTCLK>; 222 clock-names = "ctrlclk", "extclk"; 223 #address-cells = <1>; 224 #size-cells = <1>; 225 ranges = <0x0 0x1e740000 0x1000>; 226 227 sdhci_slot0: sdhci_slot0@100 { 228 compatible = "aspeed,sdhci-ast2500"; 229 reg = <0x100 0x100>; 230 interrupts = <0>; 231 interrupt-parent = <&sdhci>; 232 sdhci,auto-cmd12; 233 clocks = <&scu ASPEED_CLK_SDIO>; 234 status = "disabled"; 235 }; 236 237 sdhci_slot1: sdhci_slot1@200 { 238 compatible = "aspeed,sdhci-ast2500"; 239 reg = <0x200 0x100>; 240 interrupts = <1>; 241 interrupt-parent = <&sdhci>; 242 sdhci,auto-cmd12; 243 clocks = <&scu ASPEED_CLK_SDIO>; 244 status = "disabled"; 245 }; 246 247 }; 248 249 gpio: gpio@1e780000 { 250 #gpio-cells = <2>; 251 gpio-controller; 252 compatible = "aspeed,ast2500-gpio"; 253 reg = <0x1e780000 0x1000>; 254 interrupts = <20>; 255 gpio-ranges = <&pinctrl 0 0 220>; 256 interrupt-controller; 257 }; 258 259 timer: timer@1e782000 { 260 /* This timer is a Faraday FTTMR010 derivative */ 261 compatible = "aspeed,ast2400-timer"; 262 reg = <0x1e782000 0x90>; 263 }; 264 265 uart1: serial@1e783000 { 266 compatible = "ns16550a"; 267 reg = <0x1e783000 0x20>; 268 reg-shift = <2>; 269 interrupts = <9>; 270 clocks = <&scu ASPEED_CLK_GATE_UART1CLK>; 271 no-loopback-test; 272 status = "disabled"; 273 }; 274 275 uart5: serial@1e784000 { 276 compatible = "ns16550a"; 277 reg = <0x1e784000 0x20>; 278 reg-shift = <2>; 279 interrupts = <10>; 280 clocks = <&scu ASPEED_CLK_GATE_UART5CLK>; 281 no-loopback-test; 282 status = "disabled"; 283 }; 284 285 wdt1: watchdog@1e785000 { 286 compatible = "aspeed,wdt"; 287 reg = <0x1e785000 0x1c>; 288 interrupts = <27>; 289 }; 290 291 wdt2: watchdog@1e785020 { 292 compatible = "aspeed,wdt"; 293 reg = <0x1e785020 0x1c>; 294 interrupts = <27>; 295 status = "disabled"; 296 }; 297 298 wdt3: watchdog@1e785040 { 299 compatible = "aspeed,wdt"; 300 reg = <0x1e785040 0x1c>; 301 status = "disabled"; 302 }; 303 304 pwm_tacho: pwm-tacho-controller@1e786000 { 305 compatible = "aspeed,ast2500-pwm-tacho"; 306 #address-cells = <1>; 307 #size-cells = <0>; 308 reg = <0x1e786000 0x1000>; 309 status = "disabled"; 310 }; 311 312 vuart: serial@1e787000 { 313 compatible = "aspeed,ast2500-vuart"; 314 reg = <0x1e787000 0x40>; 315 reg-shift = <2>; 316 interrupts = <8>; 317 no-loopback-test; 318 status = "disabled"; 319 }; 320 321 lpc: lpc@1e789000 { 322 compatible = "aspeed,ast2500-lpc", "simple-mfd"; 323 reg = <0x1e789000 0x1000>; 324 325 #address-cells = <1>; 326 #size-cells = <1>; 327 ranges = <0x0 0x1e789000 0x1000>; 328 329 lpc_bmc: lpc-bmc@0 { 330 compatible = "aspeed,ast2500-lpc-bmc"; 331 reg = <0x0 0x80>; 332 }; 333 334 lpc_host: lpc-host@80 { 335 compatible = "aspeed,ast2500-lpc-host", "simple-mfd", "syscon"; 336 reg = <0x80 0x1e0>; 337 reg-io-width = <4>; 338 339 #address-cells = <1>; 340 #size-cells = <1>; 341 ranges = <0x0 0x80 0x1e0>; 342 343 lpc_ctrl: lpc-ctrl@0 { 344 compatible = "aspeed,ast2500-lpc-ctrl"; 345 reg = <0x0 0x80>; 346 status = "disabled"; 347 }; 348 349 lpc_snoop: lpc-snoop@0 { 350 compatible = "aspeed,ast2500-lpc-snoop"; 351 reg = <0x0 0x80>; 352 interrupts = <8>; 353 status = "disabled"; 354 }; 355 356 lhc: lhc@20 { 357 compatible = "aspeed,ast2500-lhc"; 358 reg = <0x20 0x24 0x48 0x8>; 359 }; 360 361 lpc_reset: reset-controller@18 { 362 compatible = "aspeed,ast2500-lpc-reset"; 363 reg = <0x18 0x4>; 364 #reset-cells = <1>; 365 }; 366 367 ibt: ibt@c0 { 368 compatible = "aspeed,ast2500-ibt-bmc"; 369 reg = <0xc0 0x18>; 370 interrupts = <8>; 371 status = "disabled"; 372 }; 373 }; 374 }; 375 376 uart2: serial@1e78d000 { 377 compatible = "ns16550a"; 378 reg = <0x1e78d000 0x20>; 379 reg-shift = <2>; 380 interrupts = <32>; 381 clocks = <&scu ASPEED_CLK_GATE_UART2CLK>; 382 no-loopback-test; 383 status = "disabled"; 384 }; 385 386 uart3: serial@1e78e000 { 387 compatible = "ns16550a"; 388 reg = <0x1e78e000 0x20>; 389 reg-shift = <2>; 390 interrupts = <33>; 391 clocks = <&scu ASPEED_CLK_GATE_UART3CLK>; 392 no-loopback-test; 393 status = "disabled"; 394 }; 395 396 uart4: serial@1e78f000 { 397 compatible = "ns16550a"; 398 reg = <0x1e78f000 0x20>; 399 reg-shift = <2>; 400 interrupts = <34>; 401 clocks = <&scu ASPEED_CLK_GATE_UART4CLK>; 402 no-loopback-test; 403 status = "disabled"; 404 }; 405 406 i2c: i2c@1e78a000 { 407 compatible = "simple-bus"; 408 #address-cells = <1>; 409 #size-cells = <1>; 410 ranges = <0 0x1e78a000 0x1000>; 411 }; 412 }; 413 }; 414}; 415 416&i2c { 417 i2c_ic: interrupt-controller@0 { 418 #interrupt-cells = <1>; 419 compatible = "aspeed,ast2500-i2c-ic"; 420 reg = <0x0 0x40>; 421 interrupts = <12>; 422 interrupt-controller; 423 resets = <&rst ASPEED_RESET_I2C>; 424 }; 425 426 i2c0: i2c-bus@40 { 427 #address-cells = <1>; 428 #size-cells = <0>; 429 #interrupt-cells = <1>; 430 431 reg = <0x40 0x40>; 432 compatible = "aspeed,ast2500-i2c-bus"; 433 bus-frequency = <100000>; 434 interrupts = <0>; 435 interrupt-parent = <&i2c_ic>; 436 clocks = <&scu ASPEED_CLK_APB>; 437 status = "disabled"; 438 /* Does not need pinctrl properties */ 439 }; 440 441 i2c1: i2c-bus@80 { 442 #address-cells = <1>; 443 #size-cells = <0>; 444 #interrupt-cells = <1>; 445 446 reg = <0x80 0x40>; 447 compatible = "aspeed,ast2500-i2c-bus"; 448 bus-frequency = <100000>; 449 interrupts = <1>; 450 interrupt-parent = <&i2c_ic>; 451 clocks = <&scu ASPEED_CLK_APB>; 452 status = "disabled"; 453 /* Does not need pinctrl properties */ 454 }; 455 456 i2c2: i2c-bus@c0 { 457 #address-cells = <1>; 458 #size-cells = <0>; 459 #interrupt-cells = <1>; 460 461 reg = <0xc0 0x40>; 462 compatible = "aspeed,ast2500-i2c-bus"; 463 bus-frequency = <100000>; 464 interrupts = <2>; 465 interrupt-parent = <&i2c_ic>; 466 clocks = <&scu ASPEED_CLK_APB>; 467 pinctrl-names = "default"; 468 pinctrl-0 = <&pinctrl_i2c3_default>; 469 status = "disabled"; 470 }; 471 472 i2c3: i2c-bus@100 { 473 #address-cells = <1>; 474 #size-cells = <0>; 475 #interrupt-cells = <1>; 476 477 reg = <0x100 0x40>; 478 compatible = "aspeed,ast2500-i2c-bus"; 479 bus-frequency = <100000>; 480 interrupts = <3>; 481 interrupt-parent = <&i2c_ic>; 482 clocks = <&scu ASPEED_CLK_APB>; 483 pinctrl-names = "default"; 484 pinctrl-0 = <&pinctrl_i2c4_default>; 485 status = "disabled"; 486 }; 487 488 i2c4: i2c-bus@140 { 489 #address-cells = <1>; 490 #size-cells = <0>; 491 #interrupt-cells = <1>; 492 493 reg = <0x140 0x40>; 494 compatible = "aspeed,ast2500-i2c-bus"; 495 bus-frequency = <100000>; 496 interrupts = <4>; 497 interrupt-parent = <&i2c_ic>; 498 clocks = <&scu ASPEED_CLK_APB>; 499 pinctrl-names = "default"; 500 pinctrl-0 = <&pinctrl_i2c5_default>; 501 status = "disabled"; 502 }; 503 504 i2c5: i2c-bus@180 { 505 #address-cells = <1>; 506 #size-cells = <0>; 507 #interrupt-cells = <1>; 508 509 reg = <0x180 0x40>; 510 compatible = "aspeed,ast2500-i2c-bus"; 511 bus-frequency = <100000>; 512 interrupts = <5>; 513 interrupt-parent = <&i2c_ic>; 514 clocks = <&scu ASPEED_CLK_APB>; 515 pinctrl-names = "default"; 516 pinctrl-0 = <&pinctrl_i2c6_default>; 517 status = "disabled"; 518 }; 519 520 i2c6: i2c-bus@1c0 { 521 #address-cells = <1>; 522 #size-cells = <0>; 523 #interrupt-cells = <1>; 524 525 reg = <0x1c0 0x40>; 526 compatible = "aspeed,ast2500-i2c-bus"; 527 bus-frequency = <100000>; 528 interrupts = <6>; 529 interrupt-parent = <&i2c_ic>; 530 clocks = <&scu ASPEED_CLK_APB>; 531 pinctrl-names = "default"; 532 pinctrl-0 = <&pinctrl_i2c7_default>; 533 status = "disabled"; 534 }; 535 536 i2c7: i2c-bus@300 { 537 #address-cells = <1>; 538 #size-cells = <0>; 539 #interrupt-cells = <1>; 540 541 reg = <0x300 0x40>; 542 compatible = "aspeed,ast2500-i2c-bus"; 543 bus-frequency = <100000>; 544 interrupts = <7>; 545 interrupt-parent = <&i2c_ic>; 546 clocks = <&scu ASPEED_CLK_APB>; 547 pinctrl-names = "default"; 548 pinctrl-0 = <&pinctrl_i2c8_default>; 549 status = "disabled"; 550 }; 551 552 i2c8: i2c-bus@340 { 553 #address-cells = <1>; 554 #size-cells = <0>; 555 #interrupt-cells = <1>; 556 557 reg = <0x340 0x40>; 558 compatible = "aspeed,ast2500-i2c-bus"; 559 bus-frequency = <100000>; 560 interrupts = <8>; 561 interrupt-parent = <&i2c_ic>; 562 clocks = <&scu ASPEED_CLK_APB>; 563 pinctrl-names = "default"; 564 pinctrl-0 = <&pinctrl_i2c9_default>; 565 status = "disabled"; 566 }; 567 568 i2c9: i2c-bus@380 { 569 #address-cells = <1>; 570 #size-cells = <0>; 571 #interrupt-cells = <1>; 572 573 reg = <0x380 0x40>; 574 compatible = "aspeed,ast2500-i2c-bus"; 575 bus-frequency = <100000>; 576 interrupts = <9>; 577 interrupt-parent = <&i2c_ic>; 578 clocks = <&scu ASPEED_CLK_APB>; 579 pinctrl-names = "default"; 580 pinctrl-0 = <&pinctrl_i2c10_default>; 581 status = "disabled"; 582 }; 583 584 i2c10: i2c-bus@3c0 { 585 #address-cells = <1>; 586 #size-cells = <0>; 587 #interrupt-cells = <1>; 588 589 reg = <0x3c0 0x40>; 590 compatible = "aspeed,ast2500-i2c-bus"; 591 bus-frequency = <100000>; 592 interrupts = <10>; 593 interrupt-parent = <&i2c_ic>; 594 clocks = <&scu ASPEED_CLK_APB>; 595 pinctrl-names = "default"; 596 pinctrl-0 = <&pinctrl_i2c11_default>; 597 status = "disabled"; 598 }; 599 600 i2c11: i2c-bus@400 { 601 #address-cells = <1>; 602 #size-cells = <0>; 603 #interrupt-cells = <1>; 604 605 reg = <0x400 0x40>; 606 compatible = "aspeed,ast2500-i2c-bus"; 607 bus-frequency = <100000>; 608 interrupts = <11>; 609 interrupt-parent = <&i2c_ic>; 610 clocks = <&scu ASPEED_CLK_APB>; 611 pinctrl-names = "default"; 612 pinctrl-0 = <&pinctrl_i2c12_default>; 613 status = "disabled"; 614 }; 615 616 i2c12: i2c-bus@440 { 617 #address-cells = <1>; 618 #size-cells = <0>; 619 #interrupt-cells = <1>; 620 621 reg = <0x440 0x40>; 622 compatible = "aspeed,ast2500-i2c-bus"; 623 bus-frequency = <100000>; 624 interrupts = <12>; 625 interrupt-parent = <&i2c_ic>; 626 clocks = <&scu ASPEED_CLK_APB>; 627 pinctrl-names = "default"; 628 pinctrl-0 = <&pinctrl_i2c13_default>; 629 status = "disabled"; 630 }; 631 632 i2c13: i2c-bus@480 { 633 #address-cells = <1>; 634 #size-cells = <0>; 635 #interrupt-cells = <1>; 636 637 reg = <0x480 0x40>; 638 compatible = "aspeed,ast2500-i2c-bus"; 639 bus-frequency = <100000>; 640 interrupts = <13>; 641 interrupt-parent = <&i2c_ic>; 642 clocks = <&scu ASPEED_CLK_APB>; 643 pinctrl-names = "default"; 644 pinctrl-0 = <&pinctrl_i2c14_default>; 645 status = "disabled"; 646 }; 647}; 648 649&pinctrl { 650 pinctrl_acpi_default: acpi_default { 651 function = "ACPI"; 652 groups = "ACPI"; 653 }; 654 655 pinctrl_adc0_default: adc0_default { 656 function = "ADC0"; 657 groups = "ADC0"; 658 }; 659 660 pinctrl_adc1_default: adc1_default { 661 function = "ADC1"; 662 groups = "ADC1"; 663 }; 664 665 pinctrl_adc10_default: adc10_default { 666 function = "ADC10"; 667 groups = "ADC10"; 668 }; 669 670 pinctrl_adc11_default: adc11_default { 671 function = "ADC11"; 672 groups = "ADC11"; 673 }; 674 675 pinctrl_adc12_default: adc12_default { 676 function = "ADC12"; 677 groups = "ADC12"; 678 }; 679 680 pinctrl_adc13_default: adc13_default { 681 function = "ADC13"; 682 groups = "ADC13"; 683 }; 684 685 pinctrl_adc14_default: adc14_default { 686 function = "ADC14"; 687 groups = "ADC14"; 688 }; 689 690 pinctrl_adc15_default: adc15_default { 691 function = "ADC15"; 692 groups = "ADC15"; 693 }; 694 695 pinctrl_adc2_default: adc2_default { 696 function = "ADC2"; 697 groups = "ADC2"; 698 }; 699 700 pinctrl_adc3_default: adc3_default { 701 function = "ADC3"; 702 groups = "ADC3"; 703 }; 704 705 pinctrl_adc4_default: adc4_default { 706 function = "ADC4"; 707 groups = "ADC4"; 708 }; 709 710 pinctrl_adc5_default: adc5_default { 711 function = "ADC5"; 712 groups = "ADC5"; 713 }; 714 715 pinctrl_adc6_default: adc6_default { 716 function = "ADC6"; 717 groups = "ADC6"; 718 }; 719 720 pinctrl_adc7_default: adc7_default { 721 function = "ADC7"; 722 groups = "ADC7"; 723 }; 724 725 pinctrl_adc8_default: adc8_default { 726 function = "ADC8"; 727 groups = "ADC8"; 728 }; 729 730 pinctrl_adc9_default: adc9_default { 731 function = "ADC9"; 732 groups = "ADC9"; 733 }; 734 735 pinctrl_bmcint_default: bmcint_default { 736 function = "BMCINT"; 737 groups = "BMCINT"; 738 }; 739 740 pinctrl_ddcclk_default: ddcclk_default { 741 function = "DDCCLK"; 742 groups = "DDCCLK"; 743 }; 744 745 pinctrl_ddcdat_default: ddcdat_default { 746 function = "DDCDAT"; 747 groups = "DDCDAT"; 748 }; 749 750 pinctrl_espi_default: espi_default { 751 function = "ESPI"; 752 groups = "ESPI"; 753 }; 754 755 pinctrl_fwspics1_default: fwspics1_default { 756 function = "FWSPICS1"; 757 groups = "FWSPICS1"; 758 }; 759 760 pinctrl_fwspics2_default: fwspics2_default { 761 function = "FWSPICS2"; 762 groups = "FWSPICS2"; 763 }; 764 765 pinctrl_gpid0_default: gpid0_default { 766 function = "GPID0"; 767 groups = "GPID0"; 768 }; 769 770 pinctrl_gpid2_default: gpid2_default { 771 function = "GPID2"; 772 groups = "GPID2"; 773 }; 774 775 pinctrl_gpid4_default: gpid4_default { 776 function = "GPID4"; 777 groups = "GPID4"; 778 }; 779 780 pinctrl_gpid6_default: gpid6_default { 781 function = "GPID6"; 782 groups = "GPID6"; 783 }; 784 785 pinctrl_gpie0_default: gpie0_default { 786 function = "GPIE0"; 787 groups = "GPIE0"; 788 }; 789 790 pinctrl_gpie2_default: gpie2_default { 791 function = "GPIE2"; 792 groups = "GPIE2"; 793 }; 794 795 pinctrl_gpie4_default: gpie4_default { 796 function = "GPIE4"; 797 groups = "GPIE4"; 798 }; 799 800 pinctrl_gpie6_default: gpie6_default { 801 function = "GPIE6"; 802 groups = "GPIE6"; 803 }; 804 805 pinctrl_i2c10_default: i2c10_default { 806 function = "I2C10"; 807 groups = "I2C10"; 808 }; 809 810 pinctrl_i2c11_default: i2c11_default { 811 function = "I2C11"; 812 groups = "I2C11"; 813 }; 814 815 pinctrl_i2c12_default: i2c12_default { 816 function = "I2C12"; 817 groups = "I2C12"; 818 }; 819 820 pinctrl_i2c13_default: i2c13_default { 821 function = "I2C13"; 822 groups = "I2C13"; 823 }; 824 825 pinctrl_i2c14_default: i2c14_default { 826 function = "I2C14"; 827 groups = "I2C14"; 828 }; 829 830 pinctrl_i2c3_default: i2c3_default { 831 function = "I2C3"; 832 groups = "I2C3"; 833 }; 834 835 pinctrl_i2c4_default: i2c4_default { 836 function = "I2C4"; 837 groups = "I2C4"; 838 }; 839 840 pinctrl_i2c5_default: i2c5_default { 841 function = "I2C5"; 842 groups = "I2C5"; 843 }; 844 845 pinctrl_i2c6_default: i2c6_default { 846 function = "I2C6"; 847 groups = "I2C6"; 848 }; 849 850 pinctrl_i2c7_default: i2c7_default { 851 function = "I2C7"; 852 groups = "I2C7"; 853 }; 854 855 pinctrl_i2c8_default: i2c8_default { 856 function = "I2C8"; 857 groups = "I2C8"; 858 }; 859 860 pinctrl_i2c9_default: i2c9_default { 861 function = "I2C9"; 862 groups = "I2C9"; 863 }; 864 865 pinctrl_lad0_default: lad0_default { 866 function = "LAD0"; 867 groups = "LAD0"; 868 }; 869 870 pinctrl_lad1_default: lad1_default { 871 function = "LAD1"; 872 groups = "LAD1"; 873 }; 874 875 pinctrl_lad2_default: lad2_default { 876 function = "LAD2"; 877 groups = "LAD2"; 878 }; 879 880 pinctrl_lad3_default: lad3_default { 881 function = "LAD3"; 882 groups = "LAD3"; 883 }; 884 885 pinctrl_lclk_default: lclk_default { 886 function = "LCLK"; 887 groups = "LCLK"; 888 }; 889 890 pinctrl_lframe_default: lframe_default { 891 function = "LFRAME"; 892 groups = "LFRAME"; 893 }; 894 895 pinctrl_lpchc_default: lpchc_default { 896 function = "LPCHC"; 897 groups = "LPCHC"; 898 }; 899 900 pinctrl_lpcpd_default: lpcpd_default { 901 function = "LPCPD"; 902 groups = "LPCPD"; 903 }; 904 905 pinctrl_lpcplus_default: lpcplus_default { 906 function = "LPCPLUS"; 907 groups = "LPCPLUS"; 908 }; 909 910 pinctrl_lpcpme_default: lpcpme_default { 911 function = "LPCPME"; 912 groups = "LPCPME"; 913 }; 914 915 pinctrl_lpcrst_default: lpcrst_default { 916 function = "LPCRST"; 917 groups = "LPCRST"; 918 }; 919 920 pinctrl_lpcsmi_default: lpcsmi_default { 921 function = "LPCSMI"; 922 groups = "LPCSMI"; 923 }; 924 925 pinctrl_lsirq_default: lsirq_default { 926 function = "LSIRQ"; 927 groups = "LSIRQ"; 928 }; 929 930 pinctrl_mac1link_default: mac1link_default { 931 function = "MAC1LINK"; 932 groups = "MAC1LINK"; 933 }; 934 935 pinctrl_mac2link_default: mac2link_default { 936 function = "MAC2LINK"; 937 groups = "MAC2LINK"; 938 }; 939 940 pinctrl_mdio1_default: mdio1_default { 941 function = "MDIO1"; 942 groups = "MDIO1"; 943 }; 944 945 pinctrl_mdio2_default: mdio2_default { 946 function = "MDIO2"; 947 groups = "MDIO2"; 948 }; 949 950 pinctrl_ncts1_default: ncts1_default { 951 function = "NCTS1"; 952 groups = "NCTS1"; 953 }; 954 955 pinctrl_ncts2_default: ncts2_default { 956 function = "NCTS2"; 957 groups = "NCTS2"; 958 }; 959 960 pinctrl_ncts3_default: ncts3_default { 961 function = "NCTS3"; 962 groups = "NCTS3"; 963 }; 964 965 pinctrl_ncts4_default: ncts4_default { 966 function = "NCTS4"; 967 groups = "NCTS4"; 968 }; 969 970 pinctrl_ndcd1_default: ndcd1_default { 971 function = "NDCD1"; 972 groups = "NDCD1"; 973 }; 974 975 pinctrl_ndcd2_default: ndcd2_default { 976 function = "NDCD2"; 977 groups = "NDCD2"; 978 }; 979 980 pinctrl_ndcd3_default: ndcd3_default { 981 function = "NDCD3"; 982 groups = "NDCD3"; 983 }; 984 985 pinctrl_ndcd4_default: ndcd4_default { 986 function = "NDCD4"; 987 groups = "NDCD4"; 988 }; 989 990 pinctrl_ndsr1_default: ndsr1_default { 991 function = "NDSR1"; 992 groups = "NDSR1"; 993 }; 994 995 pinctrl_ndsr2_default: ndsr2_default { 996 function = "NDSR2"; 997 groups = "NDSR2"; 998 }; 999 1000 pinctrl_ndsr3_default: ndsr3_default { 1001 function = "NDSR3"; 1002 groups = "NDSR3"; 1003 }; 1004 1005 pinctrl_ndsr4_default: ndsr4_default { 1006 function = "NDSR4"; 1007 groups = "NDSR4"; 1008 }; 1009 1010 pinctrl_ndtr1_default: ndtr1_default { 1011 function = "NDTR1"; 1012 groups = "NDTR1"; 1013 }; 1014 1015 pinctrl_ndtr2_default: ndtr2_default { 1016 function = "NDTR2"; 1017 groups = "NDTR2"; 1018 }; 1019 1020 pinctrl_ndtr3_default: ndtr3_default { 1021 function = "NDTR3"; 1022 groups = "NDTR3"; 1023 }; 1024 1025 pinctrl_ndtr4_default: ndtr4_default { 1026 function = "NDTR4"; 1027 groups = "NDTR4"; 1028 }; 1029 1030 pinctrl_nri1_default: nri1_default { 1031 function = "NRI1"; 1032 groups = "NRI1"; 1033 }; 1034 1035 pinctrl_nri2_default: nri2_default { 1036 function = "NRI2"; 1037 groups = "NRI2"; 1038 }; 1039 1040 pinctrl_nri3_default: nri3_default { 1041 function = "NRI3"; 1042 groups = "NRI3"; 1043 }; 1044 1045 pinctrl_nri4_default: nri4_default { 1046 function = "NRI4"; 1047 groups = "NRI4"; 1048 }; 1049 1050 pinctrl_nrts1_default: nrts1_default { 1051 function = "NRTS1"; 1052 groups = "NRTS1"; 1053 }; 1054 1055 pinctrl_nrts2_default: nrts2_default { 1056 function = "NRTS2"; 1057 groups = "NRTS2"; 1058 }; 1059 1060 pinctrl_nrts3_default: nrts3_default { 1061 function = "NRTS3"; 1062 groups = "NRTS3"; 1063 }; 1064 1065 pinctrl_nrts4_default: nrts4_default { 1066 function = "NRTS4"; 1067 groups = "NRTS4"; 1068 }; 1069 1070 pinctrl_oscclk_default: oscclk_default { 1071 function = "OSCCLK"; 1072 groups = "OSCCLK"; 1073 }; 1074 1075 pinctrl_pewake_default: pewake_default { 1076 function = "PEWAKE"; 1077 groups = "PEWAKE"; 1078 }; 1079 1080 pinctrl_pnor_default: pnor_default { 1081 function = "PNOR"; 1082 groups = "PNOR"; 1083 }; 1084 1085 pinctrl_pwm0_default: pwm0_default { 1086 function = "PWM0"; 1087 groups = "PWM0"; 1088 }; 1089 1090 pinctrl_pwm1_default: pwm1_default { 1091 function = "PWM1"; 1092 groups = "PWM1"; 1093 }; 1094 1095 pinctrl_pwm2_default: pwm2_default { 1096 function = "PWM2"; 1097 groups = "PWM2"; 1098 }; 1099 1100 pinctrl_pwm3_default: pwm3_default { 1101 function = "PWM3"; 1102 groups = "PWM3"; 1103 }; 1104 1105 pinctrl_pwm4_default: pwm4_default { 1106 function = "PWM4"; 1107 groups = "PWM4"; 1108 }; 1109 1110 pinctrl_pwm5_default: pwm5_default { 1111 function = "PWM5"; 1112 groups = "PWM5"; 1113 }; 1114 1115 pinctrl_pwm6_default: pwm6_default { 1116 function = "PWM6"; 1117 groups = "PWM6"; 1118 }; 1119 1120 pinctrl_pwm7_default: pwm7_default { 1121 function = "PWM7"; 1122 groups = "PWM7"; 1123 }; 1124 1125 pinctrl_rgmii1_default: rgmii1_default { 1126 function = "RGMII1"; 1127 groups = "RGMII1"; 1128 }; 1129 1130 pinctrl_rgmii2_default: rgmii2_default { 1131 function = "RGMII2"; 1132 groups = "RGMII2"; 1133 }; 1134 1135 pinctrl_rmii1_default: rmii1_default { 1136 function = "RMII1"; 1137 groups = "RMII1"; 1138 }; 1139 1140 pinctrl_rmii2_default: rmii2_default { 1141 function = "RMII2"; 1142 groups = "RMII2"; 1143 }; 1144 1145 pinctrl_rxd1_default: rxd1_default { 1146 function = "RXD1"; 1147 groups = "RXD1"; 1148 }; 1149 1150 pinctrl_rxd2_default: rxd2_default { 1151 function = "RXD2"; 1152 groups = "RXD2"; 1153 }; 1154 1155 pinctrl_rxd3_default: rxd3_default { 1156 function = "RXD3"; 1157 groups = "RXD3"; 1158 }; 1159 1160 pinctrl_rxd4_default: rxd4_default { 1161 function = "RXD4"; 1162 groups = "RXD4"; 1163 }; 1164 1165 pinctrl_salt1_default: salt1_default { 1166 function = "SALT1"; 1167 groups = "SALT1"; 1168 }; 1169 1170 pinctrl_salt10_default: salt10_default { 1171 function = "SALT10"; 1172 groups = "SALT10"; 1173 }; 1174 1175 pinctrl_salt11_default: salt11_default { 1176 function = "SALT11"; 1177 groups = "SALT11"; 1178 }; 1179 1180 pinctrl_salt12_default: salt12_default { 1181 function = "SALT12"; 1182 groups = "SALT12"; 1183 }; 1184 1185 pinctrl_salt13_default: salt13_default { 1186 function = "SALT13"; 1187 groups = "SALT13"; 1188 }; 1189 1190 pinctrl_salt14_default: salt14_default { 1191 function = "SALT14"; 1192 groups = "SALT14"; 1193 }; 1194 1195 pinctrl_salt2_default: salt2_default { 1196 function = "SALT2"; 1197 groups = "SALT2"; 1198 }; 1199 1200 pinctrl_salt3_default: salt3_default { 1201 function = "SALT3"; 1202 groups = "SALT3"; 1203 }; 1204 1205 pinctrl_salt4_default: salt4_default { 1206 function = "SALT4"; 1207 groups = "SALT4"; 1208 }; 1209 1210 pinctrl_salt5_default: salt5_default { 1211 function = "SALT5"; 1212 groups = "SALT5"; 1213 }; 1214 1215 pinctrl_salt6_default: salt6_default { 1216 function = "SALT6"; 1217 groups = "SALT6"; 1218 }; 1219 1220 pinctrl_salt7_default: salt7_default { 1221 function = "SALT7"; 1222 groups = "SALT7"; 1223 }; 1224 1225 pinctrl_salt8_default: salt8_default { 1226 function = "SALT8"; 1227 groups = "SALT8"; 1228 }; 1229 1230 pinctrl_salt9_default: salt9_default { 1231 function = "SALT9"; 1232 groups = "SALT9"; 1233 }; 1234 1235 pinctrl_scl1_default: scl1_default { 1236 function = "SCL1"; 1237 groups = "SCL1"; 1238 }; 1239 1240 pinctrl_scl2_default: scl2_default { 1241 function = "SCL2"; 1242 groups = "SCL2"; 1243 }; 1244 1245 pinctrl_sd1_default: sd1_default { 1246 function = "SD1"; 1247 groups = "SD1"; 1248 }; 1249 1250 pinctrl_sd2_default: sd2_default { 1251 function = "SD2"; 1252 groups = "SD2"; 1253 }; 1254 1255 pinctrl_sda1_default: sda1_default { 1256 function = "SDA1"; 1257 groups = "SDA1"; 1258 }; 1259 1260 pinctrl_sda2_default: sda2_default { 1261 function = "SDA2"; 1262 groups = "SDA2"; 1263 }; 1264 1265 pinctrl_sgps1_default: sgps1_default { 1266 function = "SGPS1"; 1267 groups = "SGPS1"; 1268 }; 1269 1270 pinctrl_sgps2_default: sgps2_default { 1271 function = "SGPS2"; 1272 groups = "SGPS2"; 1273 }; 1274 1275 pinctrl_sioonctrl_default: sioonctrl_default { 1276 function = "SIOONCTRL"; 1277 groups = "SIOONCTRL"; 1278 }; 1279 1280 pinctrl_siopbi_default: siopbi_default { 1281 function = "SIOPBI"; 1282 groups = "SIOPBI"; 1283 }; 1284 1285 pinctrl_siopbo_default: siopbo_default { 1286 function = "SIOPBO"; 1287 groups = "SIOPBO"; 1288 }; 1289 1290 pinctrl_siopwreq_default: siopwreq_default { 1291 function = "SIOPWREQ"; 1292 groups = "SIOPWREQ"; 1293 }; 1294 1295 pinctrl_siopwrgd_default: siopwrgd_default { 1296 function = "SIOPWRGD"; 1297 groups = "SIOPWRGD"; 1298 }; 1299 1300 pinctrl_sios3_default: sios3_default { 1301 function = "SIOS3"; 1302 groups = "SIOS3"; 1303 }; 1304 1305 pinctrl_sios5_default: sios5_default { 1306 function = "SIOS5"; 1307 groups = "SIOS5"; 1308 }; 1309 1310 pinctrl_siosci_default: siosci_default { 1311 function = "SIOSCI"; 1312 groups = "SIOSCI"; 1313 }; 1314 1315 pinctrl_spi1_default: spi1_default { 1316 function = "SPI1"; 1317 groups = "SPI1"; 1318 }; 1319 1320 pinctrl_spi1cs1_default: spi1cs1_default { 1321 function = "SPI1CS1"; 1322 groups = "SPI1CS1"; 1323 }; 1324 1325 pinctrl_spi1debug_default: spi1debug_default { 1326 function = "SPI1DEBUG"; 1327 groups = "SPI1DEBUG"; 1328 }; 1329 1330 pinctrl_spi1passthru_default: spi1passthru_default { 1331 function = "SPI1PASSTHRU"; 1332 groups = "SPI1PASSTHRU"; 1333 }; 1334 1335 pinctrl_spi2ck_default: spi2ck_default { 1336 function = "SPI2CK"; 1337 groups = "SPI2CK"; 1338 }; 1339 1340 pinctrl_spi2cs0_default: spi2cs0_default { 1341 function = "SPI2CS0"; 1342 groups = "SPI2CS0"; 1343 }; 1344 1345 pinctrl_spi2cs1_default: spi2cs1_default { 1346 function = "SPI2CS1"; 1347 groups = "SPI2CS1"; 1348 }; 1349 1350 pinctrl_spi2miso_default: spi2miso_default { 1351 function = "SPI2MISO"; 1352 groups = "SPI2MISO"; 1353 }; 1354 1355 pinctrl_spi2mosi_default: spi2mosi_default { 1356 function = "SPI2MOSI"; 1357 groups = "SPI2MOSI"; 1358 }; 1359 1360 pinctrl_timer3_default: timer3_default { 1361 function = "TIMER3"; 1362 groups = "TIMER3"; 1363 }; 1364 1365 pinctrl_timer4_default: timer4_default { 1366 function = "TIMER4"; 1367 groups = "TIMER4"; 1368 }; 1369 1370 pinctrl_timer5_default: timer5_default { 1371 function = "TIMER5"; 1372 groups = "TIMER5"; 1373 }; 1374 1375 pinctrl_timer6_default: timer6_default { 1376 function = "TIMER6"; 1377 groups = "TIMER6"; 1378 }; 1379 1380 pinctrl_timer7_default: timer7_default { 1381 function = "TIMER7"; 1382 groups = "TIMER7"; 1383 }; 1384 1385 pinctrl_timer8_default: timer8_default { 1386 function = "TIMER8"; 1387 groups = "TIMER8"; 1388 }; 1389 1390 pinctrl_txd1_default: txd1_default { 1391 function = "TXD1"; 1392 groups = "TXD1"; 1393 }; 1394 1395 pinctrl_txd2_default: txd2_default { 1396 function = "TXD2"; 1397 groups = "TXD2"; 1398 }; 1399 1400 pinctrl_txd3_default: txd3_default { 1401 function = "TXD3"; 1402 groups = "TXD3"; 1403 }; 1404 1405 pinctrl_txd4_default: txd4_default { 1406 function = "TXD4"; 1407 groups = "TXD4"; 1408 }; 1409 1410 pinctrl_uart6_default: uart6_default { 1411 function = "UART6"; 1412 groups = "UART6"; 1413 }; 1414 1415 pinctrl_usbcki_default: usbcki_default { 1416 function = "USBCKI"; 1417 groups = "USBCKI"; 1418 }; 1419 1420 pinctrl_usb2ah_default: usb2ah_default { 1421 function = "USB2AH"; 1422 groups = "USB2AH"; 1423 }; 1424 1425 pinctrl_usb11bhid_default: usb11bhid_default { 1426 function = "USB11BHID"; 1427 groups = "USB11BHID"; 1428 }; 1429 1430 pinctrl_usb2bh_default: usb2bh_default { 1431 function = "USB2BH"; 1432 groups = "USB2BH"; 1433 }; 1434 1435 pinctrl_vgabiosrom_default: vgabiosrom_default { 1436 function = "VGABIOSROM"; 1437 groups = "VGABIOSROM"; 1438 }; 1439 1440 pinctrl_vgahs_default: vgahs_default { 1441 function = "VGAHS"; 1442 groups = "VGAHS"; 1443 }; 1444 1445 pinctrl_vgavs_default: vgavs_default { 1446 function = "VGAVS"; 1447 groups = "VGAVS"; 1448 }; 1449 1450 pinctrl_vpi24_default: vpi24_default { 1451 function = "VPI24"; 1452 groups = "VPI24"; 1453 }; 1454 1455 pinctrl_vpo_default: vpo_default { 1456 function = "VPO"; 1457 groups = "VPO"; 1458 }; 1459 1460 pinctrl_wdtrst1_default: wdtrst1_default { 1461 function = "WDTRST1"; 1462 groups = "WDTRST1"; 1463 }; 1464 1465 pinctrl_wdtrst2_default: wdtrst2_default { 1466 function = "WDTRST2"; 1467 groups = "WDTRST2"; 1468 }; 1469}; 1470