1/* 2 * This device tree is copied from 3 * https://raw.githubusercontent.com/torvalds/linux/34ea5c9d/arch/arm/boot/dts/aspeed-g4.dtsi 4 */ 5#include "skeleton.dtsi" 6 7/ { 8 model = "Aspeed BMC"; 9 compatible = "aspeed,ast2400"; 10 #address-cells = <1>; 11 #size-cells = <1>; 12 interrupt-parent = <&vic>; 13 14 aliases { 15 i2c0 = &i2c0; 16 i2c1 = &i2c1; 17 i2c2 = &i2c2; 18 i2c3 = &i2c3; 19 i2c4 = &i2c4; 20 i2c5 = &i2c5; 21 i2c6 = &i2c6; 22 i2c7 = &i2c7; 23 i2c8 = &i2c8; 24 i2c9 = &i2c9; 25 i2c10 = &i2c10; 26 i2c11 = &i2c11; 27 i2c12 = &i2c12; 28 i2c13 = &i2c13; 29 serial0 = &uart1; 30 serial1 = &uart2; 31 serial2 = &uart3; 32 serial3 = &uart4; 33 serial4 = &uart5; 34 serial5 = &vuart; 35 }; 36 37 cpus { 38 #address-cells = <1>; 39 #size-cells = <0>; 40 41 cpu@0 { 42 compatible = "arm,arm926ej-s"; 43 device_type = "cpu"; 44 reg = <0>; 45 }; 46 }; 47 48 memory@40000000 { 49 device_type = "memory"; 50 reg = <0x40000000 0>; 51 }; 52 53 ahb { 54 compatible = "simple-bus"; 55 #address-cells = <1>; 56 #size-cells = <1>; 57 ranges; 58 59 fmc: flash-controller@1e620000 { 60 reg = < 0x1e620000 0xc4 61 0x20000000 0x10000000 >; 62 #address-cells = <1>; 63 #size-cells = <0>; 64 compatible = "aspeed,ast2400-fmc"; 65 status = "disabled"; 66 interrupts = <19>; 67 clocks = <&scu ASPEED_CLK_AHB>; 68 num-cs = <3>; 69 flash@0 { 70 reg = < 0 >; 71 compatible = "jedec,spi-nor"; 72 status = "disabled"; 73 }; 74 flash@1 { 75 reg = < 1 >; 76 compatible = "jedec,spi-nor"; 77 status = "disabled"; 78 }; 79 flash@2 { 80 reg = < 2 >; 81 compatible = "jedec,spi-nor"; 82 status = "disabled"; 83 }; 84 }; 85 86 spi1: flash-controller@1e630000 { 87 reg = < 0x1e630000 0xc4 88 0x30000000 0x08000000 >; 89 #address-cells = <1>; 90 #size-cells = <0>; 91 compatible = "aspeed,ast2400-spi"; 92 clocks = <&scu ASPEED_CLK_AHB>; 93 status = "disabled"; 94 num-cs = <2>; 95 flash@0 { 96 reg = < 0 >; 97 compatible = "jedec,spi-nor"; 98 status = "disabled"; 99 }; 100 flash@1 { 101 reg = < 1 >; 102 compatible = "jedec,spi-nor"; 103 status = "disabled"; 104 }; 105 }; 106 107 vic: interrupt-controller@1e6c0080 { 108 compatible = "aspeed,ast2400-vic"; 109 interrupt-controller; 110 #interrupt-cells = <1>; 111 valid-sources = <0xfefff7ff 0x0807ffff>; 112 reg = <0x1e6c0080 0x80>; 113 }; 114 115 mac0: ethernet@1e660000 { 116 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100"; 117 reg = <0x1e660000 0x180>; 118 interrupts = <2>; 119 clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>; 120 status = "disabled"; 121 }; 122 123 mac1: ethernet@1e680000 { 124 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100"; 125 reg = <0x1e680000 0x180>; 126 interrupts = <3>; 127 clocks = <&scu ASPEED_CLK_GATE_MAC2CLK>; 128 status = "disabled"; 129 }; 130 131 ehci0: usb@1e6a1000 { 132 compatible = "aspeed,ast2400-ehci", "generic-ehci"; 133 reg = <0x1e6a1000 0x100>; 134 interrupts = <5>; 135 status = "disabled"; 136 }; 137 138 uhci: usb@1e6b0000 { 139 compatible = "aspeed,ast2400-uhci", "generic-uhci"; 140 reg = <0x1e6b0000 0x100>; 141 interrupts = <14>; 142 #ports = <2>; 143 status = "disabled"; 144 }; 145 146 apb { 147 compatible = "simple-bus"; 148 #address-cells = <1>; 149 #size-cells = <1>; 150 ranges; 151 152 syscon: syscon@1e6e2000 { 153 compatible = "aspeed,g4-scu", "syscon", "simple-mfd"; 154 reg = <0x1e6e2000 0x1a8>; 155 #clock-cells = <1>; 156 #reset-cells = <1>; 157 158 pinctrl: pinctrl { 159 compatible = "aspeed,g4-pinctrl"; 160 aspeed,external-nodes = <&gfx &lhc>; 161 162 }; 163 }; 164 165 rng: hwrng@1e6e2078 { 166 compatible = "timeriomem_rng"; 167 reg = <0x1e6e2078 0x4>; 168 period = <1>; 169 quality = <100>; 170 }; 171 172 gfx: display@1e6e6000 { 173 compatible = "aspeed,ast2400-gfx", "syscon"; 174 reg = <0x1e6e6000 0x1000>; 175 reg-io-width = <4>; 176 }; 177 178 adc: adc@1e6e9000 { 179 compatible = "aspeed,ast2400-adc"; 180 reg = <0x1e6e9000 0xb0>; 181 #io-channel-cells = <1>; 182 status = "disabled"; 183 }; 184 185 sram@1e720000 { 186 compatible = "mmio-sram"; 187 reg = <0x1e720000 0x8000>; // 32K 188 }; 189 190 sdhci: sdhci@1e740000 { 191 #interrupt-cells = <1>; 192 compatible = "aspeed,aspeed-sdhci-irq", "simple-mfd"; 193 reg = <0x1e740000 0x1000>; 194 interrupts = <26>; 195 interrupt-controller; 196 clocks = <&scu ASPEED_CLK_GATE_SDCLK>, <&scu ASPEED_CLK_GATE_SDEXTCLK>; 197 clock-names = "ctrlclk", "extclk"; 198 #address-cells = <1>; 199 #size-cells = <1>; 200 ranges = <0x0 0x1e740000 0x1000>; 201 202 sdhci_slot0: sdhci_slot0@100 { 203 compatible = "aspeed,sdhci-ast2400"; 204 reg = <0x100 0x100>; 205 interrupts = <0>; 206 interrupt-parent = <&sdhci>; 207 sdhci,auto-cmd12; 208 clocks = <&scu ASPEED_CLK_SDIO>; 209 status = "disabled"; 210 }; 211 212 sdhci_slot1: sdhci_slot1@200 { 213 compatible = "aspeed,sdhci-ast2400"; 214 reg = <0x200 0x100>; 215 interrupts = <1>; 216 interrupt-parent = <&sdhci>; 217 sdhci,auto-cmd12; 218 clocks = <&scu ASPEED_CLK_SDIO>; 219 status = "disabled"; 220 }; 221 222 }; 223 224 gpio: gpio@1e780000 { 225 #gpio-cells = <2>; 226 gpio-controller; 227 compatible = "aspeed,ast2400-gpio"; 228 reg = <0x1e780000 0x1000>; 229 interrupts = <20>; 230 gpio-ranges = <&pinctrl 0 0 216>; 231 ngpios = <216>; 232 interrupt-controller; 233 }; 234 235 timer: timer@1e782000 { 236 /* This timer is a Faraday FTTMR010 derivative */ 237 compatible = "aspeed,ast2400-timer"; 238 reg = <0x1e782000 0x90>; 239 }; 240 241 uart1: serial@1e783000 { 242 compatible = "ns16550a"; 243 reg = <0x1e783000 0x20>; 244 reg-shift = <2>; 245 interrupts = <9>; 246 clocks = <&scu ASPEED_CLK_GATE_UART1CLK>; 247 clock-frequency = <24000000>; 248 no-loopback-test; 249 status = "disabled"; 250 }; 251 252 uart5: serial@1e784000 { 253 compatible = "ns16550a"; 254 reg = <0x1e784000 0x20>; 255 reg-shift = <2>; 256 interrupts = <10>; 257 clocks = <&scu ASPEED_CLK_GATE_UART5CLK>; 258 clock-frequency = <24000000>; 259 no-loopback-test; 260 status = "disabled"; 261 }; 262 263 wdt1: watchdog@1e785000 { 264 compatible = "aspeed,wdt"; 265 reg = <0x1e785000 0x1c>; 266 interrupts = <27>; 267 }; 268 269 wdt2: watchdog@1e785020 { 270 compatible = "aspeed,wdt"; 271 reg = <0x1e785020 0x1c>; 272 interrupts = <27>; 273 status = "disabled"; 274 }; 275 276 pwm_tacho: pwm-tacho-controller@1e786000 { 277 compatible = "aspeed,ast2400-pwm-tacho"; 278 #address-cells = <1>; 279 #size-cells = <0>; 280 reg = <0x1e786000 0x1000>; 281 status = "disabled"; 282 }; 283 284 vuart: serial@1e787000 { 285 compatible = "aspeed,ast2400-vuart"; 286 reg = <0x1e787000 0x40>; 287 reg-shift = <2>; 288 interrupts = <8>; 289 no-loopback-test; 290 status = "disabled"; 291 }; 292 293 lpc: lpc@1e789000 { 294 compatible = "aspeed,ast2400-lpc", "simple-mfd"; 295 reg = <0x1e789000 0x1000>; 296 297 #address-cells = <1>; 298 #size-cells = <1>; 299 ranges = <0x0 0x1e789000 0x1000>; 300 301 lpc_bmc: lpc-bmc@0 { 302 compatible = "aspeed,ast2400-lpc-bmc"; 303 reg = <0x0 0x80>; 304 }; 305 306 lpc_host: lpc-host@80 { 307 compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon"; 308 reg = <0x80 0x1e0>; 309 reg-io-width = <4>; 310 311 #address-cells = <1>; 312 #size-cells = <1>; 313 ranges = <0x0 0x80 0x1e0>; 314 315 lpc_ctrl: lpc-ctrl@0 { 316 compatible = "aspeed,ast2400-lpc-ctrl"; 317 reg = <0x0 0x80>; 318 status = "disabled"; 319 }; 320 321 lpc_snoop: lpc-snoop@0 { 322 compatible = "aspeed,ast2400-lpc-snoop"; 323 reg = <0x0 0x80>; 324 interrupts = <8>; 325 status = "disabled"; 326 }; 327 328 lhc: lhc@20 { 329 compatible = "aspeed,ast2400-lhc"; 330 reg = <0x20 0x24 0x48 0x8>; 331 }; 332 333 lpc_reset: reset-controller@18 { 334 compatible = "aspeed,ast2400-lpc-reset"; 335 reg = <0x18 0x4>; 336 #reset-cells = <1>; 337 }; 338 339 ibt: ibt@c0 { 340 compatible = "aspeed,ast2400-ibt-bmc"; 341 reg = <0xc0 0x18>; 342 interrupts = <8>; 343 status = "disabled"; 344 }; 345 }; 346 }; 347 348 uart2: serial@1e78d000 { 349 compatible = "ns16550a"; 350 reg = <0x1e78d000 0x20>; 351 reg-shift = <2>; 352 interrupts = <32>; 353 clocks = <&scu ASPEED_CLK_GATE_UART2CLK>; 354 clock-frequency = <24000000>; 355 no-loopback-test; 356 status = "disabled"; 357 }; 358 359 uart3: serial@1e78e000 { 360 compatible = "ns16550a"; 361 reg = <0x1e78e000 0x20>; 362 reg-shift = <2>; 363 interrupts = <33>; 364 clocks = <&scu ASPEED_CLK_GATE_UART3CLK>; 365 clock-frequency = <24000000>; 366 no-loopback-test; 367 status = "disabled"; 368 }; 369 370 uart4: serial@1e78f000 { 371 compatible = "ns16550a"; 372 reg = <0x1e78f000 0x20>; 373 reg-shift = <2>; 374 interrupts = <34>; 375 clocks = <&scu ASPEED_CLK_GATE_UART4CLK>; 376 clock-frequency = <24000000>; 377 no-loopback-test; 378 status = "disabled"; 379 }; 380 381 i2c: i2c@1e78a000 { 382 compatible = "simple-bus"; 383 #address-cells = <1>; 384 #size-cells = <1>; 385 ranges = <0 0x1e78a000 0x1000>; 386 }; 387 }; 388 }; 389}; 390 391&i2c { 392 i2c_ic: interrupt-controller@0 { 393 #interrupt-cells = <1>; 394 compatible = "aspeed,ast2400-i2c-ic"; 395 reg = <0x0 0x40>; 396 interrupts = <12>; 397 interrupt-controller; 398 resets = <&rst ASPEED_RESET_I2C>; 399 }; 400 401 i2c0: i2c-bus@40 { 402 #address-cells = <1>; 403 #size-cells = <0>; 404 #interrupt-cells = <1>; 405 406 reg = <0x40 0x40>; 407 compatible = "aspeed,ast2400-i2c-bus"; 408 bus-frequency = <100000>; 409 interrupts = <0>; 410 interrupt-parent = <&i2c_ic>; 411 clocks = <&scu ASPEED_CLK_APB>; 412 status = "disabled"; 413 /* Does not need pinctrl properties */ 414 }; 415 416 i2c1: i2c-bus@80 { 417 #address-cells = <1>; 418 #size-cells = <0>; 419 #interrupt-cells = <1>; 420 421 reg = <0x80 0x40>; 422 compatible = "aspeed,ast2400-i2c-bus"; 423 bus-frequency = <100000>; 424 interrupts = <1>; 425 interrupt-parent = <&i2c_ic>; 426 clocks = <&scu ASPEED_CLK_APB>; 427 status = "disabled"; 428 /* Does not need pinctrl properties */ 429 }; 430 431 i2c2: i2c-bus@c0 { 432 #address-cells = <1>; 433 #size-cells = <0>; 434 #interrupt-cells = <1>; 435 436 reg = <0xc0 0x40>; 437 compatible = "aspeed,ast2400-i2c-bus"; 438 bus-frequency = <100000>; 439 interrupts = <2>; 440 interrupt-parent = <&i2c_ic>; 441 clocks = <&scu ASPEED_CLK_APB>; 442 pinctrl-names = "default"; 443 pinctrl-0 = <&pinctrl_i2c3_default>; 444 status = "disabled"; 445 }; 446 447 i2c3: i2c-bus@100 { 448 #address-cells = <1>; 449 #size-cells = <0>; 450 #interrupt-cells = <1>; 451 452 reg = <0x100 0x40>; 453 compatible = "aspeed,ast2400-i2c-bus"; 454 bus-frequency = <100000>; 455 interrupts = <3>; 456 interrupt-parent = <&i2c_ic>; 457 clocks = <&scu ASPEED_CLK_APB>; 458 pinctrl-names = "default"; 459 pinctrl-0 = <&pinctrl_i2c4_default>; 460 status = "disabled"; 461 }; 462 463 i2c4: i2c-bus@140 { 464 #address-cells = <1>; 465 #size-cells = <0>; 466 #interrupt-cells = <1>; 467 468 reg = <0x140 0x40>; 469 compatible = "aspeed,ast2400-i2c-bus"; 470 bus-frequency = <100000>; 471 interrupts = <4>; 472 interrupt-parent = <&i2c_ic>; 473 clocks = <&scu ASPEED_CLK_APB>; 474 pinctrl-names = "default"; 475 pinctrl-0 = <&pinctrl_i2c5_default>; 476 status = "disabled"; 477 }; 478 479 i2c5: i2c-bus@180 { 480 #address-cells = <1>; 481 #size-cells = <0>; 482 #interrupt-cells = <1>; 483 484 reg = <0x180 0x40>; 485 compatible = "aspeed,ast2400-i2c-bus"; 486 bus-frequency = <100000>; 487 interrupts = <5>; 488 interrupt-parent = <&i2c_ic>; 489 clocks = <&scu ASPEED_CLK_APB>; 490 pinctrl-names = "default"; 491 pinctrl-0 = <&pinctrl_i2c6_default>; 492 status = "disabled"; 493 }; 494 495 i2c6: i2c-bus@1c0 { 496 #address-cells = <1>; 497 #size-cells = <0>; 498 #interrupt-cells = <1>; 499 500 reg = <0x1c0 0x40>; 501 compatible = "aspeed,ast2400-i2c-bus"; 502 bus-frequency = <100000>; 503 interrupts = <6>; 504 interrupt-parent = <&i2c_ic>; 505 clocks = <&scu ASPEED_CLK_APB>; 506 pinctrl-names = "default"; 507 pinctrl-0 = <&pinctrl_i2c7_default>; 508 status = "disabled"; 509 }; 510 511 i2c7: i2c-bus@300 { 512 #address-cells = <1>; 513 #size-cells = <0>; 514 #interrupt-cells = <1>; 515 516 reg = <0x300 0x40>; 517 compatible = "aspeed,ast2400-i2c-bus"; 518 bus-frequency = <100000>; 519 interrupts = <7>; 520 interrupt-parent = <&i2c_ic>; 521 clocks = <&scu ASPEED_CLK_APB>; 522 pinctrl-names = "default"; 523 pinctrl-0 = <&pinctrl_i2c8_default>; 524 status = "disabled"; 525 }; 526 527 i2c8: i2c-bus@340 { 528 #address-cells = <1>; 529 #size-cells = <0>; 530 #interrupt-cells = <1>; 531 532 reg = <0x340 0x40>; 533 compatible = "aspeed,ast2400-i2c-bus"; 534 bus-frequency = <100000>; 535 interrupts = <8>; 536 interrupt-parent = <&i2c_ic>; 537 clocks = <&scu ASPEED_CLK_APB>; 538 pinctrl-names = "default"; 539 pinctrl-0 = <&pinctrl_i2c9_default>; 540 status = "disabled"; 541 }; 542 543 i2c9: i2c-bus@380 { 544 #address-cells = <1>; 545 #size-cells = <0>; 546 #interrupt-cells = <1>; 547 548 reg = <0x380 0x40>; 549 compatible = "aspeed,ast2400-i2c-bus"; 550 bus-frequency = <100000>; 551 interrupts = <9>; 552 interrupt-parent = <&i2c_ic>; 553 clocks = <&scu ASPEED_CLK_APB>; 554 pinctrl-names = "default"; 555 pinctrl-0 = <&pinctrl_i2c10_default>; 556 status = "disabled"; 557 }; 558 559 i2c10: i2c-bus@3c0 { 560 #address-cells = <1>; 561 #size-cells = <0>; 562 #interrupt-cells = <1>; 563 564 reg = <0x3c0 0x40>; 565 compatible = "aspeed,ast2400-i2c-bus"; 566 bus-frequency = <100000>; 567 interrupts = <10>; 568 interrupt-parent = <&i2c_ic>; 569 clocks = <&scu ASPEED_CLK_APB>; 570 pinctrl-names = "default"; 571 pinctrl-0 = <&pinctrl_i2c11_default>; 572 status = "disabled"; 573 }; 574 575 i2c11: i2c-bus@400 { 576 #address-cells = <1>; 577 #size-cells = <0>; 578 #interrupt-cells = <1>; 579 580 reg = <0x400 0x40>; 581 compatible = "aspeed,ast2400-i2c-bus"; 582 bus-frequency = <100000>; 583 interrupts = <11>; 584 interrupt-parent = <&i2c_ic>; 585 clocks = <&scu ASPEED_CLK_APB>; 586 pinctrl-names = "default"; 587 pinctrl-0 = <&pinctrl_i2c12_default>; 588 status = "disabled"; 589 }; 590 591 i2c12: i2c-bus@440 { 592 #address-cells = <1>; 593 #size-cells = <0>; 594 #interrupt-cells = <1>; 595 596 reg = <0x440 0x40>; 597 compatible = "aspeed,ast2400-i2c-bus"; 598 bus-frequency = <100000>; 599 interrupts = <12>; 600 interrupt-parent = <&i2c_ic>; 601 clocks = <&scu ASPEED_CLK_APB>; 602 pinctrl-names = "default"; 603 pinctrl-0 = <&pinctrl_i2c13_default>; 604 status = "disabled"; 605 }; 606 607 i2c13: i2c-bus@480 { 608 #address-cells = <1>; 609 #size-cells = <0>; 610 #interrupt-cells = <1>; 611 612 reg = <0x480 0x40>; 613 compatible = "aspeed,ast2400-i2c-bus"; 614 bus-frequency = <100000>; 615 interrupts = <13>; 616 interrupt-parent = <&i2c_ic>; 617 clocks = <&scu ASPEED_CLK_APB>; 618 pinctrl-names = "default"; 619 pinctrl-0 = <&pinctrl_i2c14_default>; 620 status = "disabled"; 621 }; 622}; 623 624&pinctrl { 625 pinctrl_acpi_default: acpi_default { 626 function = "ACPI"; 627 groups = "ACPI"; 628 }; 629 630 pinctrl_adc0_default: adc0_default { 631 function = "ADC0"; 632 groups = "ADC0"; 633 }; 634 635 pinctrl_adc1_default: adc1_default { 636 function = "ADC1"; 637 groups = "ADC1"; 638 }; 639 640 pinctrl_adc10_default: adc10_default { 641 function = "ADC10"; 642 groups = "ADC10"; 643 }; 644 645 pinctrl_adc11_default: adc11_default { 646 function = "ADC11"; 647 groups = "ADC11"; 648 }; 649 650 pinctrl_adc12_default: adc12_default { 651 function = "ADC12"; 652 groups = "ADC12"; 653 }; 654 655 pinctrl_adc13_default: adc13_default { 656 function = "ADC13"; 657 groups = "ADC13"; 658 }; 659 660 pinctrl_adc14_default: adc14_default { 661 function = "ADC14"; 662 groups = "ADC14"; 663 }; 664 665 pinctrl_adc15_default: adc15_default { 666 function = "ADC15"; 667 groups = "ADC15"; 668 }; 669 670 pinctrl_adc2_default: adc2_default { 671 function = "ADC2"; 672 groups = "ADC2"; 673 }; 674 675 pinctrl_adc3_default: adc3_default { 676 function = "ADC3"; 677 groups = "ADC3"; 678 }; 679 680 pinctrl_adc4_default: adc4_default { 681 function = "ADC4"; 682 groups = "ADC4"; 683 }; 684 685 pinctrl_adc5_default: adc5_default { 686 function = "ADC5"; 687 groups = "ADC5"; 688 }; 689 690 pinctrl_adc6_default: adc6_default { 691 function = "ADC6"; 692 groups = "ADC6"; 693 }; 694 695 pinctrl_adc7_default: adc7_default { 696 function = "ADC7"; 697 groups = "ADC7"; 698 }; 699 700 pinctrl_adc8_default: adc8_default { 701 function = "ADC8"; 702 groups = "ADC8"; 703 }; 704 705 pinctrl_adc9_default: adc9_default { 706 function = "ADC9"; 707 groups = "ADC9"; 708 }; 709 710 pinctrl_bmcint_default: bmcint_default { 711 function = "BMCINT"; 712 groups = "BMCINT"; 713 }; 714 715 pinctrl_ddcclk_default: ddcclk_default { 716 function = "DDCCLK"; 717 groups = "DDCCLK"; 718 }; 719 720 pinctrl_ddcdat_default: ddcdat_default { 721 function = "DDCDAT"; 722 groups = "DDCDAT"; 723 }; 724 725 pinctrl_espi_default: espi_default { 726 function = "ESPI"; 727 groups = "ESPI"; 728 }; 729 730 pinctrl_fwspics1_default: fwspics1_default { 731 function = "FWSPICS1"; 732 groups = "FWSPICS1"; 733 }; 734 735 pinctrl_fwspics2_default: fwspics2_default { 736 function = "FWSPICS2"; 737 groups = "FWSPICS2"; 738 }; 739 740 pinctrl_gpid0_default: gpid0_default { 741 function = "GPID0"; 742 groups = "GPID0"; 743 }; 744 745 pinctrl_gpid2_default: gpid2_default { 746 function = "GPID2"; 747 groups = "GPID2"; 748 }; 749 750 pinctrl_gpid4_default: gpid4_default { 751 function = "GPID4"; 752 groups = "GPID4"; 753 }; 754 755 pinctrl_gpid6_default: gpid6_default { 756 function = "GPID6"; 757 groups = "GPID6"; 758 }; 759 760 pinctrl_gpie0_default: gpie0_default { 761 function = "GPIE0"; 762 groups = "GPIE0"; 763 }; 764 765 pinctrl_gpie2_default: gpie2_default { 766 function = "GPIE2"; 767 groups = "GPIE2"; 768 }; 769 770 pinctrl_gpie4_default: gpie4_default { 771 function = "GPIE4"; 772 groups = "GPIE4"; 773 }; 774 775 pinctrl_gpie6_default: gpie6_default { 776 function = "GPIE6"; 777 groups = "GPIE6"; 778 }; 779 780 pinctrl_i2c10_default: i2c10_default { 781 function = "I2C10"; 782 groups = "I2C10"; 783 }; 784 785 pinctrl_i2c11_default: i2c11_default { 786 function = "I2C11"; 787 groups = "I2C11"; 788 }; 789 790 pinctrl_i2c12_default: i2c12_default { 791 function = "I2C12"; 792 groups = "I2C12"; 793 }; 794 795 pinctrl_i2c13_default: i2c13_default { 796 function = "I2C13"; 797 groups = "I2C13"; 798 }; 799 800 pinctrl_i2c14_default: i2c14_default { 801 function = "I2C14"; 802 groups = "I2C14"; 803 }; 804 805 pinctrl_i2c3_default: i2c3_default { 806 function = "I2C3"; 807 groups = "I2C3"; 808 }; 809 810 pinctrl_i2c4_default: i2c4_default { 811 function = "I2C4"; 812 groups = "I2C4"; 813 }; 814 815 pinctrl_i2c5_default: i2c5_default { 816 function = "I2C5"; 817 groups = "I2C5"; 818 }; 819 820 pinctrl_i2c6_default: i2c6_default { 821 function = "I2C6"; 822 groups = "I2C6"; 823 }; 824 825 pinctrl_i2c7_default: i2c7_default { 826 function = "I2C7"; 827 groups = "I2C7"; 828 }; 829 830 pinctrl_i2c8_default: i2c8_default { 831 function = "I2C8"; 832 groups = "I2C8"; 833 }; 834 835 pinctrl_i2c9_default: i2c9_default { 836 function = "I2C9"; 837 groups = "I2C9"; 838 }; 839 840 pinctrl_lad0_default: lad0_default { 841 function = "LAD0"; 842 groups = "LAD0"; 843 }; 844 845 pinctrl_lad1_default: lad1_default { 846 function = "LAD1"; 847 groups = "LAD1"; 848 }; 849 850 pinctrl_lad2_default: lad2_default { 851 function = "LAD2"; 852 groups = "LAD2"; 853 }; 854 855 pinctrl_lad3_default: lad3_default { 856 function = "LAD3"; 857 groups = "LAD3"; 858 }; 859 860 pinctrl_lclk_default: lclk_default { 861 function = "LCLK"; 862 groups = "LCLK"; 863 }; 864 865 pinctrl_lframe_default: lframe_default { 866 function = "LFRAME"; 867 groups = "LFRAME"; 868 }; 869 870 pinctrl_lpchc_default: lpchc_default { 871 function = "LPCHC"; 872 groups = "LPCHC"; 873 }; 874 875 pinctrl_lpcpd_default: lpcpd_default { 876 function = "LPCPD"; 877 groups = "LPCPD"; 878 }; 879 880 pinctrl_lpcplus_default: lpcplus_default { 881 function = "LPCPLUS"; 882 groups = "LPCPLUS"; 883 }; 884 885 pinctrl_lpcpme_default: lpcpme_default { 886 function = "LPCPME"; 887 groups = "LPCPME"; 888 }; 889 890 pinctrl_lpcrst_default: lpcrst_default { 891 function = "LPCRST"; 892 groups = "LPCRST"; 893 }; 894 895 pinctrl_lpcsmi_default: lpcsmi_default { 896 function = "LPCSMI"; 897 groups = "LPCSMI"; 898 }; 899 900 pinctrl_lsirq_default: lsirq_default { 901 function = "LSIRQ"; 902 groups = "LSIRQ"; 903 }; 904 905 pinctrl_mac1link_default: mac1link_default { 906 function = "MAC1LINK"; 907 groups = "MAC1LINK"; 908 }; 909 910 pinctrl_mac2link_default: mac2link_default { 911 function = "MAC2LINK"; 912 groups = "MAC2LINK"; 913 }; 914 915 pinctrl_mdio1_default: mdio1_default { 916 function = "MDIO1"; 917 groups = "MDIO1"; 918 }; 919 920 pinctrl_mdio2_default: mdio2_default { 921 function = "MDIO2"; 922 groups = "MDIO2"; 923 }; 924 925 pinctrl_ncts1_default: ncts1_default { 926 function = "NCTS1"; 927 groups = "NCTS1"; 928 }; 929 930 pinctrl_ncts2_default: ncts2_default { 931 function = "NCTS2"; 932 groups = "NCTS2"; 933 }; 934 935 pinctrl_ncts3_default: ncts3_default { 936 function = "NCTS3"; 937 groups = "NCTS3"; 938 }; 939 940 pinctrl_ncts4_default: ncts4_default { 941 function = "NCTS4"; 942 groups = "NCTS4"; 943 }; 944 945 pinctrl_ndcd1_default: ndcd1_default { 946 function = "NDCD1"; 947 groups = "NDCD1"; 948 }; 949 950 pinctrl_ndcd2_default: ndcd2_default { 951 function = "NDCD2"; 952 groups = "NDCD2"; 953 }; 954 955 pinctrl_ndcd3_default: ndcd3_default { 956 function = "NDCD3"; 957 groups = "NDCD3"; 958 }; 959 960 pinctrl_ndcd4_default: ndcd4_default { 961 function = "NDCD4"; 962 groups = "NDCD4"; 963 }; 964 965 pinctrl_ndsr1_default: ndsr1_default { 966 function = "NDSR1"; 967 groups = "NDSR1"; 968 }; 969 970 pinctrl_ndsr2_default: ndsr2_default { 971 function = "NDSR2"; 972 groups = "NDSR2"; 973 }; 974 975 pinctrl_ndsr3_default: ndsr3_default { 976 function = "NDSR3"; 977 groups = "NDSR3"; 978 }; 979 980 pinctrl_ndsr4_default: ndsr4_default { 981 function = "NDSR4"; 982 groups = "NDSR4"; 983 }; 984 985 pinctrl_ndtr1_default: ndtr1_default { 986 function = "NDTR1"; 987 groups = "NDTR1"; 988 }; 989 990 pinctrl_ndtr2_default: ndtr2_default { 991 function = "NDTR2"; 992 groups = "NDTR2"; 993 }; 994 995 pinctrl_ndtr3_default: ndtr3_default { 996 function = "NDTR3"; 997 groups = "NDTR3"; 998 }; 999 1000 pinctrl_ndtr4_default: ndtr4_default { 1001 function = "NDTR4"; 1002 groups = "NDTR4"; 1003 }; 1004 1005 pinctrl_nri1_default: nri1_default { 1006 function = "NRI1"; 1007 groups = "NRI1"; 1008 }; 1009 1010 pinctrl_nri2_default: nri2_default { 1011 function = "NRI2"; 1012 groups = "NRI2"; 1013 }; 1014 1015 pinctrl_nri3_default: nri3_default { 1016 function = "NRI3"; 1017 groups = "NRI3"; 1018 }; 1019 1020 pinctrl_nri4_default: nri4_default { 1021 function = "NRI4"; 1022 groups = "NRI4"; 1023 }; 1024 1025 pinctrl_nrts1_default: nrts1_default { 1026 function = "NRTS1"; 1027 groups = "NRTS1"; 1028 }; 1029 1030 pinctrl_nrts2_default: nrts2_default { 1031 function = "NRTS2"; 1032 groups = "NRTS2"; 1033 }; 1034 1035 pinctrl_nrts3_default: nrts3_default { 1036 function = "NRTS3"; 1037 groups = "NRTS3"; 1038 }; 1039 1040 pinctrl_nrts4_default: nrts4_default { 1041 function = "NRTS4"; 1042 groups = "NRTS4"; 1043 }; 1044 1045 pinctrl_oscclk_default: oscclk_default { 1046 function = "OSCCLK"; 1047 groups = "OSCCLK"; 1048 }; 1049 1050 pinctrl_pewake_default: pewake_default { 1051 function = "PEWAKE"; 1052 groups = "PEWAKE"; 1053 }; 1054 1055 pinctrl_pnor_default: pnor_default { 1056 function = "PNOR"; 1057 groups = "PNOR"; 1058 }; 1059 1060 pinctrl_pwm0_default: pwm0_default { 1061 function = "PWM0"; 1062 groups = "PWM0"; 1063 }; 1064 1065 pinctrl_pwm1_default: pwm1_default { 1066 function = "PWM1"; 1067 groups = "PWM1"; 1068 }; 1069 1070 pinctrl_pwm2_default: pwm2_default { 1071 function = "PWM2"; 1072 groups = "PWM2"; 1073 }; 1074 1075 pinctrl_pwm3_default: pwm3_default { 1076 function = "PWM3"; 1077 groups = "PWM3"; 1078 }; 1079 1080 pinctrl_pwm4_default: pwm4_default { 1081 function = "PWM4"; 1082 groups = "PWM4"; 1083 }; 1084 1085 pinctrl_pwm5_default: pwm5_default { 1086 function = "PWM5"; 1087 groups = "PWM5"; 1088 }; 1089 1090 pinctrl_pwm6_default: pwm6_default { 1091 function = "PWM6"; 1092 groups = "PWM6"; 1093 }; 1094 1095 pinctrl_pwm7_default: pwm7_default { 1096 function = "PWM7"; 1097 groups = "PWM7"; 1098 }; 1099 1100 pinctrl_rgmii1_default: rgmii1_default { 1101 function = "RGMII1"; 1102 groups = "RGMII1"; 1103 }; 1104 1105 pinctrl_rgmii2_default: rgmii2_default { 1106 function = "RGMII2"; 1107 groups = "RGMII2"; 1108 }; 1109 1110 pinctrl_rmii1_default: rmii1_default { 1111 function = "RMII1"; 1112 groups = "RMII1"; 1113 }; 1114 1115 pinctrl_rmii2_default: rmii2_default { 1116 function = "RMII2"; 1117 groups = "RMII2"; 1118 }; 1119 1120 pinctrl_rxd1_default: rxd1_default { 1121 function = "RXD1"; 1122 groups = "RXD1"; 1123 }; 1124 1125 pinctrl_rxd2_default: rxd2_default { 1126 function = "RXD2"; 1127 groups = "RXD2"; 1128 }; 1129 1130 pinctrl_rxd3_default: rxd3_default { 1131 function = "RXD3"; 1132 groups = "RXD3"; 1133 }; 1134 1135 pinctrl_rxd4_default: rxd4_default { 1136 function = "RXD4"; 1137 groups = "RXD4"; 1138 }; 1139 1140 pinctrl_salt1_default: salt1_default { 1141 function = "SALT1"; 1142 groups = "SALT1"; 1143 }; 1144 1145 pinctrl_salt10_default: salt10_default { 1146 function = "SALT10"; 1147 groups = "SALT10"; 1148 }; 1149 1150 pinctrl_salt11_default: salt11_default { 1151 function = "SALT11"; 1152 groups = "SALT11"; 1153 }; 1154 1155 pinctrl_salt12_default: salt12_default { 1156 function = "SALT12"; 1157 groups = "SALT12"; 1158 }; 1159 1160 pinctrl_salt13_default: salt13_default { 1161 function = "SALT13"; 1162 groups = "SALT13"; 1163 }; 1164 1165 pinctrl_salt14_default: salt14_default { 1166 function = "SALT14"; 1167 groups = "SALT14"; 1168 }; 1169 1170 pinctrl_salt2_default: salt2_default { 1171 function = "SALT2"; 1172 groups = "SALT2"; 1173 }; 1174 1175 pinctrl_salt3_default: salt3_default { 1176 function = "SALT3"; 1177 groups = "SALT3"; 1178 }; 1179 1180 pinctrl_salt4_default: salt4_default { 1181 function = "SALT4"; 1182 groups = "SALT4"; 1183 }; 1184 1185 pinctrl_salt5_default: salt5_default { 1186 function = "SALT5"; 1187 groups = "SALT5"; 1188 }; 1189 1190 pinctrl_salt6_default: salt6_default { 1191 function = "SALT6"; 1192 groups = "SALT6"; 1193 }; 1194 1195 pinctrl_salt7_default: salt7_default { 1196 function = "SALT7"; 1197 groups = "SALT7"; 1198 }; 1199 1200 pinctrl_salt8_default: salt8_default { 1201 function = "SALT8"; 1202 groups = "SALT8"; 1203 }; 1204 1205 pinctrl_salt9_default: salt9_default { 1206 function = "SALT9"; 1207 groups = "SALT9"; 1208 }; 1209 1210 pinctrl_scl1_default: scl1_default { 1211 function = "SCL1"; 1212 groups = "SCL1"; 1213 }; 1214 1215 pinctrl_scl2_default: scl2_default { 1216 function = "SCL2"; 1217 groups = "SCL2"; 1218 }; 1219 1220 pinctrl_sd1_default: sd1_default { 1221 function = "SD1"; 1222 groups = "SD1"; 1223 }; 1224 1225 pinctrl_sd2_default: sd2_default { 1226 function = "SD2"; 1227 groups = "SD2"; 1228 }; 1229 1230 pinctrl_sda1_default: sda1_default { 1231 function = "SDA1"; 1232 groups = "SDA1"; 1233 }; 1234 1235 pinctrl_sda2_default: sda2_default { 1236 function = "SDA2"; 1237 groups = "SDA2"; 1238 }; 1239 1240 pinctrl_sgps1_default: sgps1_default { 1241 function = "SGPS1"; 1242 groups = "SGPS1"; 1243 }; 1244 1245 pinctrl_sgps2_default: sgps2_default { 1246 function = "SGPS2"; 1247 groups = "SGPS2"; 1248 }; 1249 1250 pinctrl_sioonctrl_default: sioonctrl_default { 1251 function = "SIOONCTRL"; 1252 groups = "SIOONCTRL"; 1253 }; 1254 1255 pinctrl_siopbi_default: siopbi_default { 1256 function = "SIOPBI"; 1257 groups = "SIOPBI"; 1258 }; 1259 1260 pinctrl_siopbo_default: siopbo_default { 1261 function = "SIOPBO"; 1262 groups = "SIOPBO"; 1263 }; 1264 1265 pinctrl_siopwreq_default: siopwreq_default { 1266 function = "SIOPWREQ"; 1267 groups = "SIOPWREQ"; 1268 }; 1269 1270 pinctrl_siopwrgd_default: siopwrgd_default { 1271 function = "SIOPWRGD"; 1272 groups = "SIOPWRGD"; 1273 }; 1274 1275 pinctrl_sios3_default: sios3_default { 1276 function = "SIOS3"; 1277 groups = "SIOS3"; 1278 }; 1279 1280 pinctrl_sios5_default: sios5_default { 1281 function = "SIOS5"; 1282 groups = "SIOS5"; 1283 }; 1284 1285 pinctrl_siosci_default: siosci_default { 1286 function = "SIOSCI"; 1287 groups = "SIOSCI"; 1288 }; 1289 1290 pinctrl_spi1_default: spi1_default { 1291 function = "SPI1"; 1292 groups = "SPI1"; 1293 }; 1294 1295 pinctrl_spi1cs1_default: spi1cs1_default { 1296 function = "SPI1CS1"; 1297 groups = "SPI1CS1"; 1298 }; 1299 1300 pinctrl_spi1debug_default: spi1debug_default { 1301 function = "SPI1DEBUG"; 1302 groups = "SPI1DEBUG"; 1303 }; 1304 1305 pinctrl_spi1passthru_default: spi1passthru_default { 1306 function = "SPI1PASSTHRU"; 1307 groups = "SPI1PASSTHRU"; 1308 }; 1309 1310 pinctrl_spi2ck_default: spi2ck_default { 1311 function = "SPI2CK"; 1312 groups = "SPI2CK"; 1313 }; 1314 1315 pinctrl_spi2cs0_default: spi2cs0_default { 1316 function = "SPI2CS0"; 1317 groups = "SPI2CS0"; 1318 }; 1319 1320 pinctrl_spi2cs1_default: spi2cs1_default { 1321 function = "SPI2CS1"; 1322 groups = "SPI2CS1"; 1323 }; 1324 1325 pinctrl_spi2miso_default: spi2miso_default { 1326 function = "SPI2MISO"; 1327 groups = "SPI2MISO"; 1328 }; 1329 1330 pinctrl_spi2mosi_default: spi2mosi_default { 1331 function = "SPI2MOSI"; 1332 groups = "SPI2MOSI"; 1333 }; 1334 1335 pinctrl_timer3_default: timer3_default { 1336 function = "TIMER3"; 1337 groups = "TIMER3"; 1338 }; 1339 1340 pinctrl_timer4_default: timer4_default { 1341 function = "TIMER4"; 1342 groups = "TIMER4"; 1343 }; 1344 1345 pinctrl_timer5_default: timer5_default { 1346 function = "TIMER5"; 1347 groups = "TIMER5"; 1348 }; 1349 1350 pinctrl_timer6_default: timer6_default { 1351 function = "TIMER6"; 1352 groups = "TIMER6"; 1353 }; 1354 1355 pinctrl_timer7_default: timer7_default { 1356 function = "TIMER7"; 1357 groups = "TIMER7"; 1358 }; 1359 1360 pinctrl_timer8_default: timer8_default { 1361 function = "TIMER8"; 1362 groups = "TIMER8"; 1363 }; 1364 1365 pinctrl_txd1_default: txd1_default { 1366 function = "TXD1"; 1367 groups = "TXD1"; 1368 }; 1369 1370 pinctrl_txd2_default: txd2_default { 1371 function = "TXD2"; 1372 groups = "TXD2"; 1373 }; 1374 1375 pinctrl_txd3_default: txd3_default { 1376 function = "TXD3"; 1377 groups = "TXD3"; 1378 }; 1379 1380 pinctrl_txd4_default: txd4_default { 1381 function = "TXD4"; 1382 groups = "TXD4"; 1383 }; 1384 1385 pinctrl_uart6_default: uart6_default { 1386 function = "UART6"; 1387 groups = "UART6"; 1388 }; 1389 1390 pinctrl_usbcki_default: usbcki_default { 1391 function = "USBCKI"; 1392 groups = "USBCKI"; 1393 }; 1394 1395 pinctrl_usb2ah_default: usb2ah_default { 1396 function = "USB2AH"; 1397 groups = "USB2AH"; 1398 }; 1399 1400 pinctrl_usb11bhid_default: usb11bhid_default { 1401 function = "USB11BHID"; 1402 groups = "USB11BHID"; 1403 }; 1404 1405 pinctrl_usb2bh_default: usb2bh_default { 1406 function = "USB2BH"; 1407 groups = "USB2BH"; 1408 }; 1409 1410 pinctrl_vgabiosrom_default: vgabiosrom_default { 1411 function = "VGABIOSROM"; 1412 groups = "VGABIOSROM"; 1413 }; 1414 1415 pinctrl_vgahs_default: vgahs_default { 1416 function = "VGAHS"; 1417 groups = "VGAHS"; 1418 }; 1419 1420 pinctrl_vgavs_default: vgavs_default { 1421 function = "VGAVS"; 1422 groups = "VGAVS"; 1423 }; 1424 1425 pinctrl_vpi24_default: vpi24_default { 1426 function = "VPI24"; 1427 groups = "VPI24"; 1428 }; 1429 1430 pinctrl_vpo_default: vpo_default { 1431 function = "VPO"; 1432 groups = "VPO"; 1433 }; 1434 1435 pinctrl_wdtrst1_default: wdtrst1_default { 1436 function = "WDTRST1"; 1437 groups = "WDTRST1"; 1438 }; 1439 1440 pinctrl_wdtrst2_default: wdtrst2_default { 1441 function = "WDTRST2"; 1442 groups = "WDTRST2"; 1443 }; 1444}; 1445