xref: /openbmc/u-boot/arch/arm/cpu/pxa/start.S (revision 3929fb0a)
184ad6884SPeter Tyser/*
220f7b1b7SMarek Vasut *  armboot - Startup Code for XScale CPU-core
384ad6884SPeter Tyser *
484ad6884SPeter Tyser *  Copyright (C) 1998	Dan Malek <dmalek@jlc.net>
584ad6884SPeter Tyser *  Copyright (C) 1999	Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
684ad6884SPeter Tyser *  Copyright (C) 2000	Wolfgang Denk <wd@denx.de>
784ad6884SPeter Tyser *  Copyright (C) 2001	Alex Zuepke <azu@sysgo.de>
820f7b1b7SMarek Vasut *  Copyright (C) 2001	Marius Groger <mag@sysgo.de>
920f7b1b7SMarek Vasut *  Copyright (C) 2002	Alex Zupke <azu@sysgo.de>
1020f7b1b7SMarek Vasut *  Copyright (C) 2002	Gary Jennejohn <garyj@denx.de>
1184ad6884SPeter Tyser *  Copyright (C) 2002	Kyle Harris <kharris@nexus-tech.net>
1284ad6884SPeter Tyser *  Copyright (C) 2003	Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
1320f7b1b7SMarek Vasut *  Copyright (C) 2003	Kshitij <kshitij@ti.com>
1420f7b1b7SMarek Vasut *  Copyright (C) 2003	Richard Woodruff <r-woodruff2@ti.com>
1520f7b1b7SMarek Vasut *  Copyright (C) 2003	Robert Schwebel <r.schwebel@pengutronix.de>
1620f7b1b7SMarek Vasut *  Copyright (C) 2004	Texas Instruments <r-woodruff2@ti.com>
1720f7b1b7SMarek Vasut *  Copyright (C) 2010	Marek Vasut <marek.vasut@gmail.com>
1884ad6884SPeter Tyser *
1984ad6884SPeter Tyser * See file CREDITS for list of people who contributed to this
2084ad6884SPeter Tyser * project.
2184ad6884SPeter Tyser *
2284ad6884SPeter Tyser * This program is free software; you can redistribute it and/or
2384ad6884SPeter Tyser * modify it under the terms of the GNU General Public License as
2484ad6884SPeter Tyser * published by the Free Software Foundation; either version 2 of
2584ad6884SPeter Tyser * the License, or (at your option) any later version.
2684ad6884SPeter Tyser *
2784ad6884SPeter Tyser * This program is distributed in the hope that it will be useful,
2884ad6884SPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of
2984ad6884SPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
3084ad6884SPeter Tyser * GNU General Public License for more details.
3184ad6884SPeter Tyser *
3284ad6884SPeter Tyser * You should have received a copy of the GNU General Public License
3384ad6884SPeter Tyser * along with this program; if not, write to the Free Software
3484ad6884SPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
3584ad6884SPeter Tyser * MA 02111-1307 USA
3684ad6884SPeter Tyser */
3784ad6884SPeter Tyser
3825ddd1fbSWolfgang Denk#include <asm-offsets.h>
3984ad6884SPeter Tyser#include <config.h>
4084ad6884SPeter Tyser#include <version.h>
417f4cfcf4SMarek Vasut
42abc20abaSMarek Vasut#ifdef CONFIG_CPU_PXA25X
437f4cfcf4SMarek Vasut#if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
447f4cfcf4SMarek Vasut#error "Init SP address must be set to 0xfffff800 for PXA250"
457f4cfcf4SMarek Vasut#endif
467f4cfcf4SMarek Vasut#endif
477f4cfcf4SMarek Vasut
4884ad6884SPeter Tyser.globl _start
4984ad6884SPeter Tyser_start: b	reset
50401bb30bSAneesh V#ifdef CONFIG_SPL_BUILD
515ab877b6SMarek Vasut	ldr	pc, _hang
525ab877b6SMarek Vasut	ldr	pc, _hang
535ab877b6SMarek Vasut	ldr	pc, _hang
545ab877b6SMarek Vasut	ldr	pc, _hang
555ab877b6SMarek Vasut	ldr	pc, _hang
565ab877b6SMarek Vasut	ldr	pc, _hang
575ab877b6SMarek Vasut	ldr	pc, _hang
585ab877b6SMarek Vasut
595ab877b6SMarek Vasut_hang:
605ab877b6SMarek Vasut	.word	do_hang
615ab877b6SMarek Vasut	.word	0x12345678
625ab877b6SMarek Vasut	.word	0x12345678
635ab877b6SMarek Vasut	.word	0x12345678
645ab877b6SMarek Vasut	.word	0x12345678
655ab877b6SMarek Vasut	.word	0x12345678
665ab877b6SMarek Vasut	.word	0x12345678
675ab877b6SMarek Vasut	.word	0x12345678	/* now 16*4=64 */
685ab877b6SMarek Vasut#else
6984ad6884SPeter Tyser	ldr	pc, _undefined_instruction
7084ad6884SPeter Tyser	ldr	pc, _software_interrupt
7184ad6884SPeter Tyser	ldr	pc, _prefetch_abort
7284ad6884SPeter Tyser	ldr	pc, _data_abort
7384ad6884SPeter Tyser	ldr	pc, _not_used
7484ad6884SPeter Tyser	ldr	pc, _irq
7584ad6884SPeter Tyser	ldr	pc, _fiq
7684ad6884SPeter Tyser
7784ad6884SPeter Tyser_undefined_instruction: .word undefined_instruction
7884ad6884SPeter Tyser_software_interrupt:	.word software_interrupt
7984ad6884SPeter Tyser_prefetch_abort:	.word prefetch_abort
8084ad6884SPeter Tyser_data_abort:		.word data_abort
8184ad6884SPeter Tyser_not_used:		.word not_used
8284ad6884SPeter Tyser_irq:			.word irq
8384ad6884SPeter Tyser_fiq:			.word fiq
8420f7b1b7SMarek Vasut_pad:			.word 0x12345678 /* now 16*4=64 */
85401bb30bSAneesh V#endif	/* CONFIG_SPL_BUILD */
8620f7b1b7SMarek Vasut.global _end_vect
8720f7b1b7SMarek Vasut_end_vect:
8884ad6884SPeter Tyser
8984ad6884SPeter Tyser	.balignl 16,0xdeadbeef
9084ad6884SPeter Tyser/*
9120f7b1b7SMarek Vasut *************************************************************************
9220f7b1b7SMarek Vasut *
9384ad6884SPeter Tyser * Startup Code (reset vector)
9484ad6884SPeter Tyser *
9520f7b1b7SMarek Vasut * do important init only if we don't start from memory!
9620f7b1b7SMarek Vasut * setup Memory and board specific bits prior to relocation.
9720f7b1b7SMarek Vasut * relocate armboot to ram
9820f7b1b7SMarek Vasut * setup stack
9920f7b1b7SMarek Vasut *
10020f7b1b7SMarek Vasut *************************************************************************
10184ad6884SPeter Tyser */
10284ad6884SPeter Tyser
1035347f68cSHeiko Schocher.globl _TEXT_BASE
10484ad6884SPeter Tyser_TEXT_BASE:
10520f7b1b7SMarek Vasut#ifdef	CONFIG_SPL_BUILD
10620f7b1b7SMarek Vasut	.word	CONFIG_SPL_TEXT_BASE
10720f7b1b7SMarek Vasut#else
10814d0a02aSWolfgang Denk	.word	CONFIG_SYS_TEXT_BASE
10920f7b1b7SMarek Vasut#endif
11084ad6884SPeter Tyser
11184ad6884SPeter Tyser/*
11284ad6884SPeter Tyser * These are defined in the board-specific linker script.
11320f7b1b7SMarek Vasut * Subtracting _start from them lets the linker put their
11420f7b1b7SMarek Vasut * relative position in the executable instead of leaving
11520f7b1b7SMarek Vasut * them null.
11684ad6884SPeter Tyser */
1176e96cf9aSMarek Vasut.globl _bss_start_ofs
1186e96cf9aSMarek Vasut_bss_start_ofs:
1196e96cf9aSMarek Vasut	.word __bss_start - _start
12084ad6884SPeter Tyser
1216e96cf9aSMarek Vasut.globl _bss_end_ofs
1226e96cf9aSMarek Vasut_bss_end_ofs:
123*3929fb0aSSimon Glass	.word __bss_end - _start
12484ad6884SPeter Tyser
125f326cbbaSPo-Yu Chuang.globl _end_ofs
126f326cbbaSPo-Yu Chuang_end_ofs:
127f326cbbaSPo-Yu Chuang	.word _end - _start
128f326cbbaSPo-Yu Chuang
12984ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
13084ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
13184ad6884SPeter Tyser.globl IRQ_STACK_START
13284ad6884SPeter TyserIRQ_STACK_START:
13384ad6884SPeter Tyser	.word	0x0badc0de
13484ad6884SPeter Tyser
13584ad6884SPeter Tyser/* IRQ stack memory (calculated at run-time) */
13684ad6884SPeter Tyser.globl FIQ_STACK_START
13784ad6884SPeter TyserFIQ_STACK_START:
13884ad6884SPeter Tyser	.word 0x0badc0de
13920f7b1b7SMarek Vasut#endif
14084ad6884SPeter Tyser
1415347f68cSHeiko Schocher/* IRQ stack memory (calculated at run-time) + 8 bytes */
1425347f68cSHeiko Schocher.globl IRQ_STACK_START_IN
1435347f68cSHeiko SchocherIRQ_STACK_START_IN:
1445347f68cSHeiko Schocher	.word	0x0badc0de
1455347f68cSHeiko Schocher
1465347f68cSHeiko Schocher/*
1475347f68cSHeiko Schocher * the actual reset code
1485347f68cSHeiko Schocher */
1495347f68cSHeiko Schocher
1505347f68cSHeiko Schocherreset:
1515347f68cSHeiko Schocher	/*
1525347f68cSHeiko Schocher	 * set the cpu to SVC32 mode
1535347f68cSHeiko Schocher	 */
1545347f68cSHeiko Schocher	mrs	r0,cpsr
1555347f68cSHeiko Schocher	bic	r0,r0,#0x1f
1565347f68cSHeiko Schocher	orr	r0,r0,#0xd3
1575347f68cSHeiko Schocher	msr	cpsr,r0
1585347f68cSHeiko Schocher
15920f7b1b7SMarek Vasut#ifndef CONFIG_SKIP_LOWLEVEL_INIT
16020f7b1b7SMarek Vasut	bl  cpu_init_crit
16120f7b1b7SMarek Vasut#endif
1625347f68cSHeiko Schocher
163abc20abaSMarek Vasut#ifdef	CONFIG_CPU_PXA25X
1647f4cfcf4SMarek Vasut	bl	lock_cache_for_stack
1657f4cfcf4SMarek Vasut#endif
1667f4cfcf4SMarek Vasut
167e05e5de7SAlbert ARIBAUD	bl	_main
1685347f68cSHeiko Schocher
1695347f68cSHeiko Schocher/*------------------------------------------------------------------------------*/
17020f7b1b7SMarek Vasut#ifndef CONFIG_SPL_BUILD
1715347f68cSHeiko Schocher/*
1725347f68cSHeiko Schocher * void relocate_code (addr_sp, gd, addr_moni)
1735347f68cSHeiko Schocher *
1745347f68cSHeiko Schocher * This "function" does not return, instead it continues in RAM
1755347f68cSHeiko Schocher * after relocating the monitor code.
1765347f68cSHeiko Schocher *
1775347f68cSHeiko Schocher */
1785347f68cSHeiko Schocher	.globl	relocate_code
1795347f68cSHeiko Schocherrelocate_code:
1805347f68cSHeiko Schocher	mov	r4, r0	/* save addr_sp */
1815347f68cSHeiko Schocher	mov	r5, r1	/* save addr of gd */
1825347f68cSHeiko Schocher	mov	r6, r2	/* save addr of destination */
1835347f68cSHeiko Schocher
1847f4cfcf4SMarek Vasut/* Disable the Dcache RAM lock for stack now */
185abc20abaSMarek Vasut#ifdef	CONFIG_CPU_PXA25X
186df3ad6c8SŁukasz Dałek	mov	r12, lr
1877f4cfcf4SMarek Vasut	bl	cpu_init_crit
188df3ad6c8SŁukasz Dałek	mov	lr, r12
1897f4cfcf4SMarek Vasut#endif
1907f4cfcf4SMarek Vasut
1915347f68cSHeiko Schocher	adr	r0, _start
192a1a47d3cSAndreas Bießmann	cmp	r0, r6
19376abfa57SZhong Hongbo	moveq	r9, #0		/* no relocation. relocation offset(r9) = 0 */
194e05e5de7SAlbert ARIBAUD	beq	relocate_done		/* skip relocation */
195a78fb68fSAndreas Bießmann	mov	r1, r6			/* r1 <- scratch for copy_loop */
1966e96cf9aSMarek Vasut	ldr	r3, _bss_start_ofs
1976e96cf9aSMarek Vasut	add	r2, r0, r3		/* r2 <- source end address	    */
1985347f68cSHeiko Schocher
1995347f68cSHeiko Schochercopy_loop:
20020f7b1b7SMarek Vasut	ldmia	r0!, {r9-r10}		/* copy from source address [r0]    */
20120f7b1b7SMarek Vasut	stmia	r1!, {r9-r10}		/* copy to   target address [r1]    */
202da90d4ceSAlbert Aribaud	cmp	r0, r2			/* until source end address [r2]    */
203da90d4ceSAlbert Aribaud	blo	copy_loop
2045347f68cSHeiko Schocher
205401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
2066e96cf9aSMarek Vasut	/*
2076e96cf9aSMarek Vasut	 * fix .rel.dyn relocations
2086e96cf9aSMarek Vasut	 */
2096e96cf9aSMarek Vasut	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
210a78fb68fSAndreas Bießmann	sub	r9, r6, r0		/* r9 <- relocation offset */
2116e96cf9aSMarek Vasut	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
2126e96cf9aSMarek Vasut	add	r10, r10, r0		/* r10 <- sym table in FLASH */
2136e96cf9aSMarek Vasut	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
2146e96cf9aSMarek Vasut	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
2156e96cf9aSMarek Vasut	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
2166e96cf9aSMarek Vasut	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
2175347f68cSHeiko Schocherfixloop:
2186e96cf9aSMarek Vasut	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
21920f7b1b7SMarek Vasut	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
2206e96cf9aSMarek Vasut	ldr	r1, [r2, #4]
2211f52d89fSAndreas Bießmann	and	r7, r1, #0xff
2221f52d89fSAndreas Bießmann	cmp	r7, #23			/* relative fixup? */
2236e96cf9aSMarek Vasut	beq	fixrel
2241f52d89fSAndreas Bießmann	cmp	r7, #2			/* absolute fixup? */
2256e96cf9aSMarek Vasut	beq	fixabs
2266e96cf9aSMarek Vasut	/* ignore unknown type of fixup */
2276e96cf9aSMarek Vasut	b	fixnext
2286e96cf9aSMarek Vasutfixabs:
2296e96cf9aSMarek Vasut	/* absolute fix: set location to (offset) symbol value */
2306e96cf9aSMarek Vasut	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
2316e96cf9aSMarek Vasut	add	r1, r10, r1		/* r1 <- address of symbol in table */
2326e96cf9aSMarek Vasut	ldr	r1, [r1, #4]		/* r1 <- symbol value */
2333600945bSWolfgang Denk	add	r1, r1, r9		/* r1 <- relocated sym addr */
2346e96cf9aSMarek Vasut	b	fixnext
2356e96cf9aSMarek Vasutfixrel:
2366e96cf9aSMarek Vasut	/* relative fix: increase location by offset */
2376e96cf9aSMarek Vasut	ldr	r1, [r0]
2386e96cf9aSMarek Vasut	add	r1, r1, r9
2396e96cf9aSMarek Vasutfixnext:
2406e96cf9aSMarek Vasut	str	r1, [r0]
2416e96cf9aSMarek Vasut	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
2425347f68cSHeiko Schocher	cmp	r2, r3
2436e96cf9aSMarek Vasut	blo	fixloop
24420f7b1b7SMarek Vasut#endif
2455347f68cSHeiko Schocher
246e05e5de7SAlbert ARIBAUDrelocate_done:
2475347f68cSHeiko Schocher
248e05e5de7SAlbert ARIBAUD	bx	lr
2495347f68cSHeiko Schocher
2506e96cf9aSMarek Vasut_rel_dyn_start_ofs:
2516e96cf9aSMarek Vasut	.word __rel_dyn_start - _start
2526e96cf9aSMarek Vasut_rel_dyn_end_ofs:
2536e96cf9aSMarek Vasut	.word __rel_dyn_end - _start
2546e96cf9aSMarek Vasut_dynsym_start_ofs:
2556e96cf9aSMarek Vasut	.word __dynsym_start - _start
256e05e5de7SAlbert ARIBAUD
2572cad92fdSMarek Vasut#endif
258e05e5de7SAlbert ARIBAUD
259e05e5de7SAlbert ARIBAUD	.globl	c_runtime_cpu_setup
260e05e5de7SAlbert ARIBAUDc_runtime_cpu_setup:
261e05e5de7SAlbert ARIBAUD
262e05e5de7SAlbert ARIBAUD	bx	lr
263e05e5de7SAlbert ARIBAUD
26420f7b1b7SMarek Vasut/*
26520f7b1b7SMarek Vasut *************************************************************************
26620f7b1b7SMarek Vasut *
26720f7b1b7SMarek Vasut * CPU_init_critical registers
26820f7b1b7SMarek Vasut *
26920f7b1b7SMarek Vasut * setup important registers
27020f7b1b7SMarek Vasut * setup memory timing
27120f7b1b7SMarek Vasut *
27220f7b1b7SMarek Vasut *************************************************************************
27320f7b1b7SMarek Vasut */
274abc20abaSMarek Vasut#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
27520f7b1b7SMarek Vasutcpu_init_crit:
27620f7b1b7SMarek Vasut	/*
27720f7b1b7SMarek Vasut	 * flush v4 I/D caches
27820f7b1b7SMarek Vasut	 */
27920f7b1b7SMarek Vasut	mov	r0, #0
28020f7b1b7SMarek Vasut	mcr	p15, 0, r0, c7, c7, 0	/* Invalidate I+D+BTB caches */
28120f7b1b7SMarek Vasut	mcr	p15, 0, r0, c8, c7, 0	/* Invalidate Unified TLB */
2822cad92fdSMarek Vasut
28320f7b1b7SMarek Vasut	/*
28420f7b1b7SMarek Vasut	 * disable MMU stuff and caches
28520f7b1b7SMarek Vasut	 */
28620f7b1b7SMarek Vasut	mrc	p15, 0, r0, c1, c0, 0
28720f7b1b7SMarek Vasut	bic	r0, r0, #0x00002300	@ clear bits 13, 9:8 (--V- --RS)
28820f7b1b7SMarek Vasut	bic	r0, r0, #0x00000087	@ clear bits 7, 2:0 (B--- -CAM)
28920f7b1b7SMarek Vasut	orr	r0, r0, #0x00000002	@ set bit 2 (A) Align
29020f7b1b7SMarek Vasut	orr	r0, r0, #0x00001000	@ set bit 12 (I) I-Cache
29120f7b1b7SMarek Vasut	mcr	p15, 0, r0, c1, c0, 0
29284ad6884SPeter Tyser
29320f7b1b7SMarek Vasut	mov	pc, lr		/* back to my caller */
294abc20abaSMarek Vasut#endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
29584ad6884SPeter Tyser
296401bb30bSAneesh V#ifndef CONFIG_SPL_BUILD
29720f7b1b7SMarek Vasut/*
29820f7b1b7SMarek Vasut *************************************************************************
29920f7b1b7SMarek Vasut *
30020f7b1b7SMarek Vasut * Interrupt handling
30120f7b1b7SMarek Vasut *
30220f7b1b7SMarek Vasut *************************************************************************
30320f7b1b7SMarek Vasut */
30420f7b1b7SMarek Vasut@
30520f7b1b7SMarek Vasut@ IRQ stack frame.
30620f7b1b7SMarek Vasut@
30784ad6884SPeter Tyser#define S_FRAME_SIZE	72
30884ad6884SPeter Tyser
30984ad6884SPeter Tyser#define S_OLD_R0	68
31084ad6884SPeter Tyser#define S_PSR		64
31184ad6884SPeter Tyser#define S_PC		60
31284ad6884SPeter Tyser#define S_LR		56
31384ad6884SPeter Tyser#define S_SP		52
31484ad6884SPeter Tyser
31584ad6884SPeter Tyser#define S_IP		48
31684ad6884SPeter Tyser#define S_FP		44
31784ad6884SPeter Tyser#define S_R10		40
31884ad6884SPeter Tyser#define S_R9		36
31984ad6884SPeter Tyser#define S_R8		32
32084ad6884SPeter Tyser#define S_R7		28
32184ad6884SPeter Tyser#define S_R6		24
32284ad6884SPeter Tyser#define S_R5		20
32384ad6884SPeter Tyser#define S_R4		16
32484ad6884SPeter Tyser#define S_R3		12
32584ad6884SPeter Tyser#define S_R2		8
32684ad6884SPeter Tyser#define S_R1		4
32784ad6884SPeter Tyser#define S_R0		0
32884ad6884SPeter Tyser
32984ad6884SPeter Tyser#define MODE_SVC 0x13
33020f7b1b7SMarek Vasut#define I_BIT	 0x80
33184ad6884SPeter Tyser
33220f7b1b7SMarek Vasut/*
33320f7b1b7SMarek Vasut * use bad_save_user_regs for abort/prefetch/undef/swi ...
33420f7b1b7SMarek Vasut * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
33520f7b1b7SMarek Vasut */
33684ad6884SPeter Tyser
33784ad6884SPeter Tyser	.macro	bad_save_user_regs
33820f7b1b7SMarek Vasut	sub	sp, sp, #S_FRAME_SIZE		@ carve out a frame on current user stack
33920f7b1b7SMarek Vasut	stmia	sp, {r0 - r12}			@ Save user registers (now in svc mode) r0-r12
34084ad6884SPeter Tyser
34120f7b1b7SMarek Vasut	ldr	r2, IRQ_STACK_START_IN		@ set base 2 words into abort stack
34220f7b1b7SMarek Vasut	ldmia	r2, {r2 - r3}			@ get values for "aborted" pc and cpsr (into parm regs)
34320f7b1b7SMarek Vasut	add	r0, sp, #S_FRAME_SIZE		@ grab pointer to old stack
34484ad6884SPeter Tyser
34584ad6884SPeter Tyser	add	r5, sp, #S_SP
34684ad6884SPeter Tyser	mov	r1, lr
34720f7b1b7SMarek Vasut	stmia	r5, {r0 - r3}			@ save sp_SVC, lr_SVC, pc, cpsr
34820f7b1b7SMarek Vasut	mov	r0, sp				@ save current stack into r0 (param register)
34984ad6884SPeter Tyser	.endm
35084ad6884SPeter Tyser
35184ad6884SPeter Tyser	.macro	irq_save_user_regs
35284ad6884SPeter Tyser	sub	sp, sp, #S_FRAME_SIZE
35320f7b1b7SMarek Vasut	stmia	sp, {r0 - r12}			@ Calling r0-r12
35420f7b1b7SMarek Vasut	add	r8, sp, #S_PC			@ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
35520f7b1b7SMarek Vasut	stmdb	r8, {sp, lr}^			@ Calling SP, LR
35620f7b1b7SMarek Vasut	str	lr, [r8, #0]			@ Save calling PC
35784ad6884SPeter Tyser	mrs	r6, spsr
35820f7b1b7SMarek Vasut	str	r6, [r8, #4]			@ Save CPSR
35920f7b1b7SMarek Vasut	str	r0, [r8, #8]			@ Save OLD_R0
36084ad6884SPeter Tyser	mov	r0, sp
36184ad6884SPeter Tyser	.endm
36284ad6884SPeter Tyser
36384ad6884SPeter Tyser	.macro	irq_restore_user_regs
36484ad6884SPeter Tyser	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
36584ad6884SPeter Tyser	mov	r0, r0
36684ad6884SPeter Tyser	ldr	lr, [sp, #S_PC]			@ Get PC
36784ad6884SPeter Tyser	add	sp, sp, #S_FRAME_SIZE
36884ad6884SPeter Tyser	subs	pc, lr, #4			@ return & move spsr_svc into cpsr
36984ad6884SPeter Tyser	.endm
37084ad6884SPeter Tyser
37184ad6884SPeter Tyser	.macro get_bad_stack
37220f7b1b7SMarek Vasut	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack (enter in banked mode)
37384ad6884SPeter Tyser
37420f7b1b7SMarek Vasut	str	lr, [r13]			@ save caller lr in position 0 of saved stack
37520f7b1b7SMarek Vasut	mrs	lr, spsr			@ get the spsr
37620f7b1b7SMarek Vasut	str	lr, [r13, #4]			@ save spsr in position 1 of saved stack
37784ad6884SPeter Tyser
37884ad6884SPeter Tyser	mov	r13, #MODE_SVC			@ prepare SVC-Mode
37920f7b1b7SMarek Vasut	@ msr	spsr_c, r13
38020f7b1b7SMarek Vasut	msr	spsr, r13			@ switch modes, make sure moves will execute
38120f7b1b7SMarek Vasut	mov	lr, pc				@ capture return pc
38220f7b1b7SMarek Vasut	movs	pc, lr				@ jump to next instruction & switch modes.
38320f7b1b7SMarek Vasut	.endm
38420f7b1b7SMarek Vasut
38520f7b1b7SMarek Vasut	.macro get_bad_stack_swi
38620f7b1b7SMarek Vasut	sub	r13, r13, #4			@ space on current stack for scratch reg.
38720f7b1b7SMarek Vasut	str	r0, [r13]			@ save R0's value.
38820f7b1b7SMarek Vasut	ldr	r0, IRQ_STACK_START_IN		@ get data regions start
38920f7b1b7SMarek Vasut	str	lr, [r0]			@ save caller lr in position 0 of saved stack
39020f7b1b7SMarek Vasut	mrs	r0, spsr			@ get the spsr
39120f7b1b7SMarek Vasut	str	lr, [r0, #4]			@ save spsr in position 1 of saved stack
39220f7b1b7SMarek Vasut	ldr	r0, [r13]			@ restore r0
39320f7b1b7SMarek Vasut	add	r13, r13, #4			@ pop stack entry
39484ad6884SPeter Tyser	.endm
39584ad6884SPeter Tyser
39684ad6884SPeter Tyser	.macro get_irq_stack			@ setup IRQ stack
39784ad6884SPeter Tyser	ldr	sp, IRQ_STACK_START
39884ad6884SPeter Tyser	.endm
39984ad6884SPeter Tyser
40084ad6884SPeter Tyser	.macro get_fiq_stack			@ setup FIQ stack
40184ad6884SPeter Tyser	ldr	sp, FIQ_STACK_START
40284ad6884SPeter Tyser	.endm
40320f7b1b7SMarek Vasut#endif	/* CONFIG_SPL_BUILD */
40484ad6884SPeter Tyser
40520f7b1b7SMarek Vasut/*
40620f7b1b7SMarek Vasut * exception handlers
40720f7b1b7SMarek Vasut */
408401bb30bSAneesh V#ifdef CONFIG_SPL_BUILD
4095ab877b6SMarek Vasut	.align	5
4105ab877b6SMarek Vasutdo_hang:
41120f7b1b7SMarek Vasut	ldr	sp, _TEXT_BASE			/* use 32 words about stack */
4125ab877b6SMarek Vasut	bl	hang				/* hang and never return */
41320f7b1b7SMarek Vasut#else	/* !CONFIG_SPL_BUILD */
41484ad6884SPeter Tyser	.align	5
41584ad6884SPeter Tyserundefined_instruction:
41684ad6884SPeter Tyser	get_bad_stack
41784ad6884SPeter Tyser	bad_save_user_regs
41884ad6884SPeter Tyser	bl	do_undefined_instruction
41984ad6884SPeter Tyser
42084ad6884SPeter Tyser	.align	5
42184ad6884SPeter Tysersoftware_interrupt:
42220f7b1b7SMarek Vasut	get_bad_stack_swi
42384ad6884SPeter Tyser	bad_save_user_regs
42484ad6884SPeter Tyser	bl	do_software_interrupt
42584ad6884SPeter Tyser
42684ad6884SPeter Tyser	.align	5
42784ad6884SPeter Tyserprefetch_abort:
42884ad6884SPeter Tyser	get_bad_stack
42984ad6884SPeter Tyser	bad_save_user_regs
43084ad6884SPeter Tyser	bl	do_prefetch_abort
43184ad6884SPeter Tyser
43284ad6884SPeter Tyser	.align	5
43384ad6884SPeter Tyserdata_abort:
43484ad6884SPeter Tyser	get_bad_stack
43584ad6884SPeter Tyser	bad_save_user_regs
43684ad6884SPeter Tyser	bl	do_data_abort
43784ad6884SPeter Tyser
43884ad6884SPeter Tyser	.align	5
43984ad6884SPeter Tysernot_used:
44084ad6884SPeter Tyser	get_bad_stack
44184ad6884SPeter Tyser	bad_save_user_regs
44284ad6884SPeter Tyser	bl	do_not_used
44384ad6884SPeter Tyser
44484ad6884SPeter Tyser#ifdef CONFIG_USE_IRQ
44584ad6884SPeter Tyser
44684ad6884SPeter Tyser	.align	5
44784ad6884SPeter Tyserirq:
44884ad6884SPeter Tyser	get_irq_stack
44984ad6884SPeter Tyser	irq_save_user_regs
45084ad6884SPeter Tyser	bl	do_irq
45184ad6884SPeter Tyser	irq_restore_user_regs
45284ad6884SPeter Tyser
45384ad6884SPeter Tyser	.align	5
45484ad6884SPeter Tyserfiq:
45584ad6884SPeter Tyser	get_fiq_stack
45620f7b1b7SMarek Vasut	/* someone ought to write a more effiction fiq_save_user_regs */
45720f7b1b7SMarek Vasut	irq_save_user_regs
45820f7b1b7SMarek Vasut	bl	do_fiq
45984ad6884SPeter Tyser	irq_restore_user_regs
46084ad6884SPeter Tyser
46120f7b1b7SMarek Vasut#else
46284ad6884SPeter Tyser
46384ad6884SPeter Tyser	.align	5
46484ad6884SPeter Tyserirq:
46584ad6884SPeter Tyser	get_bad_stack
46684ad6884SPeter Tyser	bad_save_user_regs
46784ad6884SPeter Tyser	bl	do_irq
46884ad6884SPeter Tyser
46984ad6884SPeter Tyser	.align	5
47084ad6884SPeter Tyserfiq:
47184ad6884SPeter Tyser	get_bad_stack
47284ad6884SPeter Tyser	bad_save_user_regs
47384ad6884SPeter Tyser	bl	do_fiq
47484ad6884SPeter Tyser
47520f7b1b7SMarek Vasut#endif
47684ad6884SPeter Tyser	.align 5
477401bb30bSAneesh V#endif	/* CONFIG_SPL_BUILD */
4787f4cfcf4SMarek Vasut
4797f4cfcf4SMarek Vasut
4807f4cfcf4SMarek Vasut/*
4817f4cfcf4SMarek Vasut * Enable MMU to use DCache as DRAM.
4827f4cfcf4SMarek Vasut *
4837f4cfcf4SMarek Vasut * This is useful on PXA25x and PXA26x in early bootstages, where there is no
4847f4cfcf4SMarek Vasut * other possible memory available to hold stack.
4857f4cfcf4SMarek Vasut */
486abc20abaSMarek Vasut#ifdef CONFIG_CPU_PXA25X
4877f4cfcf4SMarek Vasut.macro CPWAIT reg
4887f4cfcf4SMarek Vasut	mrc	p15, 0, \reg, c2, c0, 0
4897f4cfcf4SMarek Vasut	mov	\reg, \reg
4907f4cfcf4SMarek Vasut	sub	pc, pc, #4
4917f4cfcf4SMarek Vasut.endm
4927f4cfcf4SMarek Vasutlock_cache_for_stack:
4937f4cfcf4SMarek Vasut	/* Domain access -- enable for all CPs */
4947f4cfcf4SMarek Vasut	ldr	r0, =0x0000ffff
4957f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c3, c0, 0
4967f4cfcf4SMarek Vasut
4977f4cfcf4SMarek Vasut	/* Point TTBR to MMU table */
4987f4cfcf4SMarek Vasut	ldr	r0, =mmutable
4997f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c2, c0, 0
5007f4cfcf4SMarek Vasut
5017f4cfcf4SMarek Vasut	/* Kick in MMU, ICache, DCache, BTB */
5027f4cfcf4SMarek Vasut	mrc	p15, 0, r0, c1, c0, 0
5037f4cfcf4SMarek Vasut	bic	r0, #0x1b00
5047f4cfcf4SMarek Vasut	bic	r0, #0x0087
5057f4cfcf4SMarek Vasut	orr	r0, #0x1800
5067f4cfcf4SMarek Vasut	orr	r0, #0x0005
5077f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c1, c0, 0
5087f4cfcf4SMarek Vasut	CPWAIT	r0
5097f4cfcf4SMarek Vasut
5107f4cfcf4SMarek Vasut	/* Unlock Icache, Dcache */
5117f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c9, c1, 1
5127f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c9, c2, 1
5137f4cfcf4SMarek Vasut
5147f4cfcf4SMarek Vasut	/* Flush Icache, Dcache, BTB */
5157f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c7, c7, 0
5167f4cfcf4SMarek Vasut
5177f4cfcf4SMarek Vasut	/* Unlock I-TLB, D-TLB */
5187f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c10, c4, 1
5197f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c10, c8, 1
5207f4cfcf4SMarek Vasut
5217f4cfcf4SMarek Vasut	/* Flush TLB */
5227f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c8, c7, 0
5237f4cfcf4SMarek Vasut
5247f4cfcf4SMarek Vasut	/* Allocate 4096 bytes of Dcache as RAM */
5257f4cfcf4SMarek Vasut
5267f4cfcf4SMarek Vasut	/* Drain pending loads and stores */
5277f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c7, c10, 4
5287f4cfcf4SMarek Vasut
5297f4cfcf4SMarek Vasut	mov	r4, #0x00
5307f4cfcf4SMarek Vasut	mov	r5, #0x00
5317f4cfcf4SMarek Vasut	mov	r2, #0x01
5327f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c9, c2, 0
5337f4cfcf4SMarek Vasut	CPWAIT	r0
5347f4cfcf4SMarek Vasut
5357f4cfcf4SMarek Vasut	/* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
5367f4cfcf4SMarek Vasut	mov	r0, #128
5377f4cfcf4SMarek Vasut	ldr	r1, =0xfffff000
5387f4cfcf4SMarek Vasut
5397f4cfcf4SMarek Vasutalloc:
5407f4cfcf4SMarek Vasut	mcr	p15, 0, r1, c7, c2, 5
5417f4cfcf4SMarek Vasut	/* Drain pending loads and stores */
5427f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c7, c10, 4
5437f4cfcf4SMarek Vasut	strd	r4, [r1], #8
5447f4cfcf4SMarek Vasut	strd	r4, [r1], #8
5457f4cfcf4SMarek Vasut	strd	r4, [r1], #8
5467f4cfcf4SMarek Vasut	strd	r4, [r1], #8
5477f4cfcf4SMarek Vasut	subs	r0, #0x01
5487f4cfcf4SMarek Vasut	bne	alloc
5497f4cfcf4SMarek Vasut	/* Drain pending loads and stores */
5507f4cfcf4SMarek Vasut	mcr	p15, 0, r0, c7, c10, 4
5517f4cfcf4SMarek Vasut	mov	r2, #0x00
5527f4cfcf4SMarek Vasut	mcr	p15, 0, r2, c9, c2, 0
5537f4cfcf4SMarek Vasut	CPWAIT	r0
5547f4cfcf4SMarek Vasut
5557f4cfcf4SMarek Vasut	mov	pc, lr
5567f4cfcf4SMarek Vasut
5577f4cfcf4SMarek Vasut.section .mmutable, "a"
5587f4cfcf4SMarek Vasutmmutable:
5597f4cfcf4SMarek Vasut	.align	14
5607f4cfcf4SMarek Vasut	/* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
5617f4cfcf4SMarek Vasut	.set	__base, 0
5627f4cfcf4SMarek Vasut	.rept	0xfff
5637f4cfcf4SMarek Vasut	.word	(__base << 20) | 0xc12
5647f4cfcf4SMarek Vasut	.set	__base, __base + 1
5657f4cfcf4SMarek Vasut	.endr
5667f4cfcf4SMarek Vasut
5677f4cfcf4SMarek Vasut	/* 0xfff00000 : 1:1, cached mapping */
5687f4cfcf4SMarek Vasut	.word	(0xfff << 20) | 0x1c1e
569abc20abaSMarek Vasut#endif	/* CONFIG_CPU_PXA25X */
570