123b5877cSLinus Walleijif ARM64 223b5877cSLinus Walleij 323b5877cSLinus Walleijconfig ARMV8_MULTIENTRY 4ab65006bSMasahiro Yamada bool "Enable multiple CPUs to enter into U-Boot" 523b5877cSLinus Walleij 63aec452eSMingkai Huconfig ARMV8_SET_SMPEN 73aec452eSMingkai Hu bool "Enable data coherency with other cores in cluster" 83aec452eSMingkai Hu help 93aec452eSMingkai Hu Say Y here if there is not any trust firmware to set 103aec452eSMingkai Hu CPUECTLR_EL1.SMPEN bit before U-Boot. 113aec452eSMingkai Hu 123aec452eSMingkai Hu For A53, it enables data coherency with other cores in the 133aec452eSMingkai Hu cluster, and for A57/A72, it enables receiving of instruction 143aec452eSMingkai Hu cache and TLB maintenance operations. 153aec452eSMingkai Hu Cortex A53/57/72 cores require CPUECTLR_EL1.SMPEN set even 163aec452eSMingkai Hu for single core systems. Unfortunately write access to this 173aec452eSMingkai Hu register may be controlled by EL3/EL2 firmware. To be more 183aec452eSMingkai Hu precise, by default (if there is EL2/EL3 firmware running) 193aec452eSMingkai Hu this register is RO for NS EL1. 203aec452eSMingkai Hu This switch can be used to avoid writing to CPUECTLR_EL1, 213aec452eSMingkai Hu it can be safely enabled when EL2/EL3 initialized SMPEN bit 223aec452eSMingkai Hu or when CPU implementation doesn't include that register. 233aec452eSMingkai Hu 246b6024eaSMasahiro Yamadaconfig ARMV8_SPIN_TABLE 256b6024eaSMasahiro Yamada bool "Support spin-table enable method" 266b6024eaSMasahiro Yamada depends on ARMV8_MULTIENTRY && OF_LIBFDT 276b6024eaSMasahiro Yamada help 286b6024eaSMasahiro Yamada Say Y here to support "spin-table" enable method for booting Linux. 296b6024eaSMasahiro Yamada 306b6024eaSMasahiro Yamada To use this feature, you must do: 316b6024eaSMasahiro Yamada - Specify enable-method = "spin-table" in each CPU node in the 326b6024eaSMasahiro Yamada Device Tree you are using to boot the kernel 336b6024eaSMasahiro Yamada - Let secondary CPUs in U-Boot (in a board specific manner) 346b6024eaSMasahiro Yamada before the master CPU jumps to the kernel 356b6024eaSMasahiro Yamada 366b6024eaSMasahiro Yamada U-Boot automatically does: 376b6024eaSMasahiro Yamada - Set "cpu-release-addr" property of each CPU node 386b6024eaSMasahiro Yamada (overwrites it if already exists). 396b6024eaSMasahiro Yamada - Reserve the code for the spin-table and the release address 406b6024eaSMasahiro Yamada via a /memreserve/ region in the Device Tree. 416b6024eaSMasahiro Yamada 42*0897eb2cSHou Zhiqiangmenu "ARMv8 secure monitor firmware" 43*0897eb2cSHou Zhiqiangconfig ARMV8_SEC_FIRMWARE_SUPPORT 44*0897eb2cSHou Zhiqiang bool "Enable ARMv8 secure monitor firmware framework support" 45*0897eb2cSHou Zhiqiang select OF_LIBFDT 46*0897eb2cSHou Zhiqiang select FIT 47*0897eb2cSHou Zhiqiang help 48*0897eb2cSHou Zhiqiang This framework is aimed at making secure monitor firmware load 49*0897eb2cSHou Zhiqiang process brief. 50*0897eb2cSHou Zhiqiang Note: Only FIT format image is supported. 51*0897eb2cSHou Zhiqiang You should prepare and provide the below information: 52*0897eb2cSHou Zhiqiang - Address of secure firmware. 53*0897eb2cSHou Zhiqiang - Address to hold the return address from secure firmware. 54*0897eb2cSHou Zhiqiang - Secure firmware FIT image related information. 55*0897eb2cSHou Zhiqiang Such as: SEC_FIRMWARE_FIT_IMAGE and SEC_FIRMEWARE_FIT_CNF_NAME 56*0897eb2cSHou Zhiqiang - The target exception level that secure monitor firmware will 57*0897eb2cSHou Zhiqiang return to. 58*0897eb2cSHou Zhiqiang 59*0897eb2cSHou Zhiqiangconfig SPL_ARMV8_SEC_FIRMWARE_SUPPORT 60*0897eb2cSHou Zhiqiang bool "Enable ARMv8 secure monitor firmware framework support for SPL" 61*0897eb2cSHou Zhiqiang select SPL_OF_LIBFDT 62*0897eb2cSHou Zhiqiang select SPL_FIT 63*0897eb2cSHou Zhiqiang help 64*0897eb2cSHou Zhiqiang Say Y here to support this framework in SPL phase. 65*0897eb2cSHou Zhiqiang 66*0897eb2cSHou Zhiqiangconfig ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT 67*0897eb2cSHou Zhiqiang bool "ARMv8 secure monitor firmware ERET address byteorder swap" 68*0897eb2cSHou Zhiqiang depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT 69*0897eb2cSHou Zhiqiang help 70*0897eb2cSHou Zhiqiang Say Y here when the endianness of the register or memory holding the 71*0897eb2cSHou Zhiqiang Secure firmware exception return address is different with core's. 72*0897eb2cSHou Zhiqiang 73*0897eb2cSHou Zhiqiangendmenu 74*0897eb2cSHou Zhiqiang 758069821fSAlexander Grafconfig PSCI_RESET 768069821fSAlexander Graf bool "Use PSCI for reset and shutdown" 778069821fSAlexander Graf default y 788069821fSAlexander Graf depends on !ARCH_EXYNOS7 && !ARCH_BCM283X && !TARGET_LS2080A_EMU && \ 798069821fSAlexander Graf !TARGET_LS2080A_SIMU && !TARGET_LS2080AQDS && \ 808069821fSAlexander Graf !TARGET_LS2080ARDB && !TARGET_LS1012AQDS && \ 818069821fSAlexander Graf !TARGET_LS1012ARDB && !TARGET_LS1012AFRDM && \ 82441a2306SAlexander Graf !TARGET_LS1043ARDB && !TARGET_LS1043AQDS && \ 83441a2306SAlexander Graf !TARGET_LS1046ARDB && !TARGET_LS1046AQDS && \ 84441a2306SAlexander Graf !ARCH_UNIPHIER && !ARCH_SNAPDRAGON && !TARGET_S32V234EVB 858069821fSAlexander Graf help 868069821fSAlexander Graf Most armv8 systems have PSCI support enabled in EL3, either through 878069821fSAlexander Graf ARM Trusted Firmware or other firmware. 888069821fSAlexander Graf 898069821fSAlexander Graf On these systems, we do not need to implement system reset manually, 908069821fSAlexander Graf but can instead rely on higher level firmware to deal with it. 918069821fSAlexander Graf 928069821fSAlexander Graf Select Y here to make use of PSCI calls for system reset 938069821fSAlexander Graf 94df88cb3bSmacro.wave.z@gmail.comconfig ARMV8_PSCI 95df88cb3bSmacro.wave.z@gmail.com bool "Enable PSCI support" if EXPERT 96df88cb3bSmacro.wave.z@gmail.com default n 97df88cb3bSmacro.wave.z@gmail.com help 98df88cb3bSmacro.wave.z@gmail.com PSCI is Power State Coordination Interface defined by ARM. 99df88cb3bSmacro.wave.z@gmail.com The PSCI in U-boot provides a general framework and each platform 100df88cb3bSmacro.wave.z@gmail.com can implement their own specific PSCI functions. 101df88cb3bSmacro.wave.z@gmail.com Say Y here to enable PSCI support on ARMv8 platform. 102df88cb3bSmacro.wave.z@gmail.com 103df88cb3bSmacro.wave.z@gmail.comconfig ARMV8_PSCI_NR_CPUS 104df88cb3bSmacro.wave.z@gmail.com int "Maximum supported CPUs for PSCI" 105df88cb3bSmacro.wave.z@gmail.com depends on ARMV8_PSCI 106df88cb3bSmacro.wave.z@gmail.com default 4 107df88cb3bSmacro.wave.z@gmail.com help 108df88cb3bSmacro.wave.z@gmail.com The maximum number of CPUs supported in the PSCI firmware. 109df88cb3bSmacro.wave.z@gmail.com It is no problem to set a larger value than the number of CPUs in 110df88cb3bSmacro.wave.z@gmail.com the actual hardware implementation. 111df88cb3bSmacro.wave.z@gmail.com 11214bf25d5Smacro.wave.z@gmail.comconfig ARMV8_PSCI_CPUS_PER_CLUSTER 11314bf25d5Smacro.wave.z@gmail.com int "Number of CPUs per cluster" 11414bf25d5Smacro.wave.z@gmail.com depends on ARMV8_PSCI 11514bf25d5Smacro.wave.z@gmail.com default 0 11614bf25d5Smacro.wave.z@gmail.com help 11714bf25d5Smacro.wave.z@gmail.com The number of CPUs per cluster, suppose each cluster has same number 11814bf25d5Smacro.wave.z@gmail.com of CPU cores, platforms with asymmetric clusters don't apply here. 11914bf25d5Smacro.wave.z@gmail.com A value 0 or no definition of it works for single cluster system. 12014bf25d5Smacro.wave.z@gmail.com System with multi-cluster should difine their own exact value. 12114bf25d5Smacro.wave.z@gmail.com 122df88cb3bSmacro.wave.z@gmail.comif SYS_HAS_ARMV8_SECURE_BASE 123df88cb3bSmacro.wave.z@gmail.com 124df88cb3bSmacro.wave.z@gmail.comconfig ARMV8_SECURE_BASE 125df88cb3bSmacro.wave.z@gmail.com hex "Secure address for PSCI image" 126df88cb3bSmacro.wave.z@gmail.com depends on ARMV8_PSCI 127df88cb3bSmacro.wave.z@gmail.com help 128df88cb3bSmacro.wave.z@gmail.com Address for placing the PSCI text, data and stack sections. 129df88cb3bSmacro.wave.z@gmail.com If not defined, the PSCI sections are placed together with the u-boot 130df88cb3bSmacro.wave.z@gmail.com but platform can choose to place PSCI code image separately in other 131df88cb3bSmacro.wave.z@gmail.com places such as some secure RAM built-in SOC etc. 132df88cb3bSmacro.wave.z@gmail.com 133df88cb3bSmacro.wave.z@gmail.comendif 134df88cb3bSmacro.wave.z@gmail.com 13523b5877cSLinus Walleijendif 136