xref: /openbmc/u-boot/arch/arm/cpu/armv7/ls102xa/fsl_epu.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2306fa012Schenhui zhao /*
3306fa012Schenhui zhao  * Copyright 2014 Freescale Semiconductor, Inc.
4306fa012Schenhui zhao  */
5306fa012Schenhui zhao 
6306fa012Schenhui zhao #include <common.h>
7306fa012Schenhui zhao #include <asm/io.h>
8306fa012Schenhui zhao 
9306fa012Schenhui zhao #include "fsl_epu.h"
10306fa012Schenhui zhao 
11d7b00639SHongbo Zhang struct fsm_reg_vals epu_default_val[] = {
12d7b00639SHongbo Zhang 	/* EPGCR (Event Processor Global Control Register) */
13d7b00639SHongbo Zhang 	{EPGCR, 0},
14d7b00639SHongbo Zhang 	/* EPECR (Event Processor Event Control Registers) */
15d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 0, 0},
16d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 1, 0},
17d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 2, 0xF0004004},
18d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 3, 0x80000084},
19d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 4, 0x20000084},
20d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 5, 0x08000004},
21d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 6, 0x80000084},
22d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 7, 0x80000084},
23d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 8, 0x60000084},
24d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 9, 0x08000084},
25d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 10, 0x42000084},
26d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 11, 0x90000084},
27d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 12, 0x80000084},
28d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 13, 0x08000084},
29d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 14, 0x02000084},
30d7b00639SHongbo Zhang 	{EPECR0 + EPECR_STRIDE * 15, 0x00000004},
31d7b00639SHongbo Zhang 	/*
32d7b00639SHongbo Zhang 	 * EPEVTCR (Event Processor EVT Pin Control Registers)
33d7b00639SHongbo Zhang 	 * SCU8 triger EVT2, and SCU11 triger EVT9
34d7b00639SHongbo Zhang 	 */
35d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 0, 0},
36d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 1, 0},
37d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 2, 0x80000001},
38d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 3, 0},
39d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 4, 0},
40d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 5, 0},
41d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 6, 0},
42d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 7, 0},
43d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 8, 0},
44d7b00639SHongbo Zhang 	{EPEVTCR0 + EPEVTCR_STRIDE * 9, 0xB0000001},
45d7b00639SHongbo Zhang 	/* EPCMPR (Event Processor Counter Compare Registers) */
46d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 0, 0},
47d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 1, 0},
48d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 2, 0x000000FF},
49d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 3, 0},
50d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 4, 0x000000FF},
51d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 5, 0x00000020},
52d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 6, 0},
53d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 7, 0},
54d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 8, 0x000000FF},
55d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 9, 0x000000FF},
56d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 10, 0x000000FF},
57d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 11, 0x000000FF},
58d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 12, 0x000000FF},
59d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 13, 0},
60d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 14, 0x000000FF},
61d7b00639SHongbo Zhang 	{EPCMPR0 + EPCMPR_STRIDE * 15, 0x000000FF},
62d7b00639SHongbo Zhang 	/* EPCCR (Event Processor Counter Control Registers) */
63d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 0, 0},
64d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 1, 0},
65d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 2, 0x92840000},
66d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 3, 0},
67d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 4, 0x92840000},
68d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 5, 0x92840000},
69d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 6, 0},
70d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 7, 0},
71d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 8, 0x92840000},
72d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 9, 0x92840000},
73d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 10, 0x92840000},
74d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 11, 0x92840000},
75d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 12, 0x92840000},
76d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 13, 0},
77d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 14, 0x92840000},
78d7b00639SHongbo Zhang 	{EPCCR0 + EPCCR_STRIDE * 15, 0x92840000},
79d7b00639SHongbo Zhang 	/* EPSMCR (Event Processor SCU Mux Control Registers) */
80d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 0, 0},
81d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 1, 0},
82d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 2, 0x6C700000},
83d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 3, 0x2F000000},
84d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 4, 0x002F0000},
85d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 5, 0x00002E00},
86d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 6, 0x7C000000},
87d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 7, 0x30000000},
88d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 8, 0x64300000},
89d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 9, 0x00003000},
90d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 10, 0x65000030},
91d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 11, 0x31740000},
92d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 12, 0x7F000000},
93d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 13, 0x00003100},
94d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 14, 0x00000031},
95d7b00639SHongbo Zhang 	{EPSMCR0 + EPSMCR_STRIDE * 15, 0x76000000},
96d7b00639SHongbo Zhang 	/* EPACR (Event Processor Action Control Registers) */
97d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 0, 0},
98d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 1, 0},
99d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 2, 0},
100d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 3, 0x00000080},
101d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 4, 0},
102d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 5, 0x00000040},
103d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 6, 0},
104d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 7, 0},
105d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 8, 0},
106d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 9, 0x0000001C},
107d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 10, 0x00000020},
108d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 11, 0},
109d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 12, 0x00000003},
110d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 13, 0x06000000},
111d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 14, 0x04000000},
112d7b00639SHongbo Zhang 	{EPACR0 + EPACR_STRIDE * 15, 0x02000000},
113d7b00639SHongbo Zhang 	/* EPIMCR (Event Processor Input Mux Control Registers) */
114d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 0, 0},
115d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 1, 0},
116d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 2, 0},
117d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 3, 0},
118d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 4, 0x44000000},
119d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 5, 0x40000000},
120d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 6, 0},
121d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 7, 0},
122d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 8, 0},
123d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 9, 0},
124d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 10, 0},
125d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 11, 0},
126d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 12, 0x44000000},
127d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 13, 0},
128d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 14, 0},
129d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 15, 0},
130d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 16, 0x6A000000},
131d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 17, 0},
132d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 18, 0},
133d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 19, 0},
134d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 20, 0x48000000},
135d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 21, 0},
136d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 22, 0x6C000000},
137d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 23, 0},
138d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 24, 0},
139d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 25, 0},
140d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 26, 0},
141d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 27, 0},
142d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 28, 0x76000000},
143d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 29, 0},
144d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 30, 0},
145d7b00639SHongbo Zhang 	{EPIMCR0 + EPIMCR_STRIDE * 31, 0x76000000},
146d7b00639SHongbo Zhang 	/* EPXTRIGCR (Event Processor Crosstrigger Control Register) */
147d7b00639SHongbo Zhang 	{EPXTRIGCR, 0x0000FFDF},
148d7b00639SHongbo Zhang 	/* end */
149d7b00639SHongbo Zhang 	{FSM_END_FLAG, 0},
150d7b00639SHongbo Zhang };
151d7b00639SHongbo Zhang 
152d7b00639SHongbo Zhang /**
153d7b00639SHongbo Zhang  * fsl_epu_setup - Setup EPU registers to default values
154d7b00639SHongbo Zhang  */
fsl_epu_setup(void * epu_base)155d7b00639SHongbo Zhang void fsl_epu_setup(void *epu_base)
156d7b00639SHongbo Zhang {
157d7b00639SHongbo Zhang 	struct fsm_reg_vals *data = epu_default_val;
158d7b00639SHongbo Zhang 
159d7b00639SHongbo Zhang 	if (!epu_base || !data)
160d7b00639SHongbo Zhang 		return;
161d7b00639SHongbo Zhang 
162d7b00639SHongbo Zhang 	while (data->offset != FSM_END_FLAG) {
163d7b00639SHongbo Zhang 		out_be32(epu_base + data->offset, data->value);
164d7b00639SHongbo Zhang 		data++;
165d7b00639SHongbo Zhang 	}
166d7b00639SHongbo Zhang }
167d7b00639SHongbo Zhang 
168306fa012Schenhui zhao /**
169306fa012Schenhui zhao  * fsl_epu_clean - Clear EPU registers
170306fa012Schenhui zhao  */
fsl_epu_clean(void * epu_base)171306fa012Schenhui zhao void fsl_epu_clean(void *epu_base)
172306fa012Schenhui zhao {
173306fa012Schenhui zhao 	u32 offset;
174306fa012Schenhui zhao 
175306fa012Schenhui zhao 	/* follow the exact sequence to clear the registers */
176306fa012Schenhui zhao 	/* Clear EPACRn */
177306fa012Schenhui zhao 	for (offset = EPACR0; offset <= EPACR15; offset += EPACR_STRIDE)
178306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
179306fa012Schenhui zhao 
180306fa012Schenhui zhao 	/* Clear EPEVTCRn */
181306fa012Schenhui zhao 	for (offset = EPEVTCR0; offset <= EPEVTCR9; offset += EPEVTCR_STRIDE)
182306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
183306fa012Schenhui zhao 
184306fa012Schenhui zhao 	/* Clear EPGCR */
185306fa012Schenhui zhao 	out_be32(epu_base + EPGCR, 0);
186306fa012Schenhui zhao 
187306fa012Schenhui zhao 	/* Clear EPSMCRn */
188306fa012Schenhui zhao 	for (offset = EPSMCR0; offset <= EPSMCR15; offset += EPSMCR_STRIDE)
189306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
190306fa012Schenhui zhao 
191306fa012Schenhui zhao 	/* Clear EPCCRn */
192306fa012Schenhui zhao 	for (offset = EPCCR0; offset <= EPCCR31; offset += EPCCR_STRIDE)
193306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
194306fa012Schenhui zhao 
195306fa012Schenhui zhao 	/* Clear EPCMPRn */
196306fa012Schenhui zhao 	for (offset = EPCMPR0; offset <= EPCMPR31; offset += EPCMPR_STRIDE)
197306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
198306fa012Schenhui zhao 
199306fa012Schenhui zhao 	/* Clear EPCTRn */
200306fa012Schenhui zhao 	for (offset = EPCTR0; offset <= EPCTR31; offset += EPCTR_STRIDE)
201306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
202306fa012Schenhui zhao 
203306fa012Schenhui zhao 	/* Clear EPIMCRn */
204306fa012Schenhui zhao 	for (offset = EPIMCR0; offset <= EPIMCR31; offset += EPIMCR_STRIDE)
205306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
206306fa012Schenhui zhao 
207306fa012Schenhui zhao 	/* Clear EPXTRIGCRn */
208306fa012Schenhui zhao 	out_be32(epu_base + EPXTRIGCR, 0);
209306fa012Schenhui zhao 
210306fa012Schenhui zhao 	/* Clear EPECRn */
211306fa012Schenhui zhao 	for (offset = EPECR0; offset <= EPECR15; offset += EPECR_STRIDE)
212306fa012Schenhui zhao 		out_be32(epu_base + offset, 0);
213306fa012Schenhui zhao }
214