xref: /openbmc/u-boot/arch/arm/cpu/arm946es/start.S (revision 8a00061e)
1/*
2 *  armboot - Startup Code for ARM926EJS CPU-core
3 *
4 *  Copyright (c) 2003  Texas Instruments
5 *
6 *  ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
7 *
8 *  Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
9 *  Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
10 *  Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
11 *  Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
12 *  Copyright (c) 2003	Kshitij <kshitij@ti.com>
13 *  Copyright (c) 2010	Albert Aribaud <albert.u.boot@aribaud.net>
14 *
15 * See file CREDITS for list of people who contributed to this
16 * project.
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License as
20 * published by the Free Software Foundation; either version 2 of
21 * the License, or (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * MA 02111-1307 USA
32 */
33
34#include <asm-offsets.h>
35#include <config.h>
36#include <version.h>
37
38/*
39 *************************************************************************
40 *
41 * Jump vector table as in table 3.1 in [1]
42 *
43 *************************************************************************
44 */
45
46
47.globl _start
48_start:
49	b	reset
50	ldr	pc, _undefined_instruction
51	ldr	pc, _software_interrupt
52	ldr	pc, _prefetch_abort
53	ldr	pc, _data_abort
54	ldr	pc, _not_used
55	ldr	pc, _irq
56	ldr	pc, _fiq
57
58_undefined_instruction:
59	.word undefined_instruction
60_software_interrupt:
61	.word software_interrupt
62_prefetch_abort:
63	.word prefetch_abort
64_data_abort:
65	.word data_abort
66_not_used:
67	.word not_used
68_irq:
69	.word irq
70_fiq:
71	.word fiq
72
73	.balignl 16,0xdeadbeef
74
75_vectors_end:
76
77/*
78 *************************************************************************
79 *
80 * Startup Code (reset vector)
81 *
82 * do important init only if we don't start from memory!
83 * setup Memory and board specific bits prior to relocation.
84 * relocate armboot to ram
85 * setup stack
86 *
87 *************************************************************************
88 */
89
90.globl _TEXT_BASE
91_TEXT_BASE:
92#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
93	.word	CONFIG_SPL_TEXT_BASE
94#else
95	.word	CONFIG_SYS_TEXT_BASE
96#endif
97
98/*
99 * These are defined in the board-specific linker script.
100 * Subtracting _start from them lets the linker put their
101 * relative position in the executable instead of leaving
102 * them null.
103 */
104.globl _bss_start_ofs
105_bss_start_ofs:
106	.word __bss_start - _start
107
108.globl _image_copy_end_ofs
109_image_copy_end_ofs:
110	.word __image_copy_end - _start
111
112.globl _bss_end_ofs
113_bss_end_ofs:
114	.word __bss_end - _start
115
116.globl _end_ofs
117_end_ofs:
118	.word _end - _start
119
120#ifdef CONFIG_USE_IRQ
121/* IRQ stack memory (calculated at run-time) */
122.globl IRQ_STACK_START
123IRQ_STACK_START:
124	.word	0x0badc0de
125
126/* IRQ stack memory (calculated at run-time) */
127.globl FIQ_STACK_START
128FIQ_STACK_START:
129	.word 0x0badc0de
130#endif
131
132/* IRQ stack memory (calculated at run-time) + 8 bytes */
133.globl IRQ_STACK_START_IN
134IRQ_STACK_START_IN:
135	.word	0x0badc0de
136
137/*
138 * the actual reset code
139 */
140
141reset:
142	/*
143	 * set the cpu to SVC32 mode
144	 */
145	mrs	r0,cpsr
146	bic	r0,r0,#0x1f
147	orr	r0,r0,#0xd3
148	msr	cpsr,r0
149
150	/*
151	 * we do sys-critical inits only at reboot,
152	 * not when booting from ram!
153	 */
154#ifndef CONFIG_SKIP_LOWLEVEL_INIT
155	bl	cpu_init_crit
156#endif
157
158	bl	_main
159
160/*------------------------------------------------------------------------------*/
161
162/*
163 * void relocate_code(addr_moni)
164 *
165 * This function relocates the monitor code.
166 */
167	.globl	relocate_code
168relocate_code:
169	mov	r6, r0	/* save addr of destination */
170
171	adr	r0, _start
172	subs	r9, r6, r0		/* r9 <- relocation offset */
173	beq	relocate_done		/* skip relocation */
174	mov	r1, r6			/* r1 <- scratch for copy_loop */
175	ldr	r3, _image_copy_end_ofs
176	add	r2, r0, r3		/* r2 <- source end address	    */
177
178copy_loop:
179	ldmia	r0!, {r10-r11}		/* copy from source address [r0]    */
180	stmia	r1!, {r10-r11}		/* copy to   target address [r1]    */
181	cmp	r0, r2			/* until source end address [r2]    */
182	blo	copy_loop
183
184#ifndef CONFIG_SPL_BUILD
185	/*
186	 * fix .rel.dyn relocations
187	 */
188	ldr	r0, _TEXT_BASE		/* r0 <- Text base */
189	ldr	r10, _dynsym_start_ofs	/* r10 <- sym table ofs */
190	add	r10, r10, r0		/* r10 <- sym table in FLASH */
191	ldr	r2, _rel_dyn_start_ofs	/* r2 <- rel dyn start ofs */
192	add	r2, r2, r0		/* r2 <- rel dyn start in FLASH */
193	ldr	r3, _rel_dyn_end_ofs	/* r3 <- rel dyn end ofs */
194	add	r3, r3, r0		/* r3 <- rel dyn end in FLASH */
195fixloop:
196	ldr	r0, [r2]		/* r0 <- location to fix up, IN FLASH! */
197	add	r0, r0, r9		/* r0 <- location to fix up in RAM */
198	ldr	r1, [r2, #4]
199	and	r7, r1, #0xff
200	cmp	r7, #23			/* relative fixup? */
201	beq	fixrel
202	cmp	r7, #2			/* absolute fixup? */
203	beq	fixabs
204	/* ignore unknown type of fixup */
205	b	fixnext
206fixabs:
207	/* absolute fix: set location to (offset) symbol value */
208	mov	r1, r1, LSR #4		/* r1 <- symbol index in .dynsym */
209	add	r1, r10, r1		/* r1 <- address of symbol in table */
210	ldr	r1, [r1, #4]		/* r1 <- symbol value */
211	add	r1, r1, r9		/* r1 <- relocated sym addr */
212	b	fixnext
213fixrel:
214	/* relative fix: increase location by offset */
215	ldr	r1, [r0]
216	add	r1, r1, r9
217fixnext:
218	str	r1, [r0]
219	add	r2, r2, #8		/* each rel.dyn entry is 8 bytes */
220	cmp	r2, r3
221	blo	fixloop
222#endif
223
224relocate_done:
225
226	mov	pc, lr
227
228_rel_dyn_start_ofs:
229	.word __rel_dyn_start - _start
230_rel_dyn_end_ofs:
231	.word __rel_dyn_end - _start
232_dynsym_start_ofs:
233	.word __dynsym_start - _start
234
235	.globl	c_runtime_cpu_setup
236c_runtime_cpu_setup:
237
238	mov	pc, lr
239
240/*
241 *************************************************************************
242 *
243 * CPU_init_critical registers
244 *
245 * setup important registers
246 * setup memory timing
247 *
248 *************************************************************************
249 */
250
251
252#ifndef CONFIG_SKIP_LOWLEVEL_INIT
253cpu_init_crit:
254	/*
255	 * flush v4 I/D caches
256	 */
257	mov	r0, #0
258	mcr	p15, 0, r0, c7, c5, 0	/* flush v4 I-cache */
259	mcr	p15, 0, r0, c7, c6, 0	/* flush v4 D-cache */
260
261	/*
262	 * disable MMU stuff and caches
263	 */
264	mrc	p15, 0, r0, c1, c0, 0
265	bic	r0, r0, #0x00002300	/* clear bits 13, 9:8 (--V- --RS) */
266	bic	r0, r0, #0x00000087	/* clear bits 7, 2:0 (B--- -CAM) */
267	orr	r0, r0, #0x00000002	/* set bit 2 (A) Align */
268	orr	r0, r0, #0x00001000	/* set bit 12 (I) I-Cache */
269	mcr	p15, 0, r0, c1, c0, 0
270
271	/*
272	 * Go setup Memory and board specific bits prior to relocation.
273	 */
274	mov	ip, lr		/* perserve link reg across call */
275	bl	lowlevel_init	/* go setup memory */
276	mov	lr, ip		/* restore link */
277	mov	pc, lr		/* back to my caller */
278#endif
279/*
280 *************************************************************************
281 *
282 * Interrupt handling
283 *
284 *************************************************************************
285 */
286
287@
288@ IRQ stack frame.
289@
290#define S_FRAME_SIZE	72
291
292#define S_OLD_R0	68
293#define S_PSR		64
294#define S_PC		60
295#define S_LR		56
296#define S_SP		52
297
298#define S_IP		48
299#define S_FP		44
300#define S_R10		40
301#define S_R9		36
302#define S_R8		32
303#define S_R7		28
304#define S_R6		24
305#define S_R5		20
306#define S_R4		16
307#define S_R3		12
308#define S_R2		8
309#define S_R1		4
310#define S_R0		0
311
312#define MODE_SVC 0x13
313#define I_BIT	 0x80
314
315/*
316 * use bad_save_user_regs for abort/prefetch/undef/swi ...
317 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
318 */
319
320	.macro	bad_save_user_regs
321	@ carve out a frame on current user stack
322	sub	sp, sp, #S_FRAME_SIZE
323	stmia	sp, {r0 - r12}	@ Save user registers (now in svc mode) r0-r12
324
325	ldr	r2, IRQ_STACK_START_IN
326	@ get values for "aborted" pc and cpsr (into parm regs)
327	ldmia	r2, {r2 - r3}
328	add	r0, sp, #S_FRAME_SIZE		@ grab pointer to old stack
329	add	r5, sp, #S_SP
330	mov	r1, lr
331	stmia	r5, {r0 - r3}	@ save sp_SVC, lr_SVC, pc, cpsr
332	mov	r0, sp		@ save current stack into r0 (param register)
333	.endm
334
335	.macro	irq_save_user_regs
336	sub	sp, sp, #S_FRAME_SIZE
337	stmia	sp, {r0 - r12}			@ Calling r0-r12
338	@ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
339	add	r8, sp, #S_PC
340	stmdb	r8, {sp, lr}^		@ Calling SP, LR
341	str	lr, [r8, #0]		@ Save calling PC
342	mrs	r6, spsr
343	str	r6, [r8, #4]		@ Save CPSR
344	str	r0, [r8, #8]		@ Save OLD_R0
345	mov	r0, sp
346	.endm
347
348	.macro	irq_restore_user_regs
349	ldmia	sp, {r0 - lr}^			@ Calling r0 - lr
350	mov	r0, r0
351	ldr	lr, [sp, #S_PC]			@ Get PC
352	add	sp, sp, #S_FRAME_SIZE
353	subs	pc, lr, #4		@ return & move spsr_svc into cpsr
354	.endm
355
356	.macro get_bad_stack
357	ldr	r13, IRQ_STACK_START_IN		@ setup our mode stack
358
359	str	lr, [r13]	@ save caller lr in position 0 of saved stack
360	mrs	lr, spsr	@ get the spsr
361	str	lr, [r13, #4]	@ save spsr in position 1 of saved stack
362	mov	r13, #MODE_SVC	@ prepare SVC-Mode
363	@ msr	spsr_c, r13
364	msr	spsr, r13	@ switch modes, make sure moves will execute
365	mov	lr, pc		@ capture return pc
366	movs	pc, lr		@ jump to next instruction & switch modes.
367	.endm
368
369	.macro get_irq_stack			@ setup IRQ stack
370	ldr	sp, IRQ_STACK_START
371	.endm
372
373	.macro get_fiq_stack			@ setup FIQ stack
374	ldr	sp, FIQ_STACK_START
375	.endm
376
377/*
378 * exception handlers
379 */
380	.align  5
381undefined_instruction:
382	get_bad_stack
383	bad_save_user_regs
384	bl	do_undefined_instruction
385
386	.align	5
387software_interrupt:
388	get_bad_stack
389	bad_save_user_regs
390	bl	do_software_interrupt
391
392	.align	5
393prefetch_abort:
394	get_bad_stack
395	bad_save_user_regs
396	bl	do_prefetch_abort
397
398	.align	5
399data_abort:
400	get_bad_stack
401	bad_save_user_regs
402	bl	do_data_abort
403
404	.align	5
405not_used:
406	get_bad_stack
407	bad_save_user_regs
408	bl	do_not_used
409
410#ifdef CONFIG_USE_IRQ
411
412	.align	5
413irq:
414	get_irq_stack
415	irq_save_user_regs
416	bl	do_irq
417	irq_restore_user_regs
418
419	.align	5
420fiq:
421	get_fiq_stack
422	/* someone ought to write a more effiction fiq_save_user_regs */
423	irq_save_user_regs
424	bl	do_fiq
425	irq_restore_user_regs
426
427#else
428
429	.align	5
430irq:
431	get_bad_stack
432	bad_save_user_regs
433	bl	do_irq
434
435	.align	5
436fiq:
437	get_bad_stack
438	bad_save_user_regs
439	bl	do_fiq
440
441#endif
442
443# ifdef CONFIG_INTEGRATOR
444
445	/* Satisfied by general board level routine */
446
447#else
448
449	.align	5
450.globl reset_cpu
451reset_cpu:
452
453	ldr	r1, rstctl1	/* get clkm1 reset ctl */
454	mov	r3, #0x0
455	strh	r3, [r1]	/* clear it */
456	mov	r3, #0x8
457	strh	r3, [r1]	/* force dsp+arm reset */
458_loop_forever:
459	b	_loop_forever
460
461rstctl1:
462	.word	0xfffece10
463
464#endif	/* #ifdef CONFIG_INTEGRATOR */
465