xref: /openbmc/u-boot/arch/arm/cpu/arm926ejs/start.S (revision ae485b54)
1/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 *  armboot - Startup Code for ARM926EJS CPU-core
4 *
5 *  Copyright (c) 2003  Texas Instruments
6 *
7 *  ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
8 *
9 *  Copyright (c) 2001	Marius Gröger <mag@sysgo.de>
10 *  Copyright (c) 2002	Alex Züpke <azu@sysgo.de>
11 *  Copyright (c) 2002	Gary Jennejohn <garyj@denx.de>
12 *  Copyright (c) 2003	Richard Woodruff <r-woodruff2@ti.com>
13 *  Copyright (c) 2003	Kshitij <kshitij@ti.com>
14 *  Copyright (c) 2010	Albert Aribaud <albert.u.boot@aribaud.net>
15 */
16
17#include <asm-offsets.h>
18#include <config.h>
19#include <common.h>
20
21/*
22 *************************************************************************
23 *
24 * Startup Code (reset vector)
25 *
26 * do important init only if we don't start from memory!
27 * setup Memory and board specific bits prior to relocation.
28 * relocate armboot to ram
29 * setup stack
30 *
31 *************************************************************************
32 */
33
34	.globl	reset
35
36reset:
37	/*
38	 * set the cpu to SVC32 mode
39	 */
40	mrs	r0,cpsr
41	bic	r0,r0,#0x1f
42	orr	r0,r0,#0xd3
43	msr	cpsr,r0
44
45	/*
46	 * we do sys-critical inits only at reboot,
47	 * not when booting from ram!
48	 */
49#ifndef CONFIG_SKIP_LOWLEVEL_INIT
50	bl	cpu_init_crit
51#endif
52
53	bl	_main
54
55/*------------------------------------------------------------------------------*/
56
57	.globl	c_runtime_cpu_setup
58c_runtime_cpu_setup:
59
60	bx	lr
61
62/*
63 *************************************************************************
64 *
65 * CPU_init_critical registers
66 *
67 * setup important registers
68 * setup memory timing
69 *
70 *************************************************************************
71 */
72#ifndef CONFIG_SKIP_LOWLEVEL_INIT
73cpu_init_crit:
74	/*
75	 * flush D cache before disabling it
76	 */
77	mov	r0, #0
78flush_dcache:
79	mrc	p15, 0, r15, c7, c10, 3
80	bne	flush_dcache
81
82	mcr	p15, 0, r0, c8, c7, 0	/* invalidate TLB */
83	mcr	p15, 0, r0, c7, c5, 0	/* invalidate I Cache */
84
85	/*
86	 * disable MMU and D cache
87	 * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
88	 */
89	mrc	p15, 0, r0, c1, c0, 0
90	bic	r0, r0, #0x00000300	/* clear bits 9:8 (---- --RS) */
91	bic	r0, r0, #0x00000087	/* clear bits 7, 2:0 (B--- -CAM) */
92#ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
93	orr	r0, r0, #0x00002000	/* set bit 13 (--V- ----) */
94#else
95	bic	r0, r0, #0x00002000	/* clear bit 13 (--V- ----) */
96#endif
97	orr	r0, r0, #0x00000002	/* set bit 1 (A) Align */
98#ifndef CONFIG_SYS_ICACHE_OFF
99	orr	r0, r0, #0x00001000	/* set bit 12 (I) I-Cache */
100#endif
101	mcr	p15, 0, r0, c1, c0, 0
102
103#ifndef CONFIG_SKIP_LOWLEVEL_INIT_ONLY
104	/*
105	 * Go setup Memory and board specific bits prior to relocation.
106	 */
107	mov	r4, lr		/* perserve link reg across call */
108	bl	lowlevel_init	/* go setup pll,mux,memory */
109	mov	lr, r4		/* restore link */
110#endif
111	mov	pc, lr		/* back to my caller */
112#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
113