xref: /openbmc/u-boot/arch/arc/dts/nsim.dts (revision 0c77092e)
1cc8be222SAlexey Brodkin/*
2cc8be222SAlexey Brodkin * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
3cc8be222SAlexey Brodkin *
4cc8be222SAlexey Brodkin * SPDX-License-Identifier:	GPL-2.0+
5cc8be222SAlexey Brodkin */
6cc8be222SAlexey Brodkin/dts-v1/;
7cc8be222SAlexey Brodkin
8cc8be222SAlexey Brodkin#include "skeleton.dtsi"
9cc8be222SAlexey Brodkin
10cc8be222SAlexey Brodkin/ {
11cc8be222SAlexey Brodkin	aliases {
12cc8be222SAlexey Brodkin		console = &arcuart0;
13cc8be222SAlexey Brodkin	};
14cc8be222SAlexey Brodkin
15*0c77092eSVlad Zakharov	cpu_card {
16*0c77092eSVlad Zakharov		core_clk: core_clk {
17*0c77092eSVlad Zakharov			#clock-cells = <0>;
18*0c77092eSVlad Zakharov			compatible = "fixed-clock";
19*0c77092eSVlad Zakharov			clock-frequency = <70000000>;
20*0c77092eSVlad Zakharov			u-boot,dm-pre-reloc;
21*0c77092eSVlad Zakharov		};
22*0c77092eSVlad Zakharov	};
23*0c77092eSVlad Zakharov
24cc8be222SAlexey Brodkin	arcuart0: serial@0xc0fc1000 {
25cc8be222SAlexey Brodkin		compatible = "snps,arc-uart";
26cc8be222SAlexey Brodkin		reg = <0xc0fc1000 0x100>;
27*0c77092eSVlad Zakharov		clock-frequency = <70000000>;
28cc8be222SAlexey Brodkin	};
29cc8be222SAlexey Brodkin
30cc8be222SAlexey Brodkin};
31