xref: /openbmc/qemu/tcg/mips/tcg-target.h (revision dc688246)
1 /*
2  * Tiny Code Generator for QEMU
3  *
4  * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org>
5  * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net>
6  * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a copy
9  * of this software and associated documentation files (the "Software"), to deal
10  * in the Software without restriction, including without limitation the rights
11  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12  * copies of the Software, and to permit persons to whom the Software is
13  * furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice shall be included in
16  * all copies or substantial portions of the Software.
17  *
18  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24  * THE SOFTWARE.
25  */
26 
27 #ifndef MIPS_TCG_TARGET_H
28 #define MIPS_TCG_TARGET_H
29 
30 #if _MIPS_SIM == _ABIO32
31 # define TCG_TARGET_REG_BITS 32
32 #elif _MIPS_SIM == _ABIN32 || _MIPS_SIM == _ABI64
33 # define TCG_TARGET_REG_BITS 64
34 #else
35 # error "Unknown ABI"
36 #endif
37 
38 #define TCG_TARGET_INSN_UNIT_SIZE 4
39 #define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
40 #define TCG_TARGET_NB_REGS 32
41 
42 #define MAX_CODE_GEN_BUFFER_SIZE  ((size_t)-1)
43 
44 typedef enum {
45     TCG_REG_ZERO = 0,
46     TCG_REG_AT,
47     TCG_REG_V0,
48     TCG_REG_V1,
49     TCG_REG_A0,
50     TCG_REG_A1,
51     TCG_REG_A2,
52     TCG_REG_A3,
53     TCG_REG_T0,
54     TCG_REG_T1,
55     TCG_REG_T2,
56     TCG_REG_T3,
57     TCG_REG_T4,
58     TCG_REG_T5,
59     TCG_REG_T6,
60     TCG_REG_T7,
61     TCG_REG_S0,
62     TCG_REG_S1,
63     TCG_REG_S2,
64     TCG_REG_S3,
65     TCG_REG_S4,
66     TCG_REG_S5,
67     TCG_REG_S6,
68     TCG_REG_S7,
69     TCG_REG_T8,
70     TCG_REG_T9,
71     TCG_REG_K0,
72     TCG_REG_K1,
73     TCG_REG_GP,
74     TCG_REG_SP,
75     TCG_REG_S8,
76     TCG_REG_RA,
77 
78     TCG_REG_CALL_STACK = TCG_REG_SP,
79     TCG_AREG0 = TCG_REG_S0,
80 } TCGReg;
81 
82 /* used for function call generation */
83 #define TCG_TARGET_STACK_ALIGN        16
84 #if _MIPS_SIM == _ABIO32
85 # define TCG_TARGET_CALL_STACK_OFFSET 16
86 # define TCG_TARGET_CALL_ARG_I64      TCG_CALL_ARG_EVEN
87 #else
88 # define TCG_TARGET_CALL_STACK_OFFSET 0
89 # define TCG_TARGET_CALL_ARG_I64      TCG_CALL_ARG_NORMAL
90 #endif
91 #define TCG_TARGET_CALL_ARG_I32       TCG_CALL_ARG_NORMAL
92 
93 /* MOVN/MOVZ instructions detection */
94 #if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \
95     defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \
96     defined(_MIPS_ARCH_MIPS4)
97 #define use_movnz_instructions  1
98 #else
99 extern bool use_movnz_instructions;
100 #endif
101 
102 /* MIPS32 instruction set detection */
103 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 1)
104 #define use_mips32_instructions  1
105 #else
106 extern bool use_mips32_instructions;
107 #endif
108 
109 /* MIPS32R2 instruction set detection */
110 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 2)
111 #define use_mips32r2_instructions  1
112 #else
113 extern bool use_mips32r2_instructions;
114 #endif
115 
116 /* MIPS32R6 instruction set detection */
117 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 6)
118 #define use_mips32r6_instructions  1
119 #else
120 #define use_mips32r6_instructions  0
121 #endif
122 
123 /* optional instructions */
124 #define TCG_TARGET_HAS_div_i32          1
125 #define TCG_TARGET_HAS_rem_i32          1
126 #define TCG_TARGET_HAS_not_i32          1
127 #define TCG_TARGET_HAS_nor_i32          1
128 #define TCG_TARGET_HAS_andc_i32         0
129 #define TCG_TARGET_HAS_orc_i32          0
130 #define TCG_TARGET_HAS_eqv_i32          0
131 #define TCG_TARGET_HAS_nand_i32         0
132 #define TCG_TARGET_HAS_mulu2_i32        (!use_mips32r6_instructions)
133 #define TCG_TARGET_HAS_muls2_i32        (!use_mips32r6_instructions)
134 #define TCG_TARGET_HAS_muluh_i32        1
135 #define TCG_TARGET_HAS_mulsh_i32        1
136 #define TCG_TARGET_HAS_bswap32_i32      1
137 
138 #if TCG_TARGET_REG_BITS == 64
139 #define TCG_TARGET_HAS_add2_i32         0
140 #define TCG_TARGET_HAS_sub2_i32         0
141 #define TCG_TARGET_HAS_extrl_i64_i32    1
142 #define TCG_TARGET_HAS_extrh_i64_i32    1
143 #define TCG_TARGET_HAS_div_i64          1
144 #define TCG_TARGET_HAS_rem_i64          1
145 #define TCG_TARGET_HAS_not_i64          1
146 #define TCG_TARGET_HAS_nor_i64          1
147 #define TCG_TARGET_HAS_andc_i64         0
148 #define TCG_TARGET_HAS_orc_i64          0
149 #define TCG_TARGET_HAS_eqv_i64          0
150 #define TCG_TARGET_HAS_nand_i64         0
151 #define TCG_TARGET_HAS_add2_i64         0
152 #define TCG_TARGET_HAS_sub2_i64         0
153 #define TCG_TARGET_HAS_mulu2_i64        (!use_mips32r6_instructions)
154 #define TCG_TARGET_HAS_muls2_i64        (!use_mips32r6_instructions)
155 #define TCG_TARGET_HAS_muluh_i64        1
156 #define TCG_TARGET_HAS_mulsh_i64        1
157 #define TCG_TARGET_HAS_ext32s_i64       1
158 #define TCG_TARGET_HAS_ext32u_i64       1
159 #endif
160 
161 /* optional instructions detected at runtime */
162 #define TCG_TARGET_HAS_movcond_i32      use_movnz_instructions
163 #define TCG_TARGET_HAS_bswap16_i32      use_mips32r2_instructions
164 #define TCG_TARGET_HAS_deposit_i32      use_mips32r2_instructions
165 #define TCG_TARGET_HAS_extract_i32      use_mips32r2_instructions
166 #define TCG_TARGET_HAS_sextract_i32     0
167 #define TCG_TARGET_HAS_extract2_i32     0
168 #define TCG_TARGET_HAS_ext8s_i32        use_mips32r2_instructions
169 #define TCG_TARGET_HAS_ext16s_i32       use_mips32r2_instructions
170 #define TCG_TARGET_HAS_rot_i32          use_mips32r2_instructions
171 #define TCG_TARGET_HAS_clz_i32          use_mips32r2_instructions
172 #define TCG_TARGET_HAS_ctz_i32          0
173 #define TCG_TARGET_HAS_ctpop_i32        0
174 #define TCG_TARGET_HAS_qemu_st8_i32     0
175 
176 #if TCG_TARGET_REG_BITS == 64
177 #define TCG_TARGET_HAS_movcond_i64      use_movnz_instructions
178 #define TCG_TARGET_HAS_bswap16_i64      use_mips32r2_instructions
179 #define TCG_TARGET_HAS_bswap32_i64      use_mips32r2_instructions
180 #define TCG_TARGET_HAS_bswap64_i64      use_mips32r2_instructions
181 #define TCG_TARGET_HAS_deposit_i64      use_mips32r2_instructions
182 #define TCG_TARGET_HAS_extract_i64      use_mips32r2_instructions
183 #define TCG_TARGET_HAS_sextract_i64     0
184 #define TCG_TARGET_HAS_extract2_i64     0
185 #define TCG_TARGET_HAS_ext8s_i64        use_mips32r2_instructions
186 #define TCG_TARGET_HAS_ext16s_i64       use_mips32r2_instructions
187 #define TCG_TARGET_HAS_rot_i64          use_mips32r2_instructions
188 #define TCG_TARGET_HAS_clz_i64          use_mips32r2_instructions
189 #define TCG_TARGET_HAS_ctz_i64          0
190 #define TCG_TARGET_HAS_ctpop_i64        0
191 #endif
192 
193 /* optional instructions automatically implemented */
194 #define TCG_TARGET_HAS_neg_i32          0 /* sub  rd, zero, rt   */
195 #define TCG_TARGET_HAS_ext8u_i32        0 /* andi rt, rs, 0xff   */
196 #define TCG_TARGET_HAS_ext16u_i32       0 /* andi rt, rs, 0xffff */
197 
198 #if TCG_TARGET_REG_BITS == 64
199 #define TCG_TARGET_HAS_neg_i64          0 /* sub  rd, zero, rt   */
200 #define TCG_TARGET_HAS_ext8u_i64        0 /* andi rt, rs, 0xff   */
201 #define TCG_TARGET_HAS_ext16u_i64       0 /* andi rt, rs, 0xffff */
202 #endif
203 
204 #define TCG_TARGET_DEFAULT_MO (0)
205 #define TCG_TARGET_HAS_MEMORY_BSWAP     1
206 
207 #define TCG_TARGET_NEED_LDST_LABELS
208 
209 #endif
210