1 /* 2 * Tiny Code Generator for QEMU 3 * 4 * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org> 5 * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net> 6 * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard 7 * 8 * Permission is hereby granted, free of charge, to any person obtaining a copy 9 * of this software and associated documentation files (the "Software"), to deal 10 * in the Software without restriction, including without limitation the rights 11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12 * copies of the Software, and to permit persons to whom the Software is 13 * furnished to do so, subject to the following conditions: 14 * 15 * The above copyright notice and this permission notice shall be included in 16 * all copies or substantial portions of the Software. 17 * 18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24 * THE SOFTWARE. 25 */ 26 27 #ifndef MIPS_TCG_TARGET_H 28 #define MIPS_TCG_TARGET_H 29 30 #if _MIPS_SIM == _ABIO32 31 # define TCG_TARGET_REG_BITS 32 32 #elif _MIPS_SIM == _ABIN32 || _MIPS_SIM == _ABI64 33 # define TCG_TARGET_REG_BITS 64 34 #else 35 # error "Unknown ABI" 36 #endif 37 38 #define TCG_TARGET_INSN_UNIT_SIZE 4 39 #define TCG_TARGET_NB_REGS 32 40 41 #define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1) 42 43 typedef enum { 44 TCG_REG_ZERO = 0, 45 TCG_REG_AT, 46 TCG_REG_V0, 47 TCG_REG_V1, 48 TCG_REG_A0, 49 TCG_REG_A1, 50 TCG_REG_A2, 51 TCG_REG_A3, 52 TCG_REG_T0, 53 TCG_REG_T1, 54 TCG_REG_T2, 55 TCG_REG_T3, 56 TCG_REG_T4, 57 TCG_REG_T5, 58 TCG_REG_T6, 59 TCG_REG_T7, 60 TCG_REG_S0, 61 TCG_REG_S1, 62 TCG_REG_S2, 63 TCG_REG_S3, 64 TCG_REG_S4, 65 TCG_REG_S5, 66 TCG_REG_S6, 67 TCG_REG_S7, 68 TCG_REG_T8, 69 TCG_REG_T9, 70 TCG_REG_K0, 71 TCG_REG_K1, 72 TCG_REG_GP, 73 TCG_REG_SP, 74 TCG_REG_S8, 75 TCG_REG_RA, 76 77 TCG_REG_CALL_STACK = TCG_REG_SP, 78 TCG_AREG0 = TCG_REG_S8, 79 } TCGReg; 80 81 /* used for function call generation */ 82 #define TCG_TARGET_STACK_ALIGN 16 83 #if _MIPS_SIM == _ABIO32 84 # define TCG_TARGET_CALL_STACK_OFFSET 16 85 # define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_EVEN 86 # define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_BY_REF 87 #else 88 # define TCG_TARGET_CALL_STACK_OFFSET 0 89 # define TCG_TARGET_CALL_ARG_I64 TCG_CALL_ARG_NORMAL 90 # define TCG_TARGET_CALL_RET_I128 TCG_CALL_RET_NORMAL 91 #endif 92 #define TCG_TARGET_CALL_ARG_I32 TCG_CALL_ARG_NORMAL 93 #define TCG_TARGET_CALL_ARG_I128 TCG_CALL_ARG_EVEN 94 95 /* MOVN/MOVZ instructions detection */ 96 #if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \ 97 defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \ 98 defined(_MIPS_ARCH_MIPS4) 99 #define use_movnz_instructions 1 100 #else 101 extern bool use_movnz_instructions; 102 #endif 103 104 /* MIPS32 instruction set detection */ 105 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 1) 106 #define use_mips32_instructions 1 107 #else 108 extern bool use_mips32_instructions; 109 #endif 110 111 /* MIPS32R2 instruction set detection */ 112 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 2) 113 #define use_mips32r2_instructions 1 114 #else 115 extern bool use_mips32r2_instructions; 116 #endif 117 118 /* MIPS32R6 instruction set detection */ 119 #if defined(__mips_isa_rev) && (__mips_isa_rev >= 6) 120 #define use_mips32r6_instructions 1 121 #else 122 #define use_mips32r6_instructions 0 123 #endif 124 125 /* optional instructions */ 126 #define TCG_TARGET_HAS_div_i32 1 127 #define TCG_TARGET_HAS_rem_i32 1 128 #define TCG_TARGET_HAS_not_i32 1 129 #define TCG_TARGET_HAS_nor_i32 1 130 #define TCG_TARGET_HAS_andc_i32 0 131 #define TCG_TARGET_HAS_orc_i32 0 132 #define TCG_TARGET_HAS_eqv_i32 0 133 #define TCG_TARGET_HAS_nand_i32 0 134 #define TCG_TARGET_HAS_mulu2_i32 (!use_mips32r6_instructions) 135 #define TCG_TARGET_HAS_muls2_i32 (!use_mips32r6_instructions) 136 #define TCG_TARGET_HAS_muluh_i32 1 137 #define TCG_TARGET_HAS_mulsh_i32 1 138 #define TCG_TARGET_HAS_bswap32_i32 1 139 140 #if TCG_TARGET_REG_BITS == 64 141 #define TCG_TARGET_HAS_add2_i32 0 142 #define TCG_TARGET_HAS_sub2_i32 0 143 #define TCG_TARGET_HAS_extrl_i64_i32 1 144 #define TCG_TARGET_HAS_extrh_i64_i32 1 145 #define TCG_TARGET_HAS_div_i64 1 146 #define TCG_TARGET_HAS_rem_i64 1 147 #define TCG_TARGET_HAS_not_i64 1 148 #define TCG_TARGET_HAS_nor_i64 1 149 #define TCG_TARGET_HAS_andc_i64 0 150 #define TCG_TARGET_HAS_orc_i64 0 151 #define TCG_TARGET_HAS_eqv_i64 0 152 #define TCG_TARGET_HAS_nand_i64 0 153 #define TCG_TARGET_HAS_add2_i64 0 154 #define TCG_TARGET_HAS_sub2_i64 0 155 #define TCG_TARGET_HAS_mulu2_i64 (!use_mips32r6_instructions) 156 #define TCG_TARGET_HAS_muls2_i64 (!use_mips32r6_instructions) 157 #define TCG_TARGET_HAS_muluh_i64 1 158 #define TCG_TARGET_HAS_mulsh_i64 1 159 #define TCG_TARGET_HAS_ext32s_i64 1 160 #define TCG_TARGET_HAS_ext32u_i64 1 161 #endif 162 163 /* optional instructions detected at runtime */ 164 #define TCG_TARGET_HAS_movcond_i32 use_movnz_instructions 165 #define TCG_TARGET_HAS_bswap16_i32 use_mips32r2_instructions 166 #define TCG_TARGET_HAS_deposit_i32 use_mips32r2_instructions 167 #define TCG_TARGET_HAS_extract_i32 use_mips32r2_instructions 168 #define TCG_TARGET_HAS_sextract_i32 0 169 #define TCG_TARGET_HAS_extract2_i32 0 170 #define TCG_TARGET_HAS_ext8s_i32 use_mips32r2_instructions 171 #define TCG_TARGET_HAS_ext16s_i32 use_mips32r2_instructions 172 #define TCG_TARGET_HAS_rot_i32 use_mips32r2_instructions 173 #define TCG_TARGET_HAS_clz_i32 use_mips32r2_instructions 174 #define TCG_TARGET_HAS_ctz_i32 0 175 #define TCG_TARGET_HAS_ctpop_i32 0 176 #define TCG_TARGET_HAS_qemu_st8_i32 0 177 178 #if TCG_TARGET_REG_BITS == 64 179 #define TCG_TARGET_HAS_movcond_i64 use_movnz_instructions 180 #define TCG_TARGET_HAS_bswap16_i64 use_mips32r2_instructions 181 #define TCG_TARGET_HAS_bswap32_i64 use_mips32r2_instructions 182 #define TCG_TARGET_HAS_bswap64_i64 use_mips32r2_instructions 183 #define TCG_TARGET_HAS_deposit_i64 use_mips32r2_instructions 184 #define TCG_TARGET_HAS_extract_i64 use_mips32r2_instructions 185 #define TCG_TARGET_HAS_sextract_i64 0 186 #define TCG_TARGET_HAS_extract2_i64 0 187 #define TCG_TARGET_HAS_ext8s_i64 use_mips32r2_instructions 188 #define TCG_TARGET_HAS_ext16s_i64 use_mips32r2_instructions 189 #define TCG_TARGET_HAS_rot_i64 use_mips32r2_instructions 190 #define TCG_TARGET_HAS_clz_i64 use_mips32r2_instructions 191 #define TCG_TARGET_HAS_ctz_i64 0 192 #define TCG_TARGET_HAS_ctpop_i64 0 193 #endif 194 195 /* optional instructions automatically implemented */ 196 #define TCG_TARGET_HAS_neg_i32 0 /* sub rd, zero, rt */ 197 #define TCG_TARGET_HAS_ext8u_i32 0 /* andi rt, rs, 0xff */ 198 #define TCG_TARGET_HAS_ext16u_i32 0 /* andi rt, rs, 0xffff */ 199 200 #if TCG_TARGET_REG_BITS == 64 201 #define TCG_TARGET_HAS_neg_i64 0 /* sub rd, zero, rt */ 202 #define TCG_TARGET_HAS_ext8u_i64 0 /* andi rt, rs, 0xff */ 203 #define TCG_TARGET_HAS_ext16u_i64 0 /* andi rt, rs, 0xffff */ 204 #endif 205 206 #define TCG_TARGET_HAS_qemu_ldst_i128 0 207 208 #define TCG_TARGET_DEFAULT_MO 0 209 #define TCG_TARGET_NEED_LDST_LABELS 210 #define TCG_TARGET_NEED_POOL_LABELS 211 212 #endif 213