xref: /openbmc/qemu/target/xtensa/translate.c (revision 4a4ff4c5)
1 /*
2  * Xtensa ISA:
3  * http://www.tensilica.com/products/literature-docs/documentation/xtensa-isa-databook.htm
4  *
5  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
6  * All rights reserved.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions are met:
10  *     * Redistributions of source code must retain the above copyright
11  *       notice, this list of conditions and the following disclaimer.
12  *     * Redistributions in binary form must reproduce the above copyright
13  *       notice, this list of conditions and the following disclaimer in the
14  *       documentation and/or other materials provided with the distribution.
15  *     * Neither the name of the Open Source and Linux Lab nor the
16  *       names of its contributors may be used to endorse or promote products
17  *       derived from this software without specific prior written permission.
18  *
19  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29  */
30 
31 #include "qemu/osdep.h"
32 
33 #include "cpu.h"
34 #include "exec/exec-all.h"
35 #include "disas/disas.h"
36 #include "tcg-op.h"
37 #include "qemu/log.h"
38 #include "sysemu/sysemu.h"
39 #include "exec/cpu_ldst.h"
40 #include "exec/semihost.h"
41 #include "exec/translator.h"
42 
43 #include "exec/helper-proto.h"
44 #include "exec/helper-gen.h"
45 
46 #include "trace-tcg.h"
47 #include "exec/log.h"
48 
49 
50 /* is_jmp field values */
51 #define DISAS_UPDATE  DISAS_TARGET_0 /* cpu state was modified dynamically */
52 
53 struct DisasContext {
54     const XtensaConfig *config;
55     TranslationBlock *tb;
56     uint32_t pc;
57     uint32_t next_pc;
58     int cring;
59     int ring;
60     uint32_t lbeg;
61     uint32_t lend;
62     int is_jmp;
63     int singlestep_enabled;
64 
65     bool sar_5bit;
66     bool sar_m32_5bit;
67     bool sar_m32_allocated;
68     TCGv_i32 sar_m32;
69 
70     unsigned window;
71 
72     bool debug;
73     bool icount;
74     TCGv_i32 next_icount;
75 
76     unsigned cpenable;
77 
78     uint32_t *raw_arg;
79     xtensa_insnbuf insnbuf;
80     xtensa_insnbuf slotbuf;
81 };
82 
83 static TCGv_i32 cpu_pc;
84 static TCGv_i32 cpu_R[16];
85 static TCGv_i32 cpu_FR[16];
86 static TCGv_i32 cpu_SR[256];
87 static TCGv_i32 cpu_UR[256];
88 
89 #include "exec/gen-icount.h"
90 
91 typedef struct XtensaReg {
92     const char *name;
93     uint64_t opt_bits;
94     enum {
95         SR_R = 1,
96         SR_W = 2,
97         SR_X = 4,
98         SR_RW = 3,
99         SR_RWX = 7,
100     } access;
101 } XtensaReg;
102 
103 #define XTENSA_REG_ACCESS(regname, opt, acc) { \
104         .name = (regname), \
105         .opt_bits = XTENSA_OPTION_BIT(opt), \
106         .access = (acc), \
107     }
108 
109 #define XTENSA_REG(regname, opt) XTENSA_REG_ACCESS(regname, opt, SR_RWX)
110 
111 #define XTENSA_REG_BITS_ACCESS(regname, opt, acc) { \
112         .name = (regname), \
113         .opt_bits = (opt), \
114         .access = (acc), \
115     }
116 
117 #define XTENSA_REG_BITS(regname, opt) \
118     XTENSA_REG_BITS_ACCESS(regname, opt, SR_RWX)
119 
120 static const XtensaReg sregnames[256] = {
121     [LBEG] = XTENSA_REG("LBEG", XTENSA_OPTION_LOOP),
122     [LEND] = XTENSA_REG("LEND", XTENSA_OPTION_LOOP),
123     [LCOUNT] = XTENSA_REG("LCOUNT", XTENSA_OPTION_LOOP),
124     [SAR] = XTENSA_REG_BITS("SAR", XTENSA_OPTION_ALL),
125     [BR] = XTENSA_REG("BR", XTENSA_OPTION_BOOLEAN),
126     [LITBASE] = XTENSA_REG("LITBASE", XTENSA_OPTION_EXTENDED_L32R),
127     [SCOMPARE1] = XTENSA_REG("SCOMPARE1", XTENSA_OPTION_CONDITIONAL_STORE),
128     [ACCLO] = XTENSA_REG("ACCLO", XTENSA_OPTION_MAC16),
129     [ACCHI] = XTENSA_REG("ACCHI", XTENSA_OPTION_MAC16),
130     [MR] = XTENSA_REG("MR0", XTENSA_OPTION_MAC16),
131     [MR + 1] = XTENSA_REG("MR1", XTENSA_OPTION_MAC16),
132     [MR + 2] = XTENSA_REG("MR2", XTENSA_OPTION_MAC16),
133     [MR + 3] = XTENSA_REG("MR3", XTENSA_OPTION_MAC16),
134     [WINDOW_BASE] = XTENSA_REG("WINDOW_BASE", XTENSA_OPTION_WINDOWED_REGISTER),
135     [WINDOW_START] = XTENSA_REG("WINDOW_START",
136             XTENSA_OPTION_WINDOWED_REGISTER),
137     [PTEVADDR] = XTENSA_REG("PTEVADDR", XTENSA_OPTION_MMU),
138     [MMID] = XTENSA_REG_BITS("MMID", XTENSA_OPTION_ALL),
139     [RASID] = XTENSA_REG("RASID", XTENSA_OPTION_MMU),
140     [ITLBCFG] = XTENSA_REG("ITLBCFG", XTENSA_OPTION_MMU),
141     [DTLBCFG] = XTENSA_REG("DTLBCFG", XTENSA_OPTION_MMU),
142     [IBREAKENABLE] = XTENSA_REG("IBREAKENABLE", XTENSA_OPTION_DEBUG),
143     [MEMCTL] = XTENSA_REG_BITS("MEMCTL", XTENSA_OPTION_ALL),
144     [CACHEATTR] = XTENSA_REG("CACHEATTR", XTENSA_OPTION_CACHEATTR),
145     [ATOMCTL] = XTENSA_REG("ATOMCTL", XTENSA_OPTION_ATOMCTL),
146     [DDR] = XTENSA_REG("DDR", XTENSA_OPTION_DEBUG),
147     [IBREAKA] = XTENSA_REG("IBREAKA0", XTENSA_OPTION_DEBUG),
148     [IBREAKA + 1] = XTENSA_REG("IBREAKA1", XTENSA_OPTION_DEBUG),
149     [DBREAKA] = XTENSA_REG("DBREAKA0", XTENSA_OPTION_DEBUG),
150     [DBREAKA + 1] = XTENSA_REG("DBREAKA1", XTENSA_OPTION_DEBUG),
151     [DBREAKC] = XTENSA_REG("DBREAKC0", XTENSA_OPTION_DEBUG),
152     [DBREAKC + 1] = XTENSA_REG("DBREAKC1", XTENSA_OPTION_DEBUG),
153     [CONFIGID0] = XTENSA_REG_BITS_ACCESS("CONFIGID0", XTENSA_OPTION_ALL, SR_R),
154     [EPC1] = XTENSA_REG("EPC1", XTENSA_OPTION_EXCEPTION),
155     [EPC1 + 1] = XTENSA_REG("EPC2", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
156     [EPC1 + 2] = XTENSA_REG("EPC3", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
157     [EPC1 + 3] = XTENSA_REG("EPC4", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
158     [EPC1 + 4] = XTENSA_REG("EPC5", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
159     [EPC1 + 5] = XTENSA_REG("EPC6", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
160     [EPC1 + 6] = XTENSA_REG("EPC7", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
161     [DEPC] = XTENSA_REG("DEPC", XTENSA_OPTION_EXCEPTION),
162     [EPS2] = XTENSA_REG("EPS2", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
163     [EPS2 + 1] = XTENSA_REG("EPS3", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
164     [EPS2 + 2] = XTENSA_REG("EPS4", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
165     [EPS2 + 3] = XTENSA_REG("EPS5", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
166     [EPS2 + 4] = XTENSA_REG("EPS6", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
167     [EPS2 + 5] = XTENSA_REG("EPS7", XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
168     [CONFIGID1] = XTENSA_REG_BITS_ACCESS("CONFIGID1", XTENSA_OPTION_ALL, SR_R),
169     [EXCSAVE1] = XTENSA_REG("EXCSAVE1", XTENSA_OPTION_EXCEPTION),
170     [EXCSAVE1 + 1] = XTENSA_REG("EXCSAVE2",
171             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
172     [EXCSAVE1 + 2] = XTENSA_REG("EXCSAVE3",
173             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
174     [EXCSAVE1 + 3] = XTENSA_REG("EXCSAVE4",
175             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
176     [EXCSAVE1 + 4] = XTENSA_REG("EXCSAVE5",
177             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
178     [EXCSAVE1 + 5] = XTENSA_REG("EXCSAVE6",
179             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
180     [EXCSAVE1 + 6] = XTENSA_REG("EXCSAVE7",
181             XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT),
182     [CPENABLE] = XTENSA_REG("CPENABLE", XTENSA_OPTION_COPROCESSOR),
183     [INTSET] = XTENSA_REG_ACCESS("INTSET", XTENSA_OPTION_INTERRUPT, SR_RW),
184     [INTCLEAR] = XTENSA_REG_ACCESS("INTCLEAR", XTENSA_OPTION_INTERRUPT, SR_W),
185     [INTENABLE] = XTENSA_REG("INTENABLE", XTENSA_OPTION_INTERRUPT),
186     [PS] = XTENSA_REG_BITS("PS", XTENSA_OPTION_ALL),
187     [VECBASE] = XTENSA_REG("VECBASE", XTENSA_OPTION_RELOCATABLE_VECTOR),
188     [EXCCAUSE] = XTENSA_REG("EXCCAUSE", XTENSA_OPTION_EXCEPTION),
189     [DEBUGCAUSE] = XTENSA_REG_ACCESS("DEBUGCAUSE", XTENSA_OPTION_DEBUG, SR_R),
190     [CCOUNT] = XTENSA_REG("CCOUNT", XTENSA_OPTION_TIMER_INTERRUPT),
191     [PRID] = XTENSA_REG_ACCESS("PRID", XTENSA_OPTION_PROCESSOR_ID, SR_R),
192     [ICOUNT] = XTENSA_REG("ICOUNT", XTENSA_OPTION_DEBUG),
193     [ICOUNTLEVEL] = XTENSA_REG("ICOUNTLEVEL", XTENSA_OPTION_DEBUG),
194     [EXCVADDR] = XTENSA_REG("EXCVADDR", XTENSA_OPTION_EXCEPTION),
195     [CCOMPARE] = XTENSA_REG("CCOMPARE0", XTENSA_OPTION_TIMER_INTERRUPT),
196     [CCOMPARE + 1] = XTENSA_REG("CCOMPARE1",
197             XTENSA_OPTION_TIMER_INTERRUPT),
198     [CCOMPARE + 2] = XTENSA_REG("CCOMPARE2",
199             XTENSA_OPTION_TIMER_INTERRUPT),
200     [MISC] = XTENSA_REG("MISC0", XTENSA_OPTION_MISC_SR),
201     [MISC + 1] = XTENSA_REG("MISC1", XTENSA_OPTION_MISC_SR),
202     [MISC + 2] = XTENSA_REG("MISC2", XTENSA_OPTION_MISC_SR),
203     [MISC + 3] = XTENSA_REG("MISC3", XTENSA_OPTION_MISC_SR),
204 };
205 
206 static const XtensaReg uregnames[256] = {
207     [EXPSTATE] = XTENSA_REG_BITS("EXPSTATE", XTENSA_OPTION_ALL),
208     [THREADPTR] = XTENSA_REG("THREADPTR", XTENSA_OPTION_THREAD_POINTER),
209     [FCR] = XTENSA_REG("FCR", XTENSA_OPTION_FP_COPROCESSOR),
210     [FSR] = XTENSA_REG("FSR", XTENSA_OPTION_FP_COPROCESSOR),
211 };
212 
213 void xtensa_translate_init(void)
214 {
215     static const char * const regnames[] = {
216         "ar0", "ar1", "ar2", "ar3",
217         "ar4", "ar5", "ar6", "ar7",
218         "ar8", "ar9", "ar10", "ar11",
219         "ar12", "ar13", "ar14", "ar15",
220     };
221     static const char * const fregnames[] = {
222         "f0", "f1", "f2", "f3",
223         "f4", "f5", "f6", "f7",
224         "f8", "f9", "f10", "f11",
225         "f12", "f13", "f14", "f15",
226     };
227     int i;
228 
229     cpu_pc = tcg_global_mem_new_i32(cpu_env,
230             offsetof(CPUXtensaState, pc), "pc");
231 
232     for (i = 0; i < 16; i++) {
233         cpu_R[i] = tcg_global_mem_new_i32(cpu_env,
234                 offsetof(CPUXtensaState, regs[i]),
235                 regnames[i]);
236     }
237 
238     for (i = 0; i < 16; i++) {
239         cpu_FR[i] = tcg_global_mem_new_i32(cpu_env,
240                 offsetof(CPUXtensaState, fregs[i].f32[FP_F32_LOW]),
241                 fregnames[i]);
242     }
243 
244     for (i = 0; i < 256; ++i) {
245         if (sregnames[i].name) {
246             cpu_SR[i] = tcg_global_mem_new_i32(cpu_env,
247                     offsetof(CPUXtensaState, sregs[i]),
248                     sregnames[i].name);
249         }
250     }
251 
252     for (i = 0; i < 256; ++i) {
253         if (uregnames[i].name) {
254             cpu_UR[i] = tcg_global_mem_new_i32(cpu_env,
255                     offsetof(CPUXtensaState, uregs[i]),
256                     uregnames[i].name);
257         }
258     }
259 }
260 
261 static inline bool option_enabled(DisasContext *dc, int opt)
262 {
263     return xtensa_option_enabled(dc->config, opt);
264 }
265 
266 static void init_sar_tracker(DisasContext *dc)
267 {
268     dc->sar_5bit = false;
269     dc->sar_m32_5bit = false;
270     dc->sar_m32_allocated = false;
271 }
272 
273 static void reset_sar_tracker(DisasContext *dc)
274 {
275     if (dc->sar_m32_allocated) {
276         tcg_temp_free(dc->sar_m32);
277     }
278 }
279 
280 static void gen_right_shift_sar(DisasContext *dc, TCGv_i32 sa)
281 {
282     tcg_gen_andi_i32(cpu_SR[SAR], sa, 0x1f);
283     if (dc->sar_m32_5bit) {
284         tcg_gen_discard_i32(dc->sar_m32);
285     }
286     dc->sar_5bit = true;
287     dc->sar_m32_5bit = false;
288 }
289 
290 static void gen_left_shift_sar(DisasContext *dc, TCGv_i32 sa)
291 {
292     TCGv_i32 tmp = tcg_const_i32(32);
293     if (!dc->sar_m32_allocated) {
294         dc->sar_m32 = tcg_temp_local_new_i32();
295         dc->sar_m32_allocated = true;
296     }
297     tcg_gen_andi_i32(dc->sar_m32, sa, 0x1f);
298     tcg_gen_sub_i32(cpu_SR[SAR], tmp, dc->sar_m32);
299     dc->sar_5bit = false;
300     dc->sar_m32_5bit = true;
301     tcg_temp_free(tmp);
302 }
303 
304 static void gen_exception(DisasContext *dc, int excp)
305 {
306     TCGv_i32 tmp = tcg_const_i32(excp);
307     gen_helper_exception(cpu_env, tmp);
308     tcg_temp_free(tmp);
309 }
310 
311 static void gen_exception_cause(DisasContext *dc, uint32_t cause)
312 {
313     TCGv_i32 tpc = tcg_const_i32(dc->pc);
314     TCGv_i32 tcause = tcg_const_i32(cause);
315     gen_helper_exception_cause(cpu_env, tpc, tcause);
316     tcg_temp_free(tpc);
317     tcg_temp_free(tcause);
318     if (cause == ILLEGAL_INSTRUCTION_CAUSE ||
319             cause == SYSCALL_CAUSE) {
320         dc->is_jmp = DISAS_UPDATE;
321     }
322 }
323 
324 static void gen_exception_cause_vaddr(DisasContext *dc, uint32_t cause,
325         TCGv_i32 vaddr)
326 {
327     TCGv_i32 tpc = tcg_const_i32(dc->pc);
328     TCGv_i32 tcause = tcg_const_i32(cause);
329     gen_helper_exception_cause_vaddr(cpu_env, tpc, tcause, vaddr);
330     tcg_temp_free(tpc);
331     tcg_temp_free(tcause);
332 }
333 
334 static void gen_debug_exception(DisasContext *dc, uint32_t cause)
335 {
336     TCGv_i32 tpc = tcg_const_i32(dc->pc);
337     TCGv_i32 tcause = tcg_const_i32(cause);
338     gen_helper_debug_exception(cpu_env, tpc, tcause);
339     tcg_temp_free(tpc);
340     tcg_temp_free(tcause);
341     if (cause & (DEBUGCAUSE_IB | DEBUGCAUSE_BI | DEBUGCAUSE_BN)) {
342         dc->is_jmp = DISAS_UPDATE;
343     }
344 }
345 
346 static bool gen_check_privilege(DisasContext *dc)
347 {
348 #ifndef CONFIG_USER_ONLY
349     if (!dc->cring) {
350         return true;
351     }
352 #endif
353     gen_exception_cause(dc, PRIVILEGED_CAUSE);
354     dc->is_jmp = DISAS_UPDATE;
355     return false;
356 }
357 
358 static bool gen_check_cpenable(DisasContext *dc, unsigned cp)
359 {
360     if (option_enabled(dc, XTENSA_OPTION_COPROCESSOR) &&
361             !(dc->cpenable & (1 << cp))) {
362         gen_exception_cause(dc, COPROCESSOR0_DISABLED + cp);
363         dc->is_jmp = DISAS_UPDATE;
364         return false;
365     }
366     return true;
367 }
368 
369 static void gen_jump_slot(DisasContext *dc, TCGv dest, int slot)
370 {
371     tcg_gen_mov_i32(cpu_pc, dest);
372     if (dc->icount) {
373         tcg_gen_mov_i32(cpu_SR[ICOUNT], dc->next_icount);
374     }
375     if (dc->singlestep_enabled) {
376         gen_exception(dc, EXCP_DEBUG);
377     } else {
378         if (slot >= 0) {
379             tcg_gen_goto_tb(slot);
380             tcg_gen_exit_tb((uintptr_t)dc->tb + slot);
381         } else {
382             tcg_gen_exit_tb(0);
383         }
384     }
385     dc->is_jmp = DISAS_UPDATE;
386 }
387 
388 static void gen_jump(DisasContext *dc, TCGv dest)
389 {
390     gen_jump_slot(dc, dest, -1);
391 }
392 
393 static void gen_jumpi(DisasContext *dc, uint32_t dest, int slot)
394 {
395     TCGv_i32 tmp = tcg_const_i32(dest);
396 #ifndef CONFIG_USER_ONLY
397     if (((dc->tb->pc ^ dest) & TARGET_PAGE_MASK) != 0) {
398         slot = -1;
399     }
400 #endif
401     gen_jump_slot(dc, tmp, slot);
402     tcg_temp_free(tmp);
403 }
404 
405 static void gen_callw_slot(DisasContext *dc, int callinc, TCGv_i32 dest,
406         int slot)
407 {
408     TCGv_i32 tcallinc = tcg_const_i32(callinc);
409 
410     tcg_gen_deposit_i32(cpu_SR[PS], cpu_SR[PS],
411             tcallinc, PS_CALLINC_SHIFT, PS_CALLINC_LEN);
412     tcg_temp_free(tcallinc);
413     tcg_gen_movi_i32(cpu_R[callinc << 2],
414             (callinc << 30) | (dc->next_pc & 0x3fffffff));
415     gen_jump_slot(dc, dest, slot);
416 }
417 
418 static void gen_callw(DisasContext *dc, int callinc, TCGv_i32 dest)
419 {
420     gen_callw_slot(dc, callinc, dest, -1);
421 }
422 
423 static void gen_callwi(DisasContext *dc, int callinc, uint32_t dest, int slot)
424 {
425     TCGv_i32 tmp = tcg_const_i32(dest);
426 #ifndef CONFIG_USER_ONLY
427     if (((dc->tb->pc ^ dest) & TARGET_PAGE_MASK) != 0) {
428         slot = -1;
429     }
430 #endif
431     gen_callw_slot(dc, callinc, tmp, slot);
432     tcg_temp_free(tmp);
433 }
434 
435 static bool gen_check_loop_end(DisasContext *dc, int slot)
436 {
437     if (option_enabled(dc, XTENSA_OPTION_LOOP) &&
438             !(dc->tb->flags & XTENSA_TBFLAG_EXCM) &&
439             dc->next_pc == dc->lend) {
440         TCGLabel *label = gen_new_label();
441 
442         tcg_gen_brcondi_i32(TCG_COND_EQ, cpu_SR[LCOUNT], 0, label);
443         tcg_gen_subi_i32(cpu_SR[LCOUNT], cpu_SR[LCOUNT], 1);
444         gen_jumpi(dc, dc->lbeg, slot);
445         gen_set_label(label);
446         gen_jumpi(dc, dc->next_pc, -1);
447         return true;
448     }
449     return false;
450 }
451 
452 static void gen_jumpi_check_loop_end(DisasContext *dc, int slot)
453 {
454     if (!gen_check_loop_end(dc, slot)) {
455         gen_jumpi(dc, dc->next_pc, slot);
456     }
457 }
458 
459 static void gen_brcond(DisasContext *dc, TCGCond cond,
460                        TCGv_i32 t0, TCGv_i32 t1, uint32_t addr)
461 {
462     TCGLabel *label = gen_new_label();
463 
464     tcg_gen_brcond_i32(cond, t0, t1, label);
465     gen_jumpi_check_loop_end(dc, 0);
466     gen_set_label(label);
467     gen_jumpi(dc, addr, 1);
468 }
469 
470 static void gen_brcondi(DisasContext *dc, TCGCond cond,
471                         TCGv_i32 t0, uint32_t t1, uint32_t addr)
472 {
473     TCGv_i32 tmp = tcg_const_i32(t1);
474     gen_brcond(dc, cond, t0, tmp, addr);
475     tcg_temp_free(tmp);
476 }
477 
478 static bool gen_check_sr(DisasContext *dc, uint32_t sr, unsigned access)
479 {
480     if (!xtensa_option_bits_enabled(dc->config, sregnames[sr].opt_bits)) {
481         if (sregnames[sr].name) {
482             qemu_log_mask(LOG_GUEST_ERROR, "SR %s is not configured\n", sregnames[sr].name);
483         } else {
484             qemu_log_mask(LOG_UNIMP, "SR %d is not implemented\n", sr);
485         }
486         gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
487         return false;
488     } else if (!(sregnames[sr].access & access)) {
489         static const char * const access_text[] = {
490             [SR_R] = "rsr",
491             [SR_W] = "wsr",
492             [SR_X] = "xsr",
493         };
494         assert(access < ARRAY_SIZE(access_text) && access_text[access]);
495         qemu_log_mask(LOG_GUEST_ERROR, "SR %s is not available for %s\n", sregnames[sr].name,
496                       access_text[access]);
497         gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
498         return false;
499     }
500     return true;
501 }
502 
503 #ifndef CONFIG_USER_ONLY
504 static bool gen_rsr_ccount(DisasContext *dc, TCGv_i32 d, uint32_t sr)
505 {
506     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
507         gen_io_start();
508     }
509     gen_helper_update_ccount(cpu_env);
510     tcg_gen_mov_i32(d, cpu_SR[sr]);
511     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
512         gen_io_end();
513         return true;
514     }
515     return false;
516 }
517 
518 static bool gen_rsr_ptevaddr(DisasContext *dc, TCGv_i32 d, uint32_t sr)
519 {
520     tcg_gen_shri_i32(d, cpu_SR[EXCVADDR], 10);
521     tcg_gen_or_i32(d, d, cpu_SR[sr]);
522     tcg_gen_andi_i32(d, d, 0xfffffffc);
523     return false;
524 }
525 #endif
526 
527 static bool gen_rsr(DisasContext *dc, TCGv_i32 d, uint32_t sr)
528 {
529     static bool (* const rsr_handler[256])(DisasContext *dc,
530             TCGv_i32 d, uint32_t sr) = {
531 #ifndef CONFIG_USER_ONLY
532         [CCOUNT] = gen_rsr_ccount,
533         [INTSET] = gen_rsr_ccount,
534         [PTEVADDR] = gen_rsr_ptevaddr,
535 #endif
536     };
537 
538     if (rsr_handler[sr]) {
539         return rsr_handler[sr](dc, d, sr);
540     } else {
541         tcg_gen_mov_i32(d, cpu_SR[sr]);
542         return false;
543     }
544 }
545 
546 static bool gen_wsr_lbeg(DisasContext *dc, uint32_t sr, TCGv_i32 s)
547 {
548     gen_helper_wsr_lbeg(cpu_env, s);
549     gen_jumpi_check_loop_end(dc, 0);
550     return false;
551 }
552 
553 static bool gen_wsr_lend(DisasContext *dc, uint32_t sr, TCGv_i32 s)
554 {
555     gen_helper_wsr_lend(cpu_env, s);
556     gen_jumpi_check_loop_end(dc, 0);
557     return false;
558 }
559 
560 static bool gen_wsr_sar(DisasContext *dc, uint32_t sr, TCGv_i32 s)
561 {
562     tcg_gen_andi_i32(cpu_SR[sr], s, 0x3f);
563     if (dc->sar_m32_5bit) {
564         tcg_gen_discard_i32(dc->sar_m32);
565     }
566     dc->sar_5bit = false;
567     dc->sar_m32_5bit = false;
568     return false;
569 }
570 
571 static bool gen_wsr_br(DisasContext *dc, uint32_t sr, TCGv_i32 s)
572 {
573     tcg_gen_andi_i32(cpu_SR[sr], s, 0xffff);
574     return false;
575 }
576 
577 static bool gen_wsr_litbase(DisasContext *dc, uint32_t sr, TCGv_i32 s)
578 {
579     tcg_gen_andi_i32(cpu_SR[sr], s, 0xfffff001);
580     /* This can change tb->flags, so exit tb */
581     gen_jumpi_check_loop_end(dc, -1);
582     return true;
583 }
584 
585 static bool gen_wsr_acchi(DisasContext *dc, uint32_t sr, TCGv_i32 s)
586 {
587     tcg_gen_ext8s_i32(cpu_SR[sr], s);
588     return false;
589 }
590 
591 #ifndef CONFIG_USER_ONLY
592 static bool gen_wsr_windowbase(DisasContext *dc, uint32_t sr, TCGv_i32 v)
593 {
594     gen_helper_wsr_windowbase(cpu_env, v);
595     /* This can change tb->flags, so exit tb */
596     gen_jumpi_check_loop_end(dc, -1);
597     return true;
598 }
599 
600 static bool gen_wsr_windowstart(DisasContext *dc, uint32_t sr, TCGv_i32 v)
601 {
602     tcg_gen_andi_i32(cpu_SR[sr], v, (1 << dc->config->nareg / 4) - 1);
603     /* This can change tb->flags, so exit tb */
604     gen_jumpi_check_loop_end(dc, -1);
605     return true;
606 }
607 
608 static bool gen_wsr_ptevaddr(DisasContext *dc, uint32_t sr, TCGv_i32 v)
609 {
610     tcg_gen_andi_i32(cpu_SR[sr], v, 0xffc00000);
611     return false;
612 }
613 
614 static bool gen_wsr_rasid(DisasContext *dc, uint32_t sr, TCGv_i32 v)
615 {
616     gen_helper_wsr_rasid(cpu_env, v);
617     /* This can change tb->flags, so exit tb */
618     gen_jumpi_check_loop_end(dc, -1);
619     return true;
620 }
621 
622 static bool gen_wsr_tlbcfg(DisasContext *dc, uint32_t sr, TCGv_i32 v)
623 {
624     tcg_gen_andi_i32(cpu_SR[sr], v, 0x01130000);
625     return false;
626 }
627 
628 static bool gen_wsr_ibreakenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
629 {
630     gen_helper_wsr_ibreakenable(cpu_env, v);
631     gen_jumpi_check_loop_end(dc, 0);
632     return true;
633 }
634 
635 static bool gen_wsr_memctl(DisasContext *dc, uint32_t sr, TCGv_i32 v)
636 {
637     gen_helper_wsr_memctl(cpu_env, v);
638     return false;
639 }
640 
641 static bool gen_wsr_atomctl(DisasContext *dc, uint32_t sr, TCGv_i32 v)
642 {
643     tcg_gen_andi_i32(cpu_SR[sr], v, 0x3f);
644     return false;
645 }
646 
647 static bool gen_wsr_ibreaka(DisasContext *dc, uint32_t sr, TCGv_i32 v)
648 {
649     unsigned id = sr - IBREAKA;
650 
651     if (id < dc->config->nibreak) {
652         TCGv_i32 tmp = tcg_const_i32(id);
653         gen_helper_wsr_ibreaka(cpu_env, tmp, v);
654         tcg_temp_free(tmp);
655         gen_jumpi_check_loop_end(dc, 0);
656         return true;
657     }
658     return false;
659 }
660 
661 static bool gen_wsr_dbreaka(DisasContext *dc, uint32_t sr, TCGv_i32 v)
662 {
663     unsigned id = sr - DBREAKA;
664 
665     if (id < dc->config->ndbreak) {
666         TCGv_i32 tmp = tcg_const_i32(id);
667         gen_helper_wsr_dbreaka(cpu_env, tmp, v);
668         tcg_temp_free(tmp);
669     }
670     return false;
671 }
672 
673 static bool gen_wsr_dbreakc(DisasContext *dc, uint32_t sr, TCGv_i32 v)
674 {
675     unsigned id = sr - DBREAKC;
676 
677     if (id < dc->config->ndbreak) {
678         TCGv_i32 tmp = tcg_const_i32(id);
679         gen_helper_wsr_dbreakc(cpu_env, tmp, v);
680         tcg_temp_free(tmp);
681     }
682     return false;
683 }
684 
685 static bool gen_wsr_cpenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
686 {
687     tcg_gen_andi_i32(cpu_SR[sr], v, 0xff);
688     /* This can change tb->flags, so exit tb */
689     gen_jumpi_check_loop_end(dc, -1);
690     return true;
691 }
692 
693 static void gen_check_interrupts(DisasContext *dc)
694 {
695     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
696         gen_io_start();
697     }
698     gen_helper_check_interrupts(cpu_env);
699     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
700         gen_io_end();
701     }
702 }
703 
704 static bool gen_wsr_intset(DisasContext *dc, uint32_t sr, TCGv_i32 v)
705 {
706     tcg_gen_andi_i32(cpu_SR[sr], v,
707             dc->config->inttype_mask[INTTYPE_SOFTWARE]);
708     gen_check_interrupts(dc);
709     gen_jumpi_check_loop_end(dc, 0);
710     return true;
711 }
712 
713 static bool gen_wsr_intclear(DisasContext *dc, uint32_t sr, TCGv_i32 v)
714 {
715     TCGv_i32 tmp = tcg_temp_new_i32();
716 
717     tcg_gen_andi_i32(tmp, v,
718             dc->config->inttype_mask[INTTYPE_EDGE] |
719             dc->config->inttype_mask[INTTYPE_NMI] |
720             dc->config->inttype_mask[INTTYPE_SOFTWARE]);
721     tcg_gen_andc_i32(cpu_SR[INTSET], cpu_SR[INTSET], tmp);
722     tcg_temp_free(tmp);
723     gen_check_interrupts(dc);
724     gen_jumpi_check_loop_end(dc, 0);
725     return true;
726 }
727 
728 static bool gen_wsr_intenable(DisasContext *dc, uint32_t sr, TCGv_i32 v)
729 {
730     tcg_gen_mov_i32(cpu_SR[sr], v);
731     gen_check_interrupts(dc);
732     gen_jumpi_check_loop_end(dc, 0);
733     return true;
734 }
735 
736 static bool gen_wsr_ps(DisasContext *dc, uint32_t sr, TCGv_i32 v)
737 {
738     uint32_t mask = PS_WOE | PS_CALLINC | PS_OWB |
739         PS_UM | PS_EXCM | PS_INTLEVEL;
740 
741     if (option_enabled(dc, XTENSA_OPTION_MMU)) {
742         mask |= PS_RING;
743     }
744     tcg_gen_andi_i32(cpu_SR[sr], v, mask);
745     gen_check_interrupts(dc);
746     /* This can change mmu index and tb->flags, so exit tb */
747     gen_jumpi_check_loop_end(dc, -1);
748     return true;
749 }
750 
751 static bool gen_wsr_ccount(DisasContext *dc, uint32_t sr, TCGv_i32 v)
752 {
753     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
754         gen_io_start();
755     }
756     gen_helper_wsr_ccount(cpu_env, v);
757     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
758         gen_io_end();
759         gen_jumpi_check_loop_end(dc, 0);
760         return true;
761     }
762     return false;
763 }
764 
765 static bool gen_wsr_icount(DisasContext *dc, uint32_t sr, TCGv_i32 v)
766 {
767     if (dc->icount) {
768         tcg_gen_mov_i32(dc->next_icount, v);
769     } else {
770         tcg_gen_mov_i32(cpu_SR[sr], v);
771     }
772     return false;
773 }
774 
775 static bool gen_wsr_icountlevel(DisasContext *dc, uint32_t sr, TCGv_i32 v)
776 {
777     tcg_gen_andi_i32(cpu_SR[sr], v, 0xf);
778     /* This can change tb->flags, so exit tb */
779     gen_jumpi_check_loop_end(dc, -1);
780     return true;
781 }
782 
783 static bool gen_wsr_ccompare(DisasContext *dc, uint32_t sr, TCGv_i32 v)
784 {
785     uint32_t id = sr - CCOMPARE;
786     bool ret = false;
787 
788     if (id < dc->config->nccompare) {
789         uint32_t int_bit = 1 << dc->config->timerint[id];
790         TCGv_i32 tmp = tcg_const_i32(id);
791 
792         tcg_gen_mov_i32(cpu_SR[sr], v);
793         tcg_gen_andi_i32(cpu_SR[INTSET], cpu_SR[INTSET], ~int_bit);
794         if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
795             gen_io_start();
796         }
797         gen_helper_update_ccompare(cpu_env, tmp);
798         if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
799             gen_io_end();
800             gen_jumpi_check_loop_end(dc, 0);
801             ret = true;
802         }
803         tcg_temp_free(tmp);
804     }
805     return ret;
806 }
807 #else
808 static void gen_check_interrupts(DisasContext *dc)
809 {
810 }
811 #endif
812 
813 static bool gen_wsr(DisasContext *dc, uint32_t sr, TCGv_i32 s)
814 {
815     static bool (* const wsr_handler[256])(DisasContext *dc,
816             uint32_t sr, TCGv_i32 v) = {
817         [LBEG] = gen_wsr_lbeg,
818         [LEND] = gen_wsr_lend,
819         [SAR] = gen_wsr_sar,
820         [BR] = gen_wsr_br,
821         [LITBASE] = gen_wsr_litbase,
822         [ACCHI] = gen_wsr_acchi,
823 #ifndef CONFIG_USER_ONLY
824         [WINDOW_BASE] = gen_wsr_windowbase,
825         [WINDOW_START] = gen_wsr_windowstart,
826         [PTEVADDR] = gen_wsr_ptevaddr,
827         [RASID] = gen_wsr_rasid,
828         [ITLBCFG] = gen_wsr_tlbcfg,
829         [DTLBCFG] = gen_wsr_tlbcfg,
830         [IBREAKENABLE] = gen_wsr_ibreakenable,
831         [MEMCTL] = gen_wsr_memctl,
832         [ATOMCTL] = gen_wsr_atomctl,
833         [IBREAKA] = gen_wsr_ibreaka,
834         [IBREAKA + 1] = gen_wsr_ibreaka,
835         [DBREAKA] = gen_wsr_dbreaka,
836         [DBREAKA + 1] = gen_wsr_dbreaka,
837         [DBREAKC] = gen_wsr_dbreakc,
838         [DBREAKC + 1] = gen_wsr_dbreakc,
839         [CPENABLE] = gen_wsr_cpenable,
840         [INTSET] = gen_wsr_intset,
841         [INTCLEAR] = gen_wsr_intclear,
842         [INTENABLE] = gen_wsr_intenable,
843         [PS] = gen_wsr_ps,
844         [CCOUNT] = gen_wsr_ccount,
845         [ICOUNT] = gen_wsr_icount,
846         [ICOUNTLEVEL] = gen_wsr_icountlevel,
847         [CCOMPARE] = gen_wsr_ccompare,
848         [CCOMPARE + 1] = gen_wsr_ccompare,
849         [CCOMPARE + 2] = gen_wsr_ccompare,
850 #endif
851     };
852 
853     if (wsr_handler[sr]) {
854         return wsr_handler[sr](dc, sr, s);
855     } else {
856         tcg_gen_mov_i32(cpu_SR[sr], s);
857         return false;
858     }
859 }
860 
861 static void gen_wur(uint32_t ur, TCGv_i32 s)
862 {
863     switch (ur) {
864     case FCR:
865         gen_helper_wur_fcr(cpu_env, s);
866         break;
867 
868     case FSR:
869         tcg_gen_andi_i32(cpu_UR[ur], s, 0xffffff80);
870         break;
871 
872     default:
873         tcg_gen_mov_i32(cpu_UR[ur], s);
874         break;
875     }
876 }
877 
878 static void gen_load_store_alignment(DisasContext *dc, int shift,
879         TCGv_i32 addr, bool no_hw_alignment)
880 {
881     if (!option_enabled(dc, XTENSA_OPTION_UNALIGNED_EXCEPTION)) {
882         tcg_gen_andi_i32(addr, addr, ~0 << shift);
883     } else if (option_enabled(dc, XTENSA_OPTION_HW_ALIGNMENT) &&
884             no_hw_alignment) {
885         TCGLabel *label = gen_new_label();
886         TCGv_i32 tmp = tcg_temp_new_i32();
887         tcg_gen_andi_i32(tmp, addr, ~(~0 << shift));
888         tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, label);
889         gen_exception_cause_vaddr(dc, LOAD_STORE_ALIGNMENT_CAUSE, addr);
890         gen_set_label(label);
891         tcg_temp_free(tmp);
892     }
893 }
894 
895 #ifndef CONFIG_USER_ONLY
896 static void gen_waiti(DisasContext *dc, uint32_t imm4)
897 {
898     TCGv_i32 pc = tcg_const_i32(dc->next_pc);
899     TCGv_i32 intlevel = tcg_const_i32(imm4);
900 
901     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
902         gen_io_start();
903     }
904     gen_helper_waiti(cpu_env, pc, intlevel);
905     if (tb_cflags(dc->tb) & CF_USE_ICOUNT) {
906         gen_io_end();
907     }
908     tcg_temp_free(pc);
909     tcg_temp_free(intlevel);
910     gen_jumpi_check_loop_end(dc, 0);
911 }
912 #endif
913 
914 static bool gen_window_check1(DisasContext *dc, unsigned r1)
915 {
916     if (r1 / 4 > dc->window) {
917         TCGv_i32 pc = tcg_const_i32(dc->pc);
918         TCGv_i32 w = tcg_const_i32(r1 / 4);
919 
920         gen_helper_window_check(cpu_env, pc, w);
921         dc->is_jmp = DISAS_UPDATE;
922         return false;
923     }
924     return true;
925 }
926 
927 static bool gen_window_check2(DisasContext *dc, unsigned r1, unsigned r2)
928 {
929     return gen_window_check1(dc, r1 > r2 ? r1 : r2);
930 }
931 
932 static bool gen_window_check3(DisasContext *dc, unsigned r1, unsigned r2,
933         unsigned r3)
934 {
935     return gen_window_check2(dc, r1, r2 > r3 ? r2 : r3);
936 }
937 
938 static TCGv_i32 gen_mac16_m(TCGv_i32 v, bool hi, bool is_unsigned)
939 {
940     TCGv_i32 m = tcg_temp_new_i32();
941 
942     if (hi) {
943         (is_unsigned ? tcg_gen_shri_i32 : tcg_gen_sari_i32)(m, v, 16);
944     } else {
945         (is_unsigned ? tcg_gen_ext16u_i32 : tcg_gen_ext16s_i32)(m, v);
946     }
947     return m;
948 }
949 
950 static inline unsigned xtensa_op0_insn_len(DisasContext *dc, uint8_t op0)
951 {
952     return xtensa_isa_length_from_chars(dc->config->isa, &op0);
953 }
954 
955 static void disas_xtensa_insn(CPUXtensaState *env, DisasContext *dc)
956 {
957     xtensa_isa isa = dc->config->isa;
958     unsigned char b[MAX_INSN_LENGTH] = {cpu_ldub_code(env, dc->pc)};
959     unsigned len = xtensa_op0_insn_len(dc, b[0]);
960     xtensa_format fmt;
961     int slot, slots;
962     unsigned i;
963 
964     if (len == XTENSA_UNDEFINED) {
965         qemu_log_mask(LOG_GUEST_ERROR,
966                       "unknown instruction length (pc = %08x)\n",
967                       dc->pc);
968         gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
969         return;
970     }
971 
972     dc->next_pc = dc->pc + len;
973     for (i = 1; i < len; ++i) {
974         b[i] = cpu_ldub_code(env, dc->pc + i);
975     }
976     xtensa_insnbuf_from_chars(isa, dc->insnbuf, b, len);
977     fmt = xtensa_format_decode(isa, dc->insnbuf);
978     if (fmt == XTENSA_UNDEFINED) {
979         qemu_log_mask(LOG_GUEST_ERROR,
980                       "unrecognized instruction format (pc = %08x)\n",
981                       dc->pc);
982         gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
983         return;
984     }
985     slots = xtensa_format_num_slots(isa, fmt);
986     for (slot = 0; slot < slots; ++slot) {
987         xtensa_opcode opc;
988         int opnd, vopnd, opnds;
989         uint32_t raw_arg[MAX_OPCODE_ARGS];
990         uint32_t arg[MAX_OPCODE_ARGS];
991         XtensaOpcodeOps *ops;
992 
993         dc->raw_arg = raw_arg;
994 
995         xtensa_format_get_slot(isa, fmt, slot, dc->insnbuf, dc->slotbuf);
996         opc = xtensa_opcode_decode(isa, fmt, slot, dc->slotbuf);
997         if (opc == XTENSA_UNDEFINED) {
998             qemu_log_mask(LOG_GUEST_ERROR,
999                           "unrecognized opcode in slot %d (pc = %08x)\n",
1000                           slot, dc->pc);
1001             gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
1002             return;
1003         }
1004         opnds = xtensa_opcode_num_operands(isa, opc);
1005 
1006         for (opnd = vopnd = 0; opnd < opnds; ++opnd) {
1007             if (xtensa_operand_is_visible(isa, opc, opnd)) {
1008                 uint32_t v;
1009 
1010                 xtensa_operand_get_field(isa, opc, opnd, fmt, slot,
1011                                          dc->slotbuf, &v);
1012                 xtensa_operand_decode(isa, opc, opnd, &v);
1013                 raw_arg[vopnd] = v;
1014                 if (xtensa_operand_is_PCrelative(isa, opc, opnd)) {
1015                     xtensa_operand_undo_reloc(isa, opc, opnd, &v, dc->pc);
1016                 }
1017                 arg[vopnd] = v;
1018                 ++vopnd;
1019             }
1020         }
1021         ops = dc->config->opcode_ops[opc];
1022         if (ops) {
1023             ops->translate(dc, arg, ops->par);
1024         } else {
1025             qemu_log_mask(LOG_GUEST_ERROR,
1026                           "unimplemented opcode '%s' in slot %d (pc = %08x)\n",
1027                           xtensa_opcode_name(isa, opc), slot, dc->pc);
1028             gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
1029             return;
1030         }
1031     }
1032     if (dc->is_jmp == DISAS_NEXT) {
1033         gen_check_loop_end(dc, 0);
1034     }
1035     dc->pc = dc->next_pc;
1036 }
1037 
1038 static inline unsigned xtensa_insn_len(CPUXtensaState *env, DisasContext *dc)
1039 {
1040     uint8_t b0 = cpu_ldub_code(env, dc->pc);
1041     return xtensa_op0_insn_len(dc, b0);
1042 }
1043 
1044 static void gen_ibreak_check(CPUXtensaState *env, DisasContext *dc)
1045 {
1046     unsigned i;
1047 
1048     for (i = 0; i < dc->config->nibreak; ++i) {
1049         if ((env->sregs[IBREAKENABLE] & (1 << i)) &&
1050                 env->sregs[IBREAKA + i] == dc->pc) {
1051             gen_debug_exception(dc, DEBUGCAUSE_IB);
1052             break;
1053         }
1054     }
1055 }
1056 
1057 void gen_intermediate_code(CPUState *cs, TranslationBlock *tb)
1058 {
1059     CPUXtensaState *env = cs->env_ptr;
1060     DisasContext dc;
1061     int insn_count = 0;
1062     int max_insns = tb_cflags(tb) & CF_COUNT_MASK;
1063     uint32_t pc_start = tb->pc;
1064     uint32_t page_start = pc_start & TARGET_PAGE_MASK;
1065 
1066     if (max_insns == 0) {
1067         max_insns = CF_COUNT_MASK;
1068     }
1069     if (max_insns > TCG_MAX_INSNS) {
1070         max_insns = TCG_MAX_INSNS;
1071     }
1072 
1073     dc.config = env->config;
1074     dc.singlestep_enabled = cs->singlestep_enabled;
1075     dc.tb = tb;
1076     dc.pc = pc_start;
1077     dc.ring = tb->flags & XTENSA_TBFLAG_RING_MASK;
1078     dc.cring = (tb->flags & XTENSA_TBFLAG_EXCM) ? 0 : dc.ring;
1079     dc.lbeg = env->sregs[LBEG];
1080     dc.lend = env->sregs[LEND];
1081     dc.is_jmp = DISAS_NEXT;
1082     dc.debug = tb->flags & XTENSA_TBFLAG_DEBUG;
1083     dc.icount = tb->flags & XTENSA_TBFLAG_ICOUNT;
1084     dc.cpenable = (tb->flags & XTENSA_TBFLAG_CPENABLE_MASK) >>
1085         XTENSA_TBFLAG_CPENABLE_SHIFT;
1086     dc.window = ((tb->flags & XTENSA_TBFLAG_WINDOW_MASK) >>
1087                  XTENSA_TBFLAG_WINDOW_SHIFT);
1088 
1089     if (dc.config->isa) {
1090         dc.insnbuf = xtensa_insnbuf_alloc(dc.config->isa);
1091         dc.slotbuf = xtensa_insnbuf_alloc(dc.config->isa);
1092     }
1093 
1094     init_sar_tracker(&dc);
1095     if (dc.icount) {
1096         dc.next_icount = tcg_temp_local_new_i32();
1097     }
1098 
1099     gen_tb_start(tb);
1100 
1101     if ((tb_cflags(tb) & CF_USE_ICOUNT) &&
1102         (tb->flags & XTENSA_TBFLAG_YIELD)) {
1103         tcg_gen_insn_start(dc.pc);
1104         ++insn_count;
1105         gen_exception(&dc, EXCP_YIELD);
1106         dc.is_jmp = DISAS_UPDATE;
1107         goto done;
1108     }
1109     if (tb->flags & XTENSA_TBFLAG_EXCEPTION) {
1110         tcg_gen_insn_start(dc.pc);
1111         ++insn_count;
1112         gen_exception(&dc, EXCP_DEBUG);
1113         dc.is_jmp = DISAS_UPDATE;
1114         goto done;
1115     }
1116 
1117     do {
1118         tcg_gen_insn_start(dc.pc);
1119         ++insn_count;
1120 
1121         if (unlikely(cpu_breakpoint_test(cs, dc.pc, BP_ANY))) {
1122             tcg_gen_movi_i32(cpu_pc, dc.pc);
1123             gen_exception(&dc, EXCP_DEBUG);
1124             dc.is_jmp = DISAS_UPDATE;
1125             /* The address covered by the breakpoint must be included in
1126                [tb->pc, tb->pc + tb->size) in order to for it to be
1127                properly cleared -- thus we increment the PC here so that
1128                the logic setting tb->size below does the right thing.  */
1129             dc.pc += 2;
1130             break;
1131         }
1132 
1133         if (insn_count == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
1134             gen_io_start();
1135         }
1136 
1137         if (dc.icount) {
1138             TCGLabel *label = gen_new_label();
1139 
1140             tcg_gen_addi_i32(dc.next_icount, cpu_SR[ICOUNT], 1);
1141             tcg_gen_brcondi_i32(TCG_COND_NE, dc.next_icount, 0, label);
1142             tcg_gen_mov_i32(dc.next_icount, cpu_SR[ICOUNT]);
1143             if (dc.debug) {
1144                 gen_debug_exception(&dc, DEBUGCAUSE_IC);
1145             }
1146             gen_set_label(label);
1147         }
1148 
1149         if (dc.debug) {
1150             gen_ibreak_check(env, &dc);
1151         }
1152 
1153         disas_xtensa_insn(env, &dc);
1154         if (dc.icount) {
1155             tcg_gen_mov_i32(cpu_SR[ICOUNT], dc.next_icount);
1156         }
1157         if (cs->singlestep_enabled) {
1158             tcg_gen_movi_i32(cpu_pc, dc.pc);
1159             gen_exception(&dc, EXCP_DEBUG);
1160             break;
1161         }
1162     } while (dc.is_jmp == DISAS_NEXT &&
1163             insn_count < max_insns &&
1164             dc.pc - page_start < TARGET_PAGE_SIZE &&
1165             dc.pc - page_start + xtensa_insn_len(env, &dc) <= TARGET_PAGE_SIZE
1166             && !tcg_op_buf_full());
1167 done:
1168     reset_sar_tracker(&dc);
1169     if (dc.icount) {
1170         tcg_temp_free(dc.next_icount);
1171     }
1172     if (dc.config->isa) {
1173         xtensa_insnbuf_free(dc.config->isa, dc.insnbuf);
1174         xtensa_insnbuf_free(dc.config->isa, dc.slotbuf);
1175     }
1176 
1177     if (tb_cflags(tb) & CF_LAST_IO) {
1178         gen_io_end();
1179     }
1180 
1181     if (dc.is_jmp == DISAS_NEXT) {
1182         gen_jumpi(&dc, dc.pc, 0);
1183     }
1184     gen_tb_end(tb, insn_count);
1185 
1186 #ifdef DEBUG_DISAS
1187     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
1188         && qemu_log_in_addr_range(pc_start)) {
1189         qemu_log_lock();
1190         qemu_log("----------------\n");
1191         qemu_log("IN: %s\n", lookup_symbol(pc_start));
1192         log_target_disas(cs, pc_start, dc.pc - pc_start);
1193         qemu_log("\n");
1194         qemu_log_unlock();
1195     }
1196 #endif
1197     tb->size = dc.pc - pc_start;
1198     tb->icount = insn_count;
1199 }
1200 
1201 void xtensa_cpu_dump_state(CPUState *cs, FILE *f,
1202                            fprintf_function cpu_fprintf, int flags)
1203 {
1204     XtensaCPU *cpu = XTENSA_CPU(cs);
1205     CPUXtensaState *env = &cpu->env;
1206     int i, j;
1207 
1208     cpu_fprintf(f, "PC=%08x\n\n", env->pc);
1209 
1210     for (i = j = 0; i < 256; ++i) {
1211         if (xtensa_option_bits_enabled(env->config, sregnames[i].opt_bits)) {
1212             cpu_fprintf(f, "%12s=%08x%c", sregnames[i].name, env->sregs[i],
1213                     (j++ % 4) == 3 ? '\n' : ' ');
1214         }
1215     }
1216 
1217     cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
1218 
1219     for (i = j = 0; i < 256; ++i) {
1220         if (xtensa_option_bits_enabled(env->config, uregnames[i].opt_bits)) {
1221             cpu_fprintf(f, "%s=%08x%c", uregnames[i].name, env->uregs[i],
1222                     (j++ % 4) == 3 ? '\n' : ' ');
1223         }
1224     }
1225 
1226     cpu_fprintf(f, (j % 4) == 0 ? "\n" : "\n\n");
1227 
1228     for (i = 0; i < 16; ++i) {
1229         cpu_fprintf(f, " A%02d=%08x%c", i, env->regs[i],
1230                 (i % 4) == 3 ? '\n' : ' ');
1231     }
1232 
1233     xtensa_sync_phys_from_window(env);
1234     cpu_fprintf(f, "\n");
1235 
1236     for (i = 0; i < env->config->nareg; ++i) {
1237         cpu_fprintf(f, "AR%02d=%08x ", i, env->phys_regs[i]);
1238         if (i % 4 == 3) {
1239             bool ws = (env->sregs[WINDOW_START] & (1 << (i / 4))) != 0;
1240             bool cw = env->sregs[WINDOW_BASE] == i / 4;
1241 
1242             cpu_fprintf(f, "%c%c\n", ws ? '<' : ' ', cw ? '=' : ' ');
1243         }
1244     }
1245 
1246     if (xtensa_option_enabled(env->config, XTENSA_OPTION_FP_COPROCESSOR)) {
1247         cpu_fprintf(f, "\n");
1248 
1249         for (i = 0; i < 16; ++i) {
1250             cpu_fprintf(f, "F%02d=%08x (%+10.8e)%c", i,
1251                     float32_val(env->fregs[i].f32[FP_F32_LOW]),
1252                     *(float *)(env->fregs[i].f32 + FP_F32_LOW),
1253                     (i % 2) == 1 ? '\n' : ' ');
1254         }
1255     }
1256 }
1257 
1258 void restore_state_to_opc(CPUXtensaState *env, TranslationBlock *tb,
1259                           target_ulong *data)
1260 {
1261     env->pc = data[0];
1262 }
1263 
1264 static int compare_opcode_ops(const void *a, const void *b)
1265 {
1266     return strcmp((const char *)a,
1267                   ((const XtensaOpcodeOps *)b)->name);
1268 }
1269 
1270 XtensaOpcodeOps *
1271 xtensa_find_opcode_ops(const XtensaOpcodeTranslators *t,
1272                        const char *name)
1273 {
1274     return bsearch(name, t->opcode, t->num_opcodes,
1275                    sizeof(XtensaOpcodeOps), compare_opcode_ops);
1276 }
1277 
1278 static void translate_abs(DisasContext *dc, const uint32_t arg[],
1279                           const uint32_t par[])
1280 {
1281     if (gen_window_check2(dc, arg[0], arg[1])) {
1282         TCGv_i32 zero = tcg_const_i32(0);
1283         TCGv_i32 neg = tcg_temp_new_i32();
1284 
1285         tcg_gen_neg_i32(neg, cpu_R[arg[1]]);
1286         tcg_gen_movcond_i32(TCG_COND_GE, cpu_R[arg[0]],
1287                             cpu_R[arg[1]], zero, cpu_R[arg[1]], neg);
1288         tcg_temp_free(neg);
1289         tcg_temp_free(zero);
1290     }
1291 }
1292 
1293 static void translate_add(DisasContext *dc, const uint32_t arg[],
1294                           const uint32_t par[])
1295 {
1296     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1297         tcg_gen_add_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1298     }
1299 }
1300 
1301 static void translate_addi(DisasContext *dc, const uint32_t arg[],
1302                            const uint32_t par[])
1303 {
1304     if (gen_window_check2(dc, arg[0], arg[1])) {
1305         tcg_gen_addi_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
1306     }
1307 }
1308 
1309 static void translate_addx(DisasContext *dc, const uint32_t arg[],
1310                            const uint32_t par[])
1311 {
1312     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1313         TCGv_i32 tmp = tcg_temp_new_i32();
1314         tcg_gen_shli_i32(tmp, cpu_R[arg[1]], par[0]);
1315         tcg_gen_add_i32(cpu_R[arg[0]], tmp, cpu_R[arg[2]]);
1316         tcg_temp_free(tmp);
1317     }
1318 }
1319 
1320 static void translate_all(DisasContext *dc, const uint32_t arg[],
1321                           const uint32_t par[])
1322 {
1323     uint32_t shift = par[1];
1324     TCGv_i32 mask = tcg_const_i32(((1 << shift) - 1) << arg[1]);
1325     TCGv_i32 tmp = tcg_temp_new_i32();
1326 
1327     tcg_gen_and_i32(tmp, cpu_SR[BR], mask);
1328     if (par[0]) {
1329         tcg_gen_addi_i32(tmp, tmp, 1 << arg[1]);
1330     } else {
1331         tcg_gen_add_i32(tmp, tmp, mask);
1332     }
1333     tcg_gen_shri_i32(tmp, tmp, arg[1] + shift);
1334     tcg_gen_deposit_i32(cpu_SR[BR], cpu_SR[BR],
1335                         tmp, arg[0], 1);
1336     tcg_temp_free(mask);
1337     tcg_temp_free(tmp);
1338 }
1339 
1340 static void translate_and(DisasContext *dc, const uint32_t arg[],
1341                           const uint32_t par[])
1342 {
1343     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1344         tcg_gen_and_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1345     }
1346 }
1347 
1348 static void translate_ball(DisasContext *dc, const uint32_t arg[],
1349                            const uint32_t par[])
1350 {
1351     if (gen_window_check2(dc, arg[0], arg[1])) {
1352         TCGv_i32 tmp = tcg_temp_new_i32();
1353         tcg_gen_and_i32(tmp, cpu_R[arg[0]], cpu_R[arg[1]]);
1354         gen_brcond(dc, par[0], tmp, cpu_R[arg[1]], arg[2]);
1355         tcg_temp_free(tmp);
1356     }
1357 }
1358 
1359 static void translate_bany(DisasContext *dc, const uint32_t arg[],
1360                            const uint32_t par[])
1361 {
1362     if (gen_window_check2(dc, arg[0], arg[1])) {
1363         TCGv_i32 tmp = tcg_temp_new_i32();
1364         tcg_gen_and_i32(tmp, cpu_R[arg[0]], cpu_R[arg[1]]);
1365         gen_brcondi(dc, par[0], tmp, 0, arg[2]);
1366         tcg_temp_free(tmp);
1367     }
1368 }
1369 
1370 static void translate_b(DisasContext *dc, const uint32_t arg[],
1371                         const uint32_t par[])
1372 {
1373     if (gen_window_check2(dc, arg[0], arg[1])) {
1374         gen_brcond(dc, par[0], cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
1375     }
1376 }
1377 
1378 static void translate_bb(DisasContext *dc, const uint32_t arg[],
1379                          const uint32_t par[])
1380 {
1381     if (gen_window_check2(dc, arg[0], arg[1])) {
1382 #ifdef TARGET_WORDS_BIGENDIAN
1383         TCGv_i32 bit = tcg_const_i32(0x80000000u);
1384 #else
1385         TCGv_i32 bit = tcg_const_i32(0x00000001u);
1386 #endif
1387         TCGv_i32 tmp = tcg_temp_new_i32();
1388         tcg_gen_andi_i32(tmp, cpu_R[arg[1]], 0x1f);
1389 #ifdef TARGET_WORDS_BIGENDIAN
1390         tcg_gen_shr_i32(bit, bit, tmp);
1391 #else
1392         tcg_gen_shl_i32(bit, bit, tmp);
1393 #endif
1394         tcg_gen_and_i32(tmp, cpu_R[arg[0]], bit);
1395         gen_brcondi(dc, par[0], tmp, 0, arg[2]);
1396         tcg_temp_free(tmp);
1397         tcg_temp_free(bit);
1398     }
1399 }
1400 
1401 static void translate_bbi(DisasContext *dc, const uint32_t arg[],
1402                           const uint32_t par[])
1403 {
1404     if (gen_window_check1(dc, arg[0])) {
1405         TCGv_i32 tmp = tcg_temp_new_i32();
1406 #ifdef TARGET_WORDS_BIGENDIAN
1407         tcg_gen_andi_i32(tmp, cpu_R[arg[0]], 0x80000000u >> arg[1]);
1408 #else
1409         tcg_gen_andi_i32(tmp, cpu_R[arg[0]], 0x00000001u << arg[1]);
1410 #endif
1411         gen_brcondi(dc, par[0], tmp, 0, arg[2]);
1412         tcg_temp_free(tmp);
1413     }
1414 }
1415 
1416 static void translate_bi(DisasContext *dc, const uint32_t arg[],
1417                          const uint32_t par[])
1418 {
1419     if (gen_window_check1(dc, arg[0])) {
1420         gen_brcondi(dc, par[0], cpu_R[arg[0]], arg[1], arg[2]);
1421     }
1422 }
1423 
1424 static void translate_bz(DisasContext *dc, const uint32_t arg[],
1425                          const uint32_t par[])
1426 {
1427     if (gen_window_check1(dc, arg[0])) {
1428         gen_brcondi(dc, par[0], cpu_R[arg[0]], 0, arg[1]);
1429     }
1430 }
1431 
1432 enum {
1433     BOOLEAN_AND,
1434     BOOLEAN_ANDC,
1435     BOOLEAN_OR,
1436     BOOLEAN_ORC,
1437     BOOLEAN_XOR,
1438 };
1439 
1440 static void translate_boolean(DisasContext *dc, const uint32_t arg[],
1441                               const uint32_t par[])
1442 {
1443     static void (* const op[])(TCGv_i32, TCGv_i32, TCGv_i32) = {
1444         [BOOLEAN_AND] = tcg_gen_and_i32,
1445         [BOOLEAN_ANDC] = tcg_gen_andc_i32,
1446         [BOOLEAN_OR] = tcg_gen_or_i32,
1447         [BOOLEAN_ORC] = tcg_gen_orc_i32,
1448         [BOOLEAN_XOR] = tcg_gen_xor_i32,
1449     };
1450 
1451     TCGv_i32 tmp1 = tcg_temp_new_i32();
1452     TCGv_i32 tmp2 = tcg_temp_new_i32();
1453 
1454     tcg_gen_shri_i32(tmp1, cpu_SR[BR], arg[1]);
1455     tcg_gen_shri_i32(tmp2, cpu_SR[BR], arg[2]);
1456     op[par[0]](tmp1, tmp1, tmp2);
1457     tcg_gen_deposit_i32(cpu_SR[BR], cpu_SR[BR], tmp1, arg[0], 1);
1458     tcg_temp_free(tmp1);
1459     tcg_temp_free(tmp2);
1460 }
1461 
1462 static void translate_bp(DisasContext *dc, const uint32_t arg[],
1463                          const uint32_t par[])
1464 {
1465     TCGv_i32 tmp = tcg_temp_new_i32();
1466 
1467     tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[0]);
1468     gen_brcondi(dc, par[0], tmp, 0, arg[1]);
1469     tcg_temp_free(tmp);
1470 }
1471 
1472 static void translate_break(DisasContext *dc, const uint32_t arg[],
1473                             const uint32_t par[])
1474 {
1475     if (dc->debug) {
1476         gen_debug_exception(dc, par[0]);
1477     }
1478 }
1479 
1480 static void translate_call0(DisasContext *dc, const uint32_t arg[],
1481                             const uint32_t par[])
1482 {
1483     tcg_gen_movi_i32(cpu_R[0], dc->next_pc);
1484     gen_jumpi(dc, arg[0], 0);
1485 }
1486 
1487 static void translate_callw(DisasContext *dc, const uint32_t arg[],
1488                             const uint32_t par[])
1489 {
1490     if (gen_window_check1(dc, par[0] << 2)) {
1491         gen_callwi(dc, par[0], arg[0], 0);
1492     }
1493 }
1494 
1495 static void translate_callx0(DisasContext *dc, const uint32_t arg[],
1496                              const uint32_t par[])
1497 {
1498     if (gen_window_check1(dc, arg[0])) {
1499         TCGv_i32 tmp = tcg_temp_new_i32();
1500         tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
1501         tcg_gen_movi_i32(cpu_R[0], dc->next_pc);
1502         gen_jump(dc, tmp);
1503         tcg_temp_free(tmp);
1504     }
1505 }
1506 
1507 static void translate_callxw(DisasContext *dc, const uint32_t arg[],
1508                              const uint32_t par[])
1509 {
1510     if (gen_window_check2(dc, arg[0], par[0] << 2)) {
1511         TCGv_i32 tmp = tcg_temp_new_i32();
1512 
1513         tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
1514         gen_callw(dc, par[0], tmp);
1515         tcg_temp_free(tmp);
1516     }
1517 }
1518 
1519 static void translate_clamps(DisasContext *dc, const uint32_t arg[],
1520                              const uint32_t par[])
1521 {
1522     if (gen_window_check2(dc, arg[0], arg[1])) {
1523         TCGv_i32 tmp1 = tcg_const_i32(-1u << arg[2]);
1524         TCGv_i32 tmp2 = tcg_const_i32((1 << arg[2]) - 1);
1525 
1526         tcg_gen_smax_i32(tmp1, tmp1, cpu_R[arg[1]]);
1527         tcg_gen_smin_i32(cpu_R[arg[0]], tmp1, tmp2);
1528         tcg_temp_free(tmp1);
1529         tcg_temp_free(tmp2);
1530     }
1531 }
1532 
1533 static void translate_clrb_expstate(DisasContext *dc, const uint32_t arg[],
1534                                     const uint32_t par[])
1535 {
1536     /* TODO: GPIO32 may be a part of coprocessor */
1537     tcg_gen_andi_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], ~(1u << arg[0]));
1538 }
1539 
1540 static void translate_const16(DisasContext *dc, const uint32_t arg[],
1541                              const uint32_t par[])
1542 {
1543     if (gen_window_check1(dc, arg[0])) {
1544         TCGv_i32 c = tcg_const_i32(arg[1]);
1545 
1546         tcg_gen_deposit_i32(cpu_R[arg[0]], c, cpu_R[arg[0]], 16, 16);
1547         tcg_temp_free(c);
1548     }
1549 }
1550 
1551 /* par[0]: privileged, par[1]: check memory access */
1552 static void translate_dcache(DisasContext *dc, const uint32_t arg[],
1553                              const uint32_t par[])
1554 {
1555     if ((!par[0] || gen_check_privilege(dc)) &&
1556         gen_window_check1(dc, arg[0]) && par[1]) {
1557         TCGv_i32 addr = tcg_temp_new_i32();
1558         TCGv_i32 res = tcg_temp_new_i32();
1559 
1560         tcg_gen_addi_i32(addr, cpu_R[arg[0]], arg[1]);
1561         tcg_gen_qemu_ld8u(res, addr, dc->cring);
1562         tcg_temp_free(addr);
1563         tcg_temp_free(res);
1564     }
1565 }
1566 
1567 static void translate_depbits(DisasContext *dc, const uint32_t arg[],
1568                               const uint32_t par[])
1569 {
1570     if (gen_window_check2(dc, arg[0], arg[1])) {
1571         tcg_gen_deposit_i32(cpu_R[arg[1]], cpu_R[arg[1]], cpu_R[arg[0]],
1572                             arg[2], arg[3]);
1573     }
1574 }
1575 
1576 static void translate_entry(DisasContext *dc, const uint32_t arg[],
1577                             const uint32_t par[])
1578 {
1579     TCGv_i32 pc = tcg_const_i32(dc->pc);
1580     TCGv_i32 s = tcg_const_i32(arg[0]);
1581     TCGv_i32 imm = tcg_const_i32(arg[1]);
1582     gen_helper_entry(cpu_env, pc, s, imm);
1583     tcg_temp_free(imm);
1584     tcg_temp_free(s);
1585     tcg_temp_free(pc);
1586     /* This can change tb->flags, so exit tb */
1587     gen_jumpi_check_loop_end(dc, -1);
1588 }
1589 
1590 static void translate_extui(DisasContext *dc, const uint32_t arg[],
1591                             const uint32_t par[])
1592 {
1593     if (gen_window_check2(dc, arg[0], arg[1])) {
1594         int maskimm = (1 << arg[3]) - 1;
1595 
1596         TCGv_i32 tmp = tcg_temp_new_i32();
1597         tcg_gen_shri_i32(tmp, cpu_R[arg[1]], arg[2]);
1598         tcg_gen_andi_i32(cpu_R[arg[0]], tmp, maskimm);
1599         tcg_temp_free(tmp);
1600     }
1601 }
1602 
1603 /* par[0]: privileged, par[1]: check memory access */
1604 static void translate_icache(DisasContext *dc, const uint32_t arg[],
1605                              const uint32_t par[])
1606 {
1607     if ((!par[0] || gen_check_privilege(dc)) &&
1608         gen_window_check1(dc, arg[0]) && par[1]) {
1609 #ifndef CONFIG_USER_ONLY
1610         TCGv_i32 addr = tcg_temp_new_i32();
1611 
1612         tcg_gen_movi_i32(cpu_pc, dc->pc);
1613         tcg_gen_addi_i32(addr, cpu_R[arg[0]], arg[1]);
1614         gen_helper_itlb_hit_test(cpu_env, addr);
1615         tcg_temp_free(addr);
1616 #endif
1617     }
1618 }
1619 
1620 static void translate_itlb(DisasContext *dc, const uint32_t arg[],
1621                            const uint32_t par[])
1622 {
1623     if (gen_check_privilege(dc) &&
1624         gen_window_check1(dc, arg[0])) {
1625 #ifndef CONFIG_USER_ONLY
1626         TCGv_i32 dtlb = tcg_const_i32(par[0]);
1627 
1628         gen_helper_itlb(cpu_env, cpu_R[arg[0]], dtlb);
1629         /* This could change memory mapping, so exit tb */
1630         gen_jumpi_check_loop_end(dc, -1);
1631         tcg_temp_free(dtlb);
1632 #endif
1633     }
1634 }
1635 
1636 static void translate_ill(DisasContext *dc, const uint32_t arg[],
1637                           const uint32_t par[])
1638 {
1639     gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
1640 }
1641 
1642 static void translate_j(DisasContext *dc, const uint32_t arg[],
1643                         const uint32_t par[])
1644 {
1645     gen_jumpi(dc, arg[0], 0);
1646 }
1647 
1648 static void translate_jx(DisasContext *dc, const uint32_t arg[],
1649                          const uint32_t par[])
1650 {
1651     if (gen_window_check1(dc, arg[0])) {
1652         gen_jump(dc, cpu_R[arg[0]]);
1653     }
1654 }
1655 
1656 static void translate_l32e(DisasContext *dc, const uint32_t arg[],
1657                            const uint32_t par[])
1658 {
1659     if (gen_check_privilege(dc) &&
1660         gen_window_check2(dc, arg[0], arg[1])) {
1661         TCGv_i32 addr = tcg_temp_new_i32();
1662 
1663         tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
1664         gen_load_store_alignment(dc, 2, addr, false);
1665         tcg_gen_qemu_ld_tl(cpu_R[arg[0]], addr, dc->ring, MO_TEUL);
1666         tcg_temp_free(addr);
1667     }
1668 }
1669 
1670 static void translate_ldst(DisasContext *dc, const uint32_t arg[],
1671                            const uint32_t par[])
1672 {
1673     if (gen_window_check2(dc, arg[0], arg[1])) {
1674         TCGv_i32 addr = tcg_temp_new_i32();
1675 
1676         tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
1677         if (par[0] & MO_SIZE) {
1678             gen_load_store_alignment(dc, par[0] & MO_SIZE, addr, par[1]);
1679         }
1680         if (par[2]) {
1681             if (par[1]) {
1682                 tcg_gen_mb(TCG_BAR_STRL | TCG_MO_ALL);
1683             }
1684             tcg_gen_qemu_st_tl(cpu_R[arg[0]], addr, dc->cring, par[0]);
1685         } else {
1686             tcg_gen_qemu_ld_tl(cpu_R[arg[0]], addr, dc->cring, par[0]);
1687             if (par[1]) {
1688                 tcg_gen_mb(TCG_BAR_LDAQ | TCG_MO_ALL);
1689             }
1690         }
1691         tcg_temp_free(addr);
1692     }
1693 }
1694 
1695 static void translate_l32r(DisasContext *dc, const uint32_t arg[],
1696                            const uint32_t par[])
1697 {
1698     if (gen_window_check1(dc, arg[0])) {
1699         TCGv_i32 tmp;
1700 
1701         if (dc->tb->flags & XTENSA_TBFLAG_LITBASE) {
1702             tmp = tcg_const_i32(dc->raw_arg[1] - 1);
1703             tcg_gen_add_i32(tmp, cpu_SR[LITBASE], tmp);
1704         } else {
1705             tmp = tcg_const_i32(arg[1]);
1706         }
1707         tcg_gen_qemu_ld32u(cpu_R[arg[0]], tmp, dc->cring);
1708         tcg_temp_free(tmp);
1709     }
1710 }
1711 
1712 static void translate_loop(DisasContext *dc, const uint32_t arg[],
1713                            const uint32_t par[])
1714 {
1715     if (gen_window_check1(dc, arg[0])) {
1716         uint32_t lend = arg[1];
1717         TCGv_i32 tmp = tcg_const_i32(lend);
1718 
1719         tcg_gen_subi_i32(cpu_SR[LCOUNT], cpu_R[arg[0]], 1);
1720         tcg_gen_movi_i32(cpu_SR[LBEG], dc->next_pc);
1721         gen_helper_wsr_lend(cpu_env, tmp);
1722         tcg_temp_free(tmp);
1723 
1724         if (par[0] != TCG_COND_NEVER) {
1725             TCGLabel *label = gen_new_label();
1726             tcg_gen_brcondi_i32(par[0], cpu_R[arg[0]], 0, label);
1727             gen_jumpi(dc, lend, 1);
1728             gen_set_label(label);
1729         }
1730 
1731         gen_jumpi(dc, dc->next_pc, 0);
1732     }
1733 }
1734 
1735 enum {
1736     MAC16_UMUL,
1737     MAC16_MUL,
1738     MAC16_MULA,
1739     MAC16_MULS,
1740     MAC16_NONE,
1741 };
1742 
1743 enum {
1744     MAC16_LL,
1745     MAC16_HL,
1746     MAC16_LH,
1747     MAC16_HH,
1748 
1749     MAC16_HX = 0x1,
1750     MAC16_XH = 0x2,
1751 };
1752 
1753 enum {
1754     MAC16_AA,
1755     MAC16_AD,
1756     MAC16_DA,
1757     MAC16_DD,
1758 
1759     MAC16_XD = 0x1,
1760     MAC16_DX = 0x2,
1761 };
1762 
1763 static void translate_mac16(DisasContext *dc, const uint32_t arg[],
1764                             const uint32_t par[])
1765 {
1766     int op = par[0];
1767     bool is_m1_sr = par[1] & MAC16_DX;
1768     bool is_m2_sr = par[1] & MAC16_XD;
1769     unsigned half = par[2];
1770     uint32_t ld_offset = par[3];
1771     unsigned off = ld_offset ? 2 : 0;
1772     uint32_t ar[3] = {0};
1773     unsigned n_ar = 0;
1774 
1775     if (op != MAC16_NONE) {
1776         if (!is_m1_sr) {
1777             ar[n_ar++] = arg[off];
1778         }
1779         if (!is_m2_sr) {
1780             ar[n_ar++] = arg[off + 1];
1781         }
1782     }
1783 
1784     if (ld_offset) {
1785         ar[n_ar++] = arg[1];
1786     }
1787 
1788     if (gen_window_check3(dc, ar[0], ar[1], ar[2])) {
1789         TCGv_i32 vaddr = tcg_temp_new_i32();
1790         TCGv_i32 mem32 = tcg_temp_new_i32();
1791 
1792         if (ld_offset) {
1793             tcg_gen_addi_i32(vaddr, cpu_R[arg[1]], ld_offset);
1794             gen_load_store_alignment(dc, 2, vaddr, false);
1795             tcg_gen_qemu_ld32u(mem32, vaddr, dc->cring);
1796         }
1797         if (op != MAC16_NONE) {
1798             TCGv_i32 m1 = gen_mac16_m(is_m1_sr ?
1799                                       cpu_SR[MR + arg[off]] :
1800                                       cpu_R[arg[off]],
1801                                       half & MAC16_HX, op == MAC16_UMUL);
1802             TCGv_i32 m2 = gen_mac16_m(is_m2_sr ?
1803                                       cpu_SR[MR + arg[off + 1]] :
1804                                       cpu_R[arg[off + 1]],
1805                                       half & MAC16_XH, op == MAC16_UMUL);
1806 
1807             if (op == MAC16_MUL || op == MAC16_UMUL) {
1808                 tcg_gen_mul_i32(cpu_SR[ACCLO], m1, m2);
1809                 if (op == MAC16_UMUL) {
1810                     tcg_gen_movi_i32(cpu_SR[ACCHI], 0);
1811                 } else {
1812                     tcg_gen_sari_i32(cpu_SR[ACCHI], cpu_SR[ACCLO], 31);
1813                 }
1814             } else {
1815                 TCGv_i32 lo = tcg_temp_new_i32();
1816                 TCGv_i32 hi = tcg_temp_new_i32();
1817 
1818                 tcg_gen_mul_i32(lo, m1, m2);
1819                 tcg_gen_sari_i32(hi, lo, 31);
1820                 if (op == MAC16_MULA) {
1821                     tcg_gen_add2_i32(cpu_SR[ACCLO], cpu_SR[ACCHI],
1822                                      cpu_SR[ACCLO], cpu_SR[ACCHI],
1823                                      lo, hi);
1824                 } else {
1825                     tcg_gen_sub2_i32(cpu_SR[ACCLO], cpu_SR[ACCHI],
1826                                      cpu_SR[ACCLO], cpu_SR[ACCHI],
1827                                      lo, hi);
1828                 }
1829                 tcg_gen_ext8s_i32(cpu_SR[ACCHI], cpu_SR[ACCHI]);
1830 
1831                 tcg_temp_free_i32(lo);
1832                 tcg_temp_free_i32(hi);
1833             }
1834             tcg_temp_free(m1);
1835             tcg_temp_free(m2);
1836         }
1837         if (ld_offset) {
1838             tcg_gen_mov_i32(cpu_R[arg[1]], vaddr);
1839             tcg_gen_mov_i32(cpu_SR[MR + arg[0]], mem32);
1840         }
1841         tcg_temp_free(vaddr);
1842         tcg_temp_free(mem32);
1843     }
1844 }
1845 
1846 static void translate_memw(DisasContext *dc, const uint32_t arg[],
1847                            const uint32_t par[])
1848 {
1849     tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
1850 }
1851 
1852 static void translate_smin(DisasContext *dc, const uint32_t arg[],
1853                            const uint32_t par[])
1854 {
1855     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1856         tcg_gen_smin_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1857     }
1858 }
1859 
1860 static void translate_umin(DisasContext *dc, const uint32_t arg[],
1861                            const uint32_t par[])
1862 {
1863     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1864         tcg_gen_umin_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1865     }
1866 }
1867 
1868 static void translate_smax(DisasContext *dc, const uint32_t arg[],
1869                            const uint32_t par[])
1870 {
1871     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1872         tcg_gen_smax_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1873     }
1874 }
1875 
1876 static void translate_umax(DisasContext *dc, const uint32_t arg[],
1877                            const uint32_t par[])
1878 {
1879     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1880         tcg_gen_umax_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1881     }
1882 }
1883 
1884 static void translate_mov(DisasContext *dc, const uint32_t arg[],
1885                           const uint32_t par[])
1886 {
1887     if (gen_window_check2(dc, arg[0], arg[1])) {
1888         tcg_gen_mov_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
1889     }
1890 }
1891 
1892 static void translate_movcond(DisasContext *dc, const uint32_t arg[],
1893                               const uint32_t par[])
1894 {
1895     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1896         TCGv_i32 zero = tcg_const_i32(0);
1897 
1898         tcg_gen_movcond_i32(par[0], cpu_R[arg[0]],
1899                             cpu_R[arg[2]], zero, cpu_R[arg[1]], cpu_R[arg[0]]);
1900         tcg_temp_free(zero);
1901     }
1902 }
1903 
1904 static void translate_movi(DisasContext *dc, const uint32_t arg[],
1905                            const uint32_t par[])
1906 {
1907     if (gen_window_check1(dc, arg[0])) {
1908         tcg_gen_movi_i32(cpu_R[arg[0]], arg[1]);
1909     }
1910 }
1911 
1912 static void translate_movp(DisasContext *dc, const uint32_t arg[],
1913                            const uint32_t par[])
1914 {
1915     if (gen_window_check2(dc, arg[0], arg[1])) {
1916         TCGv_i32 zero = tcg_const_i32(0);
1917         TCGv_i32 tmp = tcg_temp_new_i32();
1918 
1919         tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[2]);
1920         tcg_gen_movcond_i32(par[0],
1921                             cpu_R[arg[0]], tmp, zero,
1922                             cpu_R[arg[1]], cpu_R[arg[0]]);
1923         tcg_temp_free(tmp);
1924         tcg_temp_free(zero);
1925     }
1926 }
1927 
1928 static void translate_movsp(DisasContext *dc, const uint32_t arg[],
1929                             const uint32_t par[])
1930 {
1931     if (gen_window_check2(dc, arg[0], arg[1])) {
1932         TCGv_i32 pc = tcg_const_i32(dc->pc);
1933         gen_helper_movsp(cpu_env, pc);
1934         tcg_gen_mov_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
1935         tcg_temp_free(pc);
1936     }
1937 }
1938 
1939 static void translate_mul16(DisasContext *dc, const uint32_t arg[],
1940                             const uint32_t par[])
1941 {
1942     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1943         TCGv_i32 v1 = tcg_temp_new_i32();
1944         TCGv_i32 v2 = tcg_temp_new_i32();
1945 
1946         if (par[0]) {
1947             tcg_gen_ext16s_i32(v1, cpu_R[arg[1]]);
1948             tcg_gen_ext16s_i32(v2, cpu_R[arg[2]]);
1949         } else {
1950             tcg_gen_ext16u_i32(v1, cpu_R[arg[1]]);
1951             tcg_gen_ext16u_i32(v2, cpu_R[arg[2]]);
1952         }
1953         tcg_gen_mul_i32(cpu_R[arg[0]], v1, v2);
1954         tcg_temp_free(v2);
1955         tcg_temp_free(v1);
1956     }
1957 }
1958 
1959 static void translate_mull(DisasContext *dc, const uint32_t arg[],
1960                            const uint32_t par[])
1961 {
1962     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1963         tcg_gen_mul_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1964     }
1965 }
1966 
1967 static void translate_mulh(DisasContext *dc, const uint32_t arg[],
1968                            const uint32_t par[])
1969 {
1970     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
1971         TCGv_i32 lo = tcg_temp_new();
1972 
1973         if (par[0]) {
1974             tcg_gen_muls2_i32(lo, cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1975         } else {
1976             tcg_gen_mulu2_i32(lo, cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
1977         }
1978         tcg_temp_free(lo);
1979     }
1980 }
1981 
1982 static void translate_neg(DisasContext *dc, const uint32_t arg[],
1983                           const uint32_t par[])
1984 {
1985     if (gen_window_check2(dc, arg[0], arg[1])) {
1986         tcg_gen_neg_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
1987     }
1988 }
1989 
1990 static void translate_nop(DisasContext *dc, const uint32_t arg[],
1991                           const uint32_t par[])
1992 {
1993 }
1994 
1995 static void translate_nsa(DisasContext *dc, const uint32_t arg[],
1996                           const uint32_t par[])
1997 {
1998     if (gen_window_check2(dc, arg[0], arg[1])) {
1999         tcg_gen_clrsb_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
2000     }
2001 }
2002 
2003 static void translate_nsau(DisasContext *dc, const uint32_t arg[],
2004                            const uint32_t par[])
2005 {
2006     if (gen_window_check2(dc, arg[0], arg[1])) {
2007         tcg_gen_clzi_i32(cpu_R[arg[0]], cpu_R[arg[1]], 32);
2008     }
2009 }
2010 
2011 static void translate_or(DisasContext *dc, const uint32_t arg[],
2012                          const uint32_t par[])
2013 {
2014     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2015         tcg_gen_or_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
2016     }
2017 }
2018 
2019 static void translate_ptlb(DisasContext *dc, const uint32_t arg[],
2020                            const uint32_t par[])
2021 {
2022     if (gen_check_privilege(dc) &&
2023         gen_window_check2(dc, arg[0], arg[1])) {
2024 #ifndef CONFIG_USER_ONLY
2025         TCGv_i32 dtlb = tcg_const_i32(par[0]);
2026 
2027         tcg_gen_movi_i32(cpu_pc, dc->pc);
2028         gen_helper_ptlb(cpu_R[arg[0]], cpu_env, cpu_R[arg[1]], dtlb);
2029         tcg_temp_free(dtlb);
2030 #endif
2031     }
2032 }
2033 
2034 static void gen_zero_check(DisasContext *dc, const uint32_t arg[])
2035 {
2036     TCGLabel *label = gen_new_label();
2037 
2038     tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[2]], 0, label);
2039     gen_exception_cause(dc, INTEGER_DIVIDE_BY_ZERO_CAUSE);
2040     gen_set_label(label);
2041 }
2042 
2043 static void translate_quos(DisasContext *dc, const uint32_t arg[],
2044                            const uint32_t par[])
2045 {
2046     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2047         TCGLabel *label1 = gen_new_label();
2048         TCGLabel *label2 = gen_new_label();
2049 
2050         gen_zero_check(dc, arg);
2051 
2052         tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[1]], 0x80000000,
2053                             label1);
2054         tcg_gen_brcondi_i32(TCG_COND_NE, cpu_R[arg[2]], 0xffffffff,
2055                             label1);
2056         tcg_gen_movi_i32(cpu_R[arg[0]],
2057                          par[0] ? 0x80000000 : 0);
2058         tcg_gen_br(label2);
2059         gen_set_label(label1);
2060         if (par[0]) {
2061             tcg_gen_div_i32(cpu_R[arg[0]],
2062                             cpu_R[arg[1]], cpu_R[arg[2]]);
2063         } else {
2064             tcg_gen_rem_i32(cpu_R[arg[0]],
2065                             cpu_R[arg[1]], cpu_R[arg[2]]);
2066         }
2067         gen_set_label(label2);
2068     }
2069 }
2070 
2071 static void translate_quou(DisasContext *dc, const uint32_t arg[],
2072                            const uint32_t par[])
2073 {
2074     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2075         gen_zero_check(dc, arg);
2076         if (par[0]) {
2077             tcg_gen_divu_i32(cpu_R[arg[0]],
2078                              cpu_R[arg[1]], cpu_R[arg[2]]);
2079         } else {
2080             tcg_gen_remu_i32(cpu_R[arg[0]],
2081                              cpu_R[arg[1]], cpu_R[arg[2]]);
2082         }
2083     }
2084 }
2085 
2086 static void translate_read_impwire(DisasContext *dc, const uint32_t arg[],
2087                                    const uint32_t par[])
2088 {
2089     if (gen_window_check1(dc, arg[0])) {
2090         /* TODO: GPIO32 may be a part of coprocessor */
2091         tcg_gen_movi_i32(cpu_R[arg[0]], 0);
2092     }
2093 }
2094 
2095 static void translate_rer(DisasContext *dc, const uint32_t arg[],
2096                           const uint32_t par[])
2097 {
2098     if (gen_check_privilege(dc) &&
2099         gen_window_check2(dc, arg[0], arg[1])) {
2100         gen_helper_rer(cpu_R[arg[0]], cpu_env, cpu_R[arg[1]]);
2101     }
2102 }
2103 
2104 static void translate_ret(DisasContext *dc, const uint32_t arg[],
2105                           const uint32_t par[])
2106 {
2107     gen_jump(dc, cpu_R[0]);
2108 }
2109 
2110 static void translate_retw(DisasContext *dc, const uint32_t arg[],
2111                            const uint32_t par[])
2112 {
2113     TCGv_i32 tmp = tcg_const_i32(dc->pc);
2114     gen_helper_retw(tmp, cpu_env, tmp);
2115     gen_jump(dc, tmp);
2116     tcg_temp_free(tmp);
2117 }
2118 
2119 static void translate_rfde(DisasContext *dc, const uint32_t arg[],
2120                            const uint32_t par[])
2121 {
2122     if (gen_check_privilege(dc)) {
2123         gen_jump(dc, cpu_SR[dc->config->ndepc ? DEPC : EPC1]);
2124     }
2125 }
2126 
2127 static void translate_rfe(DisasContext *dc, const uint32_t arg[],
2128                           const uint32_t par[])
2129 {
2130     if (gen_check_privilege(dc)) {
2131         tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_EXCM);
2132         gen_check_interrupts(dc);
2133         gen_jump(dc, cpu_SR[EPC1]);
2134     }
2135 }
2136 
2137 static void translate_rfi(DisasContext *dc, const uint32_t arg[],
2138                           const uint32_t par[])
2139 {
2140     if (gen_check_privilege(dc)) {
2141         tcg_gen_mov_i32(cpu_SR[PS], cpu_SR[EPS2 + arg[0] - 2]);
2142         gen_check_interrupts(dc);
2143         gen_jump(dc, cpu_SR[EPC1 + arg[0] - 1]);
2144     }
2145 }
2146 
2147 static void translate_rfw(DisasContext *dc, const uint32_t arg[],
2148                           const uint32_t par[])
2149 {
2150     if (gen_check_privilege(dc)) {
2151         TCGv_i32 tmp = tcg_const_i32(1);
2152 
2153         tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_EXCM);
2154         tcg_gen_shl_i32(tmp, tmp, cpu_SR[WINDOW_BASE]);
2155 
2156         if (par[0]) {
2157             tcg_gen_andc_i32(cpu_SR[WINDOW_START],
2158                              cpu_SR[WINDOW_START], tmp);
2159         } else {
2160             tcg_gen_or_i32(cpu_SR[WINDOW_START],
2161                            cpu_SR[WINDOW_START], tmp);
2162         }
2163 
2164         gen_helper_restore_owb(cpu_env);
2165         gen_check_interrupts(dc);
2166         gen_jump(dc, cpu_SR[EPC1]);
2167 
2168         tcg_temp_free(tmp);
2169     }
2170 }
2171 
2172 static void translate_rotw(DisasContext *dc, const uint32_t arg[],
2173                            const uint32_t par[])
2174 {
2175     if (gen_check_privilege(dc)) {
2176         TCGv_i32 tmp = tcg_const_i32(arg[0]);
2177         gen_helper_rotw(cpu_env, tmp);
2178         tcg_temp_free(tmp);
2179         /* This can change tb->flags, so exit tb */
2180         gen_jumpi_check_loop_end(dc, -1);
2181     }
2182 }
2183 
2184 static void translate_rsil(DisasContext *dc, const uint32_t arg[],
2185                            const uint32_t par[])
2186 {
2187     if (gen_check_privilege(dc) &&
2188         gen_window_check1(dc, arg[0])) {
2189         tcg_gen_mov_i32(cpu_R[arg[0]], cpu_SR[PS]);
2190         tcg_gen_andi_i32(cpu_SR[PS], cpu_SR[PS], ~PS_INTLEVEL);
2191         tcg_gen_ori_i32(cpu_SR[PS], cpu_SR[PS], arg[1]);
2192         gen_check_interrupts(dc);
2193         gen_jumpi_check_loop_end(dc, 0);
2194     }
2195 }
2196 
2197 static void translate_rsr(DisasContext *dc, const uint32_t arg[],
2198                           const uint32_t par[])
2199 {
2200     if (gen_check_sr(dc, par[0], SR_R) &&
2201         (par[0] < 64 || gen_check_privilege(dc)) &&
2202         gen_window_check1(dc, arg[0])) {
2203         if (gen_rsr(dc, cpu_R[arg[0]], par[0])) {
2204             gen_jumpi_check_loop_end(dc, 0);
2205         }
2206     }
2207 }
2208 
2209 static void translate_rtlb(DisasContext *dc, const uint32_t arg[],
2210                            const uint32_t par[])
2211 {
2212     static void (* const helper[])(TCGv_i32 r, TCGv_env env, TCGv_i32 a1,
2213                                    TCGv_i32 a2) = {
2214 #ifndef CONFIG_USER_ONLY
2215         gen_helper_rtlb0,
2216         gen_helper_rtlb1,
2217 #endif
2218     };
2219 
2220     if (gen_check_privilege(dc) &&
2221         gen_window_check2(dc, arg[0], arg[1])) {
2222         TCGv_i32 dtlb = tcg_const_i32(par[0]);
2223 
2224         helper[par[1]](cpu_R[arg[0]], cpu_env, cpu_R[arg[1]], dtlb);
2225         tcg_temp_free(dtlb);
2226     }
2227 }
2228 
2229 static void translate_rur(DisasContext *dc, const uint32_t arg[],
2230                           const uint32_t par[])
2231 {
2232     if (gen_window_check1(dc, arg[0])) {
2233         if (uregnames[par[0]].name) {
2234             tcg_gen_mov_i32(cpu_R[arg[0]], cpu_UR[par[0]]);
2235         } else {
2236             qemu_log_mask(LOG_UNIMP, "RUR %d not implemented, ", par[0]);
2237         }
2238     }
2239 }
2240 
2241 static void translate_setb_expstate(DisasContext *dc, const uint32_t arg[],
2242                                     const uint32_t par[])
2243 {
2244     /* TODO: GPIO32 may be a part of coprocessor */
2245     tcg_gen_ori_i32(cpu_UR[EXPSTATE], cpu_UR[EXPSTATE], 1u << arg[0]);
2246 }
2247 
2248 #ifdef CONFIG_USER_ONLY
2249 static void gen_check_atomctl(DisasContext *dc, TCGv_i32 addr)
2250 {
2251 }
2252 #else
2253 static void gen_check_atomctl(DisasContext *dc, TCGv_i32 addr)
2254 {
2255     TCGv_i32 tpc = tcg_const_i32(dc->pc);
2256 
2257     gen_helper_check_atomctl(cpu_env, tpc, addr);
2258     tcg_temp_free(tpc);
2259 }
2260 #endif
2261 
2262 static void translate_s32c1i(DisasContext *dc, const uint32_t arg[],
2263                              const uint32_t par[])
2264 {
2265     if (gen_window_check2(dc, arg[0], arg[1])) {
2266         TCGv_i32 tmp = tcg_temp_local_new_i32();
2267         TCGv_i32 addr = tcg_temp_local_new_i32();
2268 
2269         tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
2270         tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
2271         gen_load_store_alignment(dc, 2, addr, true);
2272         gen_check_atomctl(dc, addr);
2273         tcg_gen_atomic_cmpxchg_i32(cpu_R[arg[0]], addr, cpu_SR[SCOMPARE1],
2274                                    tmp, dc->cring, MO_32);
2275         tcg_temp_free(addr);
2276         tcg_temp_free(tmp);
2277     }
2278 }
2279 
2280 static void translate_s32e(DisasContext *dc, const uint32_t arg[],
2281                            const uint32_t par[])
2282 {
2283     if (gen_check_privilege(dc) &&
2284         gen_window_check2(dc, arg[0], arg[1])) {
2285         TCGv_i32 addr = tcg_temp_new_i32();
2286 
2287         tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
2288         gen_load_store_alignment(dc, 2, addr, false);
2289         tcg_gen_qemu_st_tl(cpu_R[arg[0]], addr, dc->ring, MO_TEUL);
2290         tcg_temp_free(addr);
2291     }
2292 }
2293 
2294 static void translate_salt(DisasContext *dc, const uint32_t arg[],
2295                            const uint32_t par[])
2296 {
2297     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2298         tcg_gen_setcond_i32(par[0],
2299                             cpu_R[arg[0]],
2300                             cpu_R[arg[1]], cpu_R[arg[2]]);
2301     }
2302 }
2303 
2304 static void translate_sext(DisasContext *dc, const uint32_t arg[],
2305                            const uint32_t par[])
2306 {
2307     if (gen_window_check2(dc, arg[0], arg[1])) {
2308         int shift = 31 - arg[2];
2309 
2310         if (shift == 24) {
2311             tcg_gen_ext8s_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
2312         } else if (shift == 16) {
2313             tcg_gen_ext16s_i32(cpu_R[arg[0]], cpu_R[arg[1]]);
2314         } else {
2315             TCGv_i32 tmp = tcg_temp_new_i32();
2316             tcg_gen_shli_i32(tmp, cpu_R[arg[1]], shift);
2317             tcg_gen_sari_i32(cpu_R[arg[0]], tmp, shift);
2318             tcg_temp_free(tmp);
2319         }
2320     }
2321 }
2322 
2323 static void translate_simcall(DisasContext *dc, const uint32_t arg[],
2324                               const uint32_t par[])
2325 {
2326 #ifndef CONFIG_USER_ONLY
2327     if (semihosting_enabled()) {
2328         if (gen_check_privilege(dc)) {
2329             gen_helper_simcall(cpu_env);
2330         }
2331     } else
2332 #endif
2333     {
2334         qemu_log_mask(LOG_GUEST_ERROR, "SIMCALL but semihosting is disabled\n");
2335         gen_exception_cause(dc, ILLEGAL_INSTRUCTION_CAUSE);
2336     }
2337 }
2338 
2339 /*
2340  * Note: 64 bit ops are used here solely because SAR values
2341  * have range 0..63
2342  */
2343 #define gen_shift_reg(cmd, reg) do { \
2344                     TCGv_i64 tmp = tcg_temp_new_i64(); \
2345                     tcg_gen_extu_i32_i64(tmp, reg); \
2346                     tcg_gen_##cmd##_i64(v, v, tmp); \
2347                     tcg_gen_extrl_i64_i32(cpu_R[arg[0]], v); \
2348                     tcg_temp_free_i64(v); \
2349                     tcg_temp_free_i64(tmp); \
2350                 } while (0)
2351 
2352 #define gen_shift(cmd) gen_shift_reg(cmd, cpu_SR[SAR])
2353 
2354 static void translate_sll(DisasContext *dc, const uint32_t arg[],
2355                           const uint32_t par[])
2356 {
2357     if (gen_window_check2(dc, arg[0], arg[1])) {
2358         if (dc->sar_m32_5bit) {
2359             tcg_gen_shl_i32(cpu_R[arg[0]], cpu_R[arg[1]], dc->sar_m32);
2360         } else {
2361             TCGv_i64 v = tcg_temp_new_i64();
2362             TCGv_i32 s = tcg_const_i32(32);
2363             tcg_gen_sub_i32(s, s, cpu_SR[SAR]);
2364             tcg_gen_andi_i32(s, s, 0x3f);
2365             tcg_gen_extu_i32_i64(v, cpu_R[arg[1]]);
2366             gen_shift_reg(shl, s);
2367             tcg_temp_free(s);
2368         }
2369     }
2370 }
2371 
2372 static void translate_slli(DisasContext *dc, const uint32_t arg[],
2373                            const uint32_t par[])
2374 {
2375     if (gen_window_check2(dc, arg[0], arg[1])) {
2376         if (arg[2] == 32) {
2377             qemu_log_mask(LOG_GUEST_ERROR, "slli a%d, a%d, 32 is undefined",
2378                           arg[0], arg[1]);
2379         }
2380         tcg_gen_shli_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2] & 0x1f);
2381     }
2382 }
2383 
2384 static void translate_sra(DisasContext *dc, const uint32_t arg[],
2385                           const uint32_t par[])
2386 {
2387     if (gen_window_check2(dc, arg[0], arg[1])) {
2388         if (dc->sar_m32_5bit) {
2389             tcg_gen_sar_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_SR[SAR]);
2390         } else {
2391             TCGv_i64 v = tcg_temp_new_i64();
2392             tcg_gen_ext_i32_i64(v, cpu_R[arg[1]]);
2393             gen_shift(sar);
2394         }
2395     }
2396 }
2397 
2398 static void translate_srai(DisasContext *dc, const uint32_t arg[],
2399                            const uint32_t par[])
2400 {
2401     if (gen_window_check2(dc, arg[0], arg[1])) {
2402         tcg_gen_sari_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
2403     }
2404 }
2405 
2406 static void translate_src(DisasContext *dc, const uint32_t arg[],
2407                           const uint32_t par[])
2408 {
2409     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2410         TCGv_i64 v = tcg_temp_new_i64();
2411         tcg_gen_concat_i32_i64(v, cpu_R[arg[2]], cpu_R[arg[1]]);
2412         gen_shift(shr);
2413     }
2414 }
2415 
2416 static void translate_srl(DisasContext *dc, const uint32_t arg[],
2417                           const uint32_t par[])
2418 {
2419     if (gen_window_check2(dc, arg[0], arg[1])) {
2420         if (dc->sar_m32_5bit) {
2421             tcg_gen_shr_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_SR[SAR]);
2422         } else {
2423             TCGv_i64 v = tcg_temp_new_i64();
2424             tcg_gen_extu_i32_i64(v, cpu_R[arg[1]]);
2425             gen_shift(shr);
2426         }
2427     }
2428 }
2429 
2430 #undef gen_shift
2431 #undef gen_shift_reg
2432 
2433 static void translate_srli(DisasContext *dc, const uint32_t arg[],
2434                            const uint32_t par[])
2435 {
2436     if (gen_window_check2(dc, arg[0], arg[1])) {
2437         tcg_gen_shri_i32(cpu_R[arg[0]], cpu_R[arg[1]], arg[2]);
2438     }
2439 }
2440 
2441 static void translate_ssa8b(DisasContext *dc, const uint32_t arg[],
2442                             const uint32_t par[])
2443 {
2444     if (gen_window_check1(dc, arg[0])) {
2445         TCGv_i32 tmp = tcg_temp_new_i32();
2446         tcg_gen_shli_i32(tmp, cpu_R[arg[0]], 3);
2447         gen_left_shift_sar(dc, tmp);
2448         tcg_temp_free(tmp);
2449     }
2450 }
2451 
2452 static void translate_ssa8l(DisasContext *dc, const uint32_t arg[],
2453                             const uint32_t par[])
2454 {
2455     if (gen_window_check1(dc, arg[0])) {
2456         TCGv_i32 tmp = tcg_temp_new_i32();
2457         tcg_gen_shli_i32(tmp, cpu_R[arg[0]], 3);
2458         gen_right_shift_sar(dc, tmp);
2459         tcg_temp_free(tmp);
2460     }
2461 }
2462 
2463 static void translate_ssai(DisasContext *dc, const uint32_t arg[],
2464                            const uint32_t par[])
2465 {
2466     TCGv_i32 tmp = tcg_const_i32(arg[0]);
2467     gen_right_shift_sar(dc, tmp);
2468     tcg_temp_free(tmp);
2469 }
2470 
2471 static void translate_ssl(DisasContext *dc, const uint32_t arg[],
2472                           const uint32_t par[])
2473 {
2474     if (gen_window_check1(dc, arg[0])) {
2475         gen_left_shift_sar(dc, cpu_R[arg[0]]);
2476     }
2477 }
2478 
2479 static void translate_ssr(DisasContext *dc, const uint32_t arg[],
2480                           const uint32_t par[])
2481 {
2482     if (gen_window_check1(dc, arg[0])) {
2483         gen_right_shift_sar(dc, cpu_R[arg[0]]);
2484     }
2485 }
2486 
2487 static void translate_sub(DisasContext *dc, const uint32_t arg[],
2488                           const uint32_t par[])
2489 {
2490     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2491         tcg_gen_sub_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
2492     }
2493 }
2494 
2495 static void translate_subx(DisasContext *dc, const uint32_t arg[],
2496                            const uint32_t par[])
2497 {
2498     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2499         TCGv_i32 tmp = tcg_temp_new_i32();
2500         tcg_gen_shli_i32(tmp, cpu_R[arg[1]], par[0]);
2501         tcg_gen_sub_i32(cpu_R[arg[0]], tmp, cpu_R[arg[2]]);
2502         tcg_temp_free(tmp);
2503     }
2504 }
2505 
2506 static void translate_syscall(DisasContext *dc, const uint32_t arg[],
2507                               const uint32_t par[])
2508 {
2509     gen_exception_cause(dc, SYSCALL_CAUSE);
2510 }
2511 
2512 static void translate_waiti(DisasContext *dc, const uint32_t arg[],
2513                             const uint32_t par[])
2514 {
2515     if (gen_check_privilege(dc)) {
2516 #ifndef CONFIG_USER_ONLY
2517         gen_waiti(dc, arg[0]);
2518 #endif
2519     }
2520 }
2521 
2522 static void translate_wtlb(DisasContext *dc, const uint32_t arg[],
2523                            const uint32_t par[])
2524 {
2525     if (gen_check_privilege(dc) &&
2526         gen_window_check2(dc, arg[0], arg[1])) {
2527 #ifndef CONFIG_USER_ONLY
2528         TCGv_i32 dtlb = tcg_const_i32(par[0]);
2529 
2530         gen_helper_wtlb(cpu_env, cpu_R[arg[0]], cpu_R[arg[1]], dtlb);
2531         /* This could change memory mapping, so exit tb */
2532         gen_jumpi_check_loop_end(dc, -1);
2533         tcg_temp_free(dtlb);
2534 #endif
2535     }
2536 }
2537 
2538 static void translate_wer(DisasContext *dc, const uint32_t arg[],
2539                           const uint32_t par[])
2540 {
2541     if (gen_check_privilege(dc) &&
2542         gen_window_check2(dc, arg[0], arg[1])) {
2543         gen_helper_wer(cpu_env, cpu_R[arg[0]], cpu_R[arg[1]]);
2544     }
2545 }
2546 
2547 static void translate_wrmsk_expstate(DisasContext *dc, const uint32_t arg[],
2548                                      const uint32_t par[])
2549 {
2550     if (gen_window_check2(dc, arg[0], arg[1])) {
2551         /* TODO: GPIO32 may be a part of coprocessor */
2552         tcg_gen_and_i32(cpu_UR[EXPSTATE], cpu_R[arg[0]], cpu_R[arg[1]]);
2553     }
2554 }
2555 
2556 static void translate_wsr(DisasContext *dc, const uint32_t arg[],
2557                           const uint32_t par[])
2558 {
2559     if (gen_check_sr(dc, par[0], SR_W) &&
2560         (par[0] < 64 || gen_check_privilege(dc)) &&
2561         gen_window_check1(dc, arg[0])) {
2562         gen_wsr(dc, par[0], cpu_R[arg[0]]);
2563     }
2564 }
2565 
2566 static void translate_wur(DisasContext *dc, const uint32_t arg[],
2567                           const uint32_t par[])
2568 {
2569     if (gen_window_check1(dc, arg[0])) {
2570         if (uregnames[par[0]].name) {
2571             gen_wur(par[0], cpu_R[arg[0]]);
2572         } else {
2573             qemu_log_mask(LOG_UNIMP, "WUR %d not implemented, ", par[0]);
2574         }
2575     }
2576 }
2577 
2578 static void translate_xor(DisasContext *dc, const uint32_t arg[],
2579                           const uint32_t par[])
2580 {
2581     if (gen_window_check3(dc, arg[0], arg[1], arg[2])) {
2582         tcg_gen_xor_i32(cpu_R[arg[0]], cpu_R[arg[1]], cpu_R[arg[2]]);
2583     }
2584 }
2585 
2586 static void translate_xsr(DisasContext *dc, const uint32_t arg[],
2587                           const uint32_t par[])
2588 {
2589     if (gen_check_sr(dc, par[0], SR_X) &&
2590         (par[0] < 64 || gen_check_privilege(dc)) &&
2591         gen_window_check1(dc, arg[0])) {
2592         TCGv_i32 tmp = tcg_temp_new_i32();
2593         bool rsr_end, wsr_end;
2594 
2595         tcg_gen_mov_i32(tmp, cpu_R[arg[0]]);
2596         rsr_end = gen_rsr(dc, cpu_R[arg[0]], par[0]);
2597         wsr_end = gen_wsr(dc, par[0], tmp);
2598         tcg_temp_free(tmp);
2599         if (rsr_end && !wsr_end) {
2600             gen_jumpi_check_loop_end(dc, 0);
2601         }
2602     }
2603 }
2604 
2605 static const XtensaOpcodeOps core_ops[] = {
2606     {
2607         .name = "abs",
2608         .translate = translate_abs,
2609     }, {
2610         .name = "add",
2611         .translate = translate_add,
2612     }, {
2613         .name = "add.n",
2614         .translate = translate_add,
2615     }, {
2616         .name = "addi",
2617         .translate = translate_addi,
2618     }, {
2619         .name = "addi.n",
2620         .translate = translate_addi,
2621     }, {
2622         .name = "addmi",
2623         .translate = translate_addi,
2624     }, {
2625         .name = "addx2",
2626         .translate = translate_addx,
2627         .par = (const uint32_t[]){1},
2628     }, {
2629         .name = "addx4",
2630         .translate = translate_addx,
2631         .par = (const uint32_t[]){2},
2632     }, {
2633         .name = "addx8",
2634         .translate = translate_addx,
2635         .par = (const uint32_t[]){3},
2636     }, {
2637         .name = "all4",
2638         .translate = translate_all,
2639         .par = (const uint32_t[]){true, 4},
2640     }, {
2641         .name = "all8",
2642         .translate = translate_all,
2643         .par = (const uint32_t[]){true, 8},
2644     }, {
2645         .name = "and",
2646         .translate = translate_and,
2647     }, {
2648         .name = "andb",
2649         .translate = translate_boolean,
2650         .par = (const uint32_t[]){BOOLEAN_AND},
2651     }, {
2652         .name = "andbc",
2653         .translate = translate_boolean,
2654         .par = (const uint32_t[]){BOOLEAN_ANDC},
2655     }, {
2656         .name = "any4",
2657         .translate = translate_all,
2658         .par = (const uint32_t[]){false, 4},
2659     }, {
2660         .name = "any8",
2661         .translate = translate_all,
2662         .par = (const uint32_t[]){false, 8},
2663     }, {
2664         .name = "ball",
2665         .translate = translate_ball,
2666         .par = (const uint32_t[]){TCG_COND_EQ},
2667     }, {
2668         .name = "bany",
2669         .translate = translate_bany,
2670         .par = (const uint32_t[]){TCG_COND_NE},
2671     }, {
2672         .name = "bbc",
2673         .translate = translate_bb,
2674         .par = (const uint32_t[]){TCG_COND_EQ},
2675     }, {
2676         .name = "bbci",
2677         .translate = translate_bbi,
2678         .par = (const uint32_t[]){TCG_COND_EQ},
2679     }, {
2680         .name = "bbs",
2681         .translate = translate_bb,
2682         .par = (const uint32_t[]){TCG_COND_NE},
2683     }, {
2684         .name = "bbsi",
2685         .translate = translate_bbi,
2686         .par = (const uint32_t[]){TCG_COND_NE},
2687     }, {
2688         .name = "beq",
2689         .translate = translate_b,
2690         .par = (const uint32_t[]){TCG_COND_EQ},
2691     }, {
2692         .name = "beqi",
2693         .translate = translate_bi,
2694         .par = (const uint32_t[]){TCG_COND_EQ},
2695     }, {
2696         .name = "beqz",
2697         .translate = translate_bz,
2698         .par = (const uint32_t[]){TCG_COND_EQ},
2699     }, {
2700         .name = "beqz.n",
2701         .translate = translate_bz,
2702         .par = (const uint32_t[]){TCG_COND_EQ},
2703     }, {
2704         .name = "bf",
2705         .translate = translate_bp,
2706         .par = (const uint32_t[]){TCG_COND_EQ},
2707     }, {
2708         .name = "bge",
2709         .translate = translate_b,
2710         .par = (const uint32_t[]){TCG_COND_GE},
2711     }, {
2712         .name = "bgei",
2713         .translate = translate_bi,
2714         .par = (const uint32_t[]){TCG_COND_GE},
2715     }, {
2716         .name = "bgeu",
2717         .translate = translate_b,
2718         .par = (const uint32_t[]){TCG_COND_GEU},
2719     }, {
2720         .name = "bgeui",
2721         .translate = translate_bi,
2722         .par = (const uint32_t[]){TCG_COND_GEU},
2723     }, {
2724         .name = "bgez",
2725         .translate = translate_bz,
2726         .par = (const uint32_t[]){TCG_COND_GE},
2727     }, {
2728         .name = "blt",
2729         .translate = translate_b,
2730         .par = (const uint32_t[]){TCG_COND_LT},
2731     }, {
2732         .name = "blti",
2733         .translate = translate_bi,
2734         .par = (const uint32_t[]){TCG_COND_LT},
2735     }, {
2736         .name = "bltu",
2737         .translate = translate_b,
2738         .par = (const uint32_t[]){TCG_COND_LTU},
2739     }, {
2740         .name = "bltui",
2741         .translate = translate_bi,
2742         .par = (const uint32_t[]){TCG_COND_LTU},
2743     }, {
2744         .name = "bltz",
2745         .translate = translate_bz,
2746         .par = (const uint32_t[]){TCG_COND_LT},
2747     }, {
2748         .name = "bnall",
2749         .translate = translate_ball,
2750         .par = (const uint32_t[]){TCG_COND_NE},
2751     }, {
2752         .name = "bne",
2753         .translate = translate_b,
2754         .par = (const uint32_t[]){TCG_COND_NE},
2755     }, {
2756         .name = "bnei",
2757         .translate = translate_bi,
2758         .par = (const uint32_t[]){TCG_COND_NE},
2759     }, {
2760         .name = "bnez",
2761         .translate = translate_bz,
2762         .par = (const uint32_t[]){TCG_COND_NE},
2763     }, {
2764         .name = "bnez.n",
2765         .translate = translate_bz,
2766         .par = (const uint32_t[]){TCG_COND_NE},
2767     }, {
2768         .name = "bnone",
2769         .translate = translate_bany,
2770         .par = (const uint32_t[]){TCG_COND_EQ},
2771     }, {
2772         .name = "break",
2773         .translate = translate_break,
2774         .par = (const uint32_t[]){DEBUGCAUSE_BI},
2775     }, {
2776         .name = "break.n",
2777         .translate = translate_break,
2778         .par = (const uint32_t[]){DEBUGCAUSE_BN},
2779     }, {
2780         .name = "bt",
2781         .translate = translate_bp,
2782         .par = (const uint32_t[]){TCG_COND_NE},
2783     }, {
2784         .name = "call0",
2785         .translate = translate_call0,
2786     }, {
2787         .name = "call12",
2788         .translate = translate_callw,
2789         .par = (const uint32_t[]){3},
2790     }, {
2791         .name = "call4",
2792         .translate = translate_callw,
2793         .par = (const uint32_t[]){1},
2794     }, {
2795         .name = "call8",
2796         .translate = translate_callw,
2797         .par = (const uint32_t[]){2},
2798     }, {
2799         .name = "callx0",
2800         .translate = translate_callx0,
2801     }, {
2802         .name = "callx12",
2803         .translate = translate_callxw,
2804         .par = (const uint32_t[]){3},
2805     }, {
2806         .name = "callx4",
2807         .translate = translate_callxw,
2808         .par = (const uint32_t[]){1},
2809     }, {
2810         .name = "callx8",
2811         .translate = translate_callxw,
2812         .par = (const uint32_t[]){2},
2813     }, {
2814         .name = "clamps",
2815         .translate = translate_clamps,
2816     }, {
2817         .name = "clrb_expstate",
2818         .translate = translate_clrb_expstate,
2819     }, {
2820         .name = "const16",
2821         .translate = translate_const16,
2822     }, {
2823         .name = "depbits",
2824         .translate = translate_depbits,
2825     }, {
2826         .name = "dhi",
2827         .translate = translate_dcache,
2828         .par = (const uint32_t[]){true, true},
2829     }, {
2830         .name = "dhu",
2831         .translate = translate_dcache,
2832         .par = (const uint32_t[]){true, true},
2833     }, {
2834         .name = "dhwb",
2835         .translate = translate_dcache,
2836         .par = (const uint32_t[]){false, true},
2837     }, {
2838         .name = "dhwbi",
2839         .translate = translate_dcache,
2840         .par = (const uint32_t[]){false, true},
2841     }, {
2842         .name = "dii",
2843         .translate = translate_dcache,
2844         .par = (const uint32_t[]){true, false},
2845     }, {
2846         .name = "diu",
2847         .translate = translate_dcache,
2848         .par = (const uint32_t[]){true, false},
2849     }, {
2850         .name = "diwb",
2851         .translate = translate_dcache,
2852         .par = (const uint32_t[]){true, false},
2853     }, {
2854         .name = "diwbi",
2855         .translate = translate_dcache,
2856         .par = (const uint32_t[]){true, false},
2857     }, {
2858         .name = "dpfl",
2859         .translate = translate_dcache,
2860         .par = (const uint32_t[]){true, true},
2861     }, {
2862         .name = "dpfr",
2863         .translate = translate_dcache,
2864         .par = (const uint32_t[]){false, false},
2865     }, {
2866         .name = "dpfro",
2867         .translate = translate_dcache,
2868         .par = (const uint32_t[]){false, false},
2869     }, {
2870         .name = "dpfw",
2871         .translate = translate_dcache,
2872         .par = (const uint32_t[]){false, false},
2873     }, {
2874         .name = "dpfwo",
2875         .translate = translate_dcache,
2876         .par = (const uint32_t[]){false, false},
2877     }, {
2878         .name = "dsync",
2879         .translate = translate_nop,
2880     }, {
2881         .name = "entry",
2882         .translate = translate_entry,
2883     }, {
2884         .name = "esync",
2885         .translate = translate_nop,
2886     }, {
2887         .name = "excw",
2888         .translate = translate_nop,
2889     }, {
2890         .name = "extui",
2891         .translate = translate_extui,
2892     }, {
2893         .name = "extw",
2894         .translate = translate_memw,
2895     }, {
2896         .name = "hwwdtlba",
2897         .translate = translate_ill,
2898     }, {
2899         .name = "hwwitlba",
2900         .translate = translate_ill,
2901     }, {
2902         .name = "idtlb",
2903         .translate = translate_itlb,
2904         .par = (const uint32_t[]){true},
2905     }, {
2906         .name = "ihi",
2907         .translate = translate_icache,
2908         .par = (const uint32_t[]){false, true},
2909     }, {
2910         .name = "ihu",
2911         .translate = translate_icache,
2912         .par = (const uint32_t[]){true, true},
2913     }, {
2914         .name = "iii",
2915         .translate = translate_icache,
2916         .par = (const uint32_t[]){true, false},
2917     }, {
2918         .name = "iitlb",
2919         .translate = translate_itlb,
2920         .par = (const uint32_t[]){false},
2921     }, {
2922         .name = "iiu",
2923         .translate = translate_icache,
2924         .par = (const uint32_t[]){true, false},
2925     }, {
2926         .name = "ill",
2927         .translate = translate_ill,
2928     }, {
2929         .name = "ill.n",
2930         .translate = translate_ill,
2931     }, {
2932         .name = "ipf",
2933         .translate = translate_icache,
2934         .par = (const uint32_t[]){false, false},
2935     }, {
2936         .name = "ipfl",
2937         .translate = translate_icache,
2938         .par = (const uint32_t[]){true, true},
2939     }, {
2940         .name = "isync",
2941         .translate = translate_nop,
2942     }, {
2943         .name = "j",
2944         .translate = translate_j,
2945     }, {
2946         .name = "jx",
2947         .translate = translate_jx,
2948     }, {
2949         .name = "l16si",
2950         .translate = translate_ldst,
2951         .par = (const uint32_t[]){MO_TESW, false, false},
2952     }, {
2953         .name = "l16ui",
2954         .translate = translate_ldst,
2955         .par = (const uint32_t[]){MO_TEUW, false, false},
2956     }, {
2957         .name = "l32ai",
2958         .translate = translate_ldst,
2959         .par = (const uint32_t[]){MO_TEUL, true, false},
2960     }, {
2961         .name = "l32e",
2962         .translate = translate_l32e,
2963     }, {
2964         .name = "l32i",
2965         .translate = translate_ldst,
2966         .par = (const uint32_t[]){MO_TEUL, false, false},
2967     }, {
2968         .name = "l32i.n",
2969         .translate = translate_ldst,
2970         .par = (const uint32_t[]){MO_TEUL, false, false},
2971     }, {
2972         .name = "l32r",
2973         .translate = translate_l32r,
2974     }, {
2975         .name = "l8ui",
2976         .translate = translate_ldst,
2977         .par = (const uint32_t[]){MO_UB, false, false},
2978     }, {
2979         .name = "lddec",
2980         .translate = translate_mac16,
2981         .par = (const uint32_t[]){MAC16_NONE, 0, 0, -4},
2982     }, {
2983         .name = "ldinc",
2984         .translate = translate_mac16,
2985         .par = (const uint32_t[]){MAC16_NONE, 0, 0, 4},
2986     }, {
2987         .name = "ldpte",
2988         .translate = translate_ill,
2989     }, {
2990         .name = "loop",
2991         .translate = translate_loop,
2992         .par = (const uint32_t[]){TCG_COND_NEVER},
2993     }, {
2994         .name = "loopgtz",
2995         .translate = translate_loop,
2996         .par = (const uint32_t[]){TCG_COND_GT},
2997     }, {
2998         .name = "loopnez",
2999         .translate = translate_loop,
3000         .par = (const uint32_t[]){TCG_COND_NE},
3001     }, {
3002         .name = "max",
3003         .translate = translate_smax,
3004     }, {
3005         .name = "maxu",
3006         .translate = translate_umax,
3007     }, {
3008         .name = "memw",
3009         .translate = translate_memw,
3010     }, {
3011         .name = "min",
3012         .translate = translate_smin,
3013     }, {
3014         .name = "minu",
3015         .translate = translate_umin,
3016     }, {
3017         .name = "mov",
3018         .translate = translate_mov,
3019     }, {
3020         .name = "mov.n",
3021         .translate = translate_mov,
3022     }, {
3023         .name = "moveqz",
3024         .translate = translate_movcond,
3025         .par = (const uint32_t[]){TCG_COND_EQ},
3026     }, {
3027         .name = "movf",
3028         .translate = translate_movp,
3029         .par = (const uint32_t[]){TCG_COND_EQ},
3030     }, {
3031         .name = "movgez",
3032         .translate = translate_movcond,
3033         .par = (const uint32_t[]){TCG_COND_GE},
3034     }, {
3035         .name = "movi",
3036         .translate = translate_movi,
3037     }, {
3038         .name = "movi.n",
3039         .translate = translate_movi,
3040     }, {
3041         .name = "movltz",
3042         .translate = translate_movcond,
3043         .par = (const uint32_t[]){TCG_COND_LT},
3044     }, {
3045         .name = "movnez",
3046         .translate = translate_movcond,
3047         .par = (const uint32_t[]){TCG_COND_NE},
3048     }, {
3049         .name = "movsp",
3050         .translate = translate_movsp,
3051     }, {
3052         .name = "movt",
3053         .translate = translate_movp,
3054         .par = (const uint32_t[]){TCG_COND_NE},
3055     }, {
3056         .name = "mul.aa.hh",
3057         .translate = translate_mac16,
3058         .par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_HH, 0},
3059     }, {
3060         .name = "mul.aa.hl",
3061         .translate = translate_mac16,
3062         .par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_HL, 0},
3063     }, {
3064         .name = "mul.aa.lh",
3065         .translate = translate_mac16,
3066         .par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_LH, 0},
3067     }, {
3068         .name = "mul.aa.ll",
3069         .translate = translate_mac16,
3070         .par = (const uint32_t[]){MAC16_MUL, MAC16_AA, MAC16_LL, 0},
3071     }, {
3072         .name = "mul.ad.hh",
3073         .translate = translate_mac16,
3074         .par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_HH, 0},
3075     }, {
3076         .name = "mul.ad.hl",
3077         .translate = translate_mac16,
3078         .par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_HL, 0},
3079     }, {
3080         .name = "mul.ad.lh",
3081         .translate = translate_mac16,
3082         .par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_LH, 0},
3083     }, {
3084         .name = "mul.ad.ll",
3085         .translate = translate_mac16,
3086         .par = (const uint32_t[]){MAC16_MUL, MAC16_AD, MAC16_LL, 0},
3087     }, {
3088         .name = "mul.da.hh",
3089         .translate = translate_mac16,
3090         .par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_HH, 0},
3091     }, {
3092         .name = "mul.da.hl",
3093         .translate = translate_mac16,
3094         .par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_HL, 0},
3095     }, {
3096         .name = "mul.da.lh",
3097         .translate = translate_mac16,
3098         .par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_LH, 0},
3099     }, {
3100         .name = "mul.da.ll",
3101         .translate = translate_mac16,
3102         .par = (const uint32_t[]){MAC16_MUL, MAC16_DA, MAC16_LL, 0},
3103     }, {
3104         .name = "mul.dd.hh",
3105         .translate = translate_mac16,
3106         .par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_HH, 0},
3107     }, {
3108         .name = "mul.dd.hl",
3109         .translate = translate_mac16,
3110         .par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_HL, 0},
3111     }, {
3112         .name = "mul.dd.lh",
3113         .translate = translate_mac16,
3114         .par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_LH, 0},
3115     }, {
3116         .name = "mul.dd.ll",
3117         .translate = translate_mac16,
3118         .par = (const uint32_t[]){MAC16_MUL, MAC16_DD, MAC16_LL, 0},
3119     }, {
3120         .name = "mul16s",
3121         .translate = translate_mul16,
3122         .par = (const uint32_t[]){true},
3123     }, {
3124         .name = "mul16u",
3125         .translate = translate_mul16,
3126         .par = (const uint32_t[]){false},
3127     }, {
3128         .name = "mula.aa.hh",
3129         .translate = translate_mac16,
3130         .par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_HH, 0},
3131     }, {
3132         .name = "mula.aa.hl",
3133         .translate = translate_mac16,
3134         .par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_HL, 0},
3135     }, {
3136         .name = "mula.aa.lh",
3137         .translate = translate_mac16,
3138         .par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_LH, 0},
3139     }, {
3140         .name = "mula.aa.ll",
3141         .translate = translate_mac16,
3142         .par = (const uint32_t[]){MAC16_MULA, MAC16_AA, MAC16_LL, 0},
3143     }, {
3144         .name = "mula.ad.hh",
3145         .translate = translate_mac16,
3146         .par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_HH, 0},
3147     }, {
3148         .name = "mula.ad.hl",
3149         .translate = translate_mac16,
3150         .par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_HL, 0},
3151     }, {
3152         .name = "mula.ad.lh",
3153         .translate = translate_mac16,
3154         .par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_LH, 0},
3155     }, {
3156         .name = "mula.ad.ll",
3157         .translate = translate_mac16,
3158         .par = (const uint32_t[]){MAC16_MULA, MAC16_AD, MAC16_LL, 0},
3159     }, {
3160         .name = "mula.da.hh",
3161         .translate = translate_mac16,
3162         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, 0},
3163     }, {
3164         .name = "mula.da.hh.lddec",
3165         .translate = translate_mac16,
3166         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, -4},
3167     }, {
3168         .name = "mula.da.hh.ldinc",
3169         .translate = translate_mac16,
3170         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HH, 4},
3171     }, {
3172         .name = "mula.da.hl",
3173         .translate = translate_mac16,
3174         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, 0},
3175     }, {
3176         .name = "mula.da.hl.lddec",
3177         .translate = translate_mac16,
3178         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, -4},
3179     }, {
3180         .name = "mula.da.hl.ldinc",
3181         .translate = translate_mac16,
3182         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_HL, 4},
3183     }, {
3184         .name = "mula.da.lh",
3185         .translate = translate_mac16,
3186         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, 0},
3187     }, {
3188         .name = "mula.da.lh.lddec",
3189         .translate = translate_mac16,
3190         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, -4},
3191     }, {
3192         .name = "mula.da.lh.ldinc",
3193         .translate = translate_mac16,
3194         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LH, 4},
3195     }, {
3196         .name = "mula.da.ll",
3197         .translate = translate_mac16,
3198         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, 0},
3199     }, {
3200         .name = "mula.da.ll.lddec",
3201         .translate = translate_mac16,
3202         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, -4},
3203     }, {
3204         .name = "mula.da.ll.ldinc",
3205         .translate = translate_mac16,
3206         .par = (const uint32_t[]){MAC16_MULA, MAC16_DA, MAC16_LL, 4},
3207     }, {
3208         .name = "mula.dd.hh",
3209         .translate = translate_mac16,
3210         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, 0},
3211     }, {
3212         .name = "mula.dd.hh.lddec",
3213         .translate = translate_mac16,
3214         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, -4},
3215     }, {
3216         .name = "mula.dd.hh.ldinc",
3217         .translate = translate_mac16,
3218         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HH, 4},
3219     }, {
3220         .name = "mula.dd.hl",
3221         .translate = translate_mac16,
3222         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, 0},
3223     }, {
3224         .name = "mula.dd.hl.lddec",
3225         .translate = translate_mac16,
3226         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, -4},
3227     }, {
3228         .name = "mula.dd.hl.ldinc",
3229         .translate = translate_mac16,
3230         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_HL, 4},
3231     }, {
3232         .name = "mula.dd.lh",
3233         .translate = translate_mac16,
3234         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, 0},
3235     }, {
3236         .name = "mula.dd.lh.lddec",
3237         .translate = translate_mac16,
3238         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, -4},
3239     }, {
3240         .name = "mula.dd.lh.ldinc",
3241         .translate = translate_mac16,
3242         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LH, 4},
3243     }, {
3244         .name = "mula.dd.ll",
3245         .translate = translate_mac16,
3246         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, 0},
3247     }, {
3248         .name = "mula.dd.ll.lddec",
3249         .translate = translate_mac16,
3250         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, -4},
3251     }, {
3252         .name = "mula.dd.ll.ldinc",
3253         .translate = translate_mac16,
3254         .par = (const uint32_t[]){MAC16_MULA, MAC16_DD, MAC16_LL, 4},
3255     }, {
3256         .name = "mull",
3257         .translate = translate_mull,
3258     }, {
3259         .name = "muls.aa.hh",
3260         .translate = translate_mac16,
3261         .par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_HH, 0},
3262     }, {
3263         .name = "muls.aa.hl",
3264         .translate = translate_mac16,
3265         .par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_HL, 0},
3266     }, {
3267         .name = "muls.aa.lh",
3268         .translate = translate_mac16,
3269         .par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_LH, 0},
3270     }, {
3271         .name = "muls.aa.ll",
3272         .translate = translate_mac16,
3273         .par = (const uint32_t[]){MAC16_MULS, MAC16_AA, MAC16_LL, 0},
3274     }, {
3275         .name = "muls.ad.hh",
3276         .translate = translate_mac16,
3277         .par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_HH, 0},
3278     }, {
3279         .name = "muls.ad.hl",
3280         .translate = translate_mac16,
3281         .par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_HL, 0},
3282     }, {
3283         .name = "muls.ad.lh",
3284         .translate = translate_mac16,
3285         .par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_LH, 0},
3286     }, {
3287         .name = "muls.ad.ll",
3288         .translate = translate_mac16,
3289         .par = (const uint32_t[]){MAC16_MULS, MAC16_AD, MAC16_LL, 0},
3290     }, {
3291         .name = "muls.da.hh",
3292         .translate = translate_mac16,
3293         .par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_HH, 0},
3294     }, {
3295         .name = "muls.da.hl",
3296         .translate = translate_mac16,
3297         .par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_HL, 0},
3298     }, {
3299         .name = "muls.da.lh",
3300         .translate = translate_mac16,
3301         .par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_LH, 0},
3302     }, {
3303         .name = "muls.da.ll",
3304         .translate = translate_mac16,
3305         .par = (const uint32_t[]){MAC16_MULS, MAC16_DA, MAC16_LL, 0},
3306     }, {
3307         .name = "muls.dd.hh",
3308         .translate = translate_mac16,
3309         .par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_HH, 0},
3310     }, {
3311         .name = "muls.dd.hl",
3312         .translate = translate_mac16,
3313         .par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_HL, 0},
3314     }, {
3315         .name = "muls.dd.lh",
3316         .translate = translate_mac16,
3317         .par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_LH, 0},
3318     }, {
3319         .name = "muls.dd.ll",
3320         .translate = translate_mac16,
3321         .par = (const uint32_t[]){MAC16_MULS, MAC16_DD, MAC16_LL, 0},
3322     }, {
3323         .name = "mulsh",
3324         .translate = translate_mulh,
3325         .par = (const uint32_t[]){true},
3326     }, {
3327         .name = "muluh",
3328         .translate = translate_mulh,
3329         .par = (const uint32_t[]){false},
3330     }, {
3331         .name = "neg",
3332         .translate = translate_neg,
3333     }, {
3334         .name = "nop",
3335         .translate = translate_nop,
3336     }, {
3337         .name = "nop.n",
3338         .translate = translate_nop,
3339     }, {
3340         .name = "nsa",
3341         .translate = translate_nsa,
3342     }, {
3343         .name = "nsau",
3344         .translate = translate_nsau,
3345     }, {
3346         .name = "or",
3347         .translate = translate_or,
3348     }, {
3349         .name = "orb",
3350         .translate = translate_boolean,
3351         .par = (const uint32_t[]){BOOLEAN_OR},
3352     }, {
3353         .name = "orbc",
3354         .translate = translate_boolean,
3355         .par = (const uint32_t[]){BOOLEAN_ORC},
3356     }, {
3357         .name = "pdtlb",
3358         .translate = translate_ptlb,
3359         .par = (const uint32_t[]){true},
3360     }, {
3361         .name = "pitlb",
3362         .translate = translate_ptlb,
3363         .par = (const uint32_t[]){false},
3364     }, {
3365         .name = "quos",
3366         .translate = translate_quos,
3367         .par = (const uint32_t[]){true},
3368     }, {
3369         .name = "quou",
3370         .translate = translate_quou,
3371         .par = (const uint32_t[]){true},
3372     }, {
3373         .name = "rdtlb0",
3374         .translate = translate_rtlb,
3375         .par = (const uint32_t[]){true, 0},
3376     }, {
3377         .name = "rdtlb1",
3378         .translate = translate_rtlb,
3379         .par = (const uint32_t[]){true, 1},
3380     }, {
3381         .name = "read_impwire",
3382         .translate = translate_read_impwire,
3383     }, {
3384         .name = "rems",
3385         .translate = translate_quos,
3386         .par = (const uint32_t[]){false},
3387     }, {
3388         .name = "remu",
3389         .translate = translate_quou,
3390         .par = (const uint32_t[]){false},
3391     }, {
3392         .name = "rer",
3393         .translate = translate_rer,
3394     }, {
3395         .name = "ret",
3396         .translate = translate_ret,
3397     }, {
3398         .name = "ret.n",
3399         .translate = translate_ret,
3400     }, {
3401         .name = "retw",
3402         .translate = translate_retw,
3403     }, {
3404         .name = "retw.n",
3405         .translate = translate_retw,
3406     }, {
3407         .name = "rfdd",
3408         .translate = translate_ill,
3409     }, {
3410         .name = "rfde",
3411         .translate = translate_rfde,
3412     }, {
3413         .name = "rfdo",
3414         .translate = translate_ill,
3415     }, {
3416         .name = "rfe",
3417         .translate = translate_rfe,
3418     }, {
3419         .name = "rfi",
3420         .translate = translate_rfi,
3421     }, {
3422         .name = "rfwo",
3423         .translate = translate_rfw,
3424         .par = (const uint32_t[]){true},
3425     }, {
3426         .name = "rfwu",
3427         .translate = translate_rfw,
3428         .par = (const uint32_t[]){false},
3429     }, {
3430         .name = "ritlb0",
3431         .translate = translate_rtlb,
3432         .par = (const uint32_t[]){false, 0},
3433     }, {
3434         .name = "ritlb1",
3435         .translate = translate_rtlb,
3436         .par = (const uint32_t[]){false, 1},
3437     }, {
3438         .name = "rotw",
3439         .translate = translate_rotw,
3440     }, {
3441         .name = "rsil",
3442         .translate = translate_rsil,
3443     }, {
3444         .name = "rsr.176",
3445         .translate = translate_rsr,
3446         .par = (const uint32_t[]){176},
3447     }, {
3448         .name = "rsr.208",
3449         .translate = translate_rsr,
3450         .par = (const uint32_t[]){208},
3451     }, {
3452         .name = "rsr.acchi",
3453         .translate = translate_rsr,
3454         .par = (const uint32_t[]){ACCHI},
3455     }, {
3456         .name = "rsr.acclo",
3457         .translate = translate_rsr,
3458         .par = (const uint32_t[]){ACCLO},
3459     }, {
3460         .name = "rsr.atomctl",
3461         .translate = translate_rsr,
3462         .par = (const uint32_t[]){ATOMCTL},
3463     }, {
3464         .name = "rsr.br",
3465         .translate = translate_rsr,
3466         .par = (const uint32_t[]){BR},
3467     }, {
3468         .name = "rsr.cacheattr",
3469         .translate = translate_rsr,
3470         .par = (const uint32_t[]){CACHEATTR},
3471     }, {
3472         .name = "rsr.ccompare0",
3473         .translate = translate_rsr,
3474         .par = (const uint32_t[]){CCOMPARE},
3475     }, {
3476         .name = "rsr.ccompare1",
3477         .translate = translate_rsr,
3478         .par = (const uint32_t[]){CCOMPARE + 1},
3479     }, {
3480         .name = "rsr.ccompare2",
3481         .translate = translate_rsr,
3482         .par = (const uint32_t[]){CCOMPARE + 2},
3483     }, {
3484         .name = "rsr.ccount",
3485         .translate = translate_rsr,
3486         .par = (const uint32_t[]){CCOUNT},
3487     }, {
3488         .name = "rsr.configid0",
3489         .translate = translate_rsr,
3490         .par = (const uint32_t[]){CONFIGID0},
3491     }, {
3492         .name = "rsr.configid1",
3493         .translate = translate_rsr,
3494         .par = (const uint32_t[]){CONFIGID1},
3495     }, {
3496         .name = "rsr.cpenable",
3497         .translate = translate_rsr,
3498         .par = (const uint32_t[]){CPENABLE},
3499     }, {
3500         .name = "rsr.dbreaka0",
3501         .translate = translate_rsr,
3502         .par = (const uint32_t[]){DBREAKA},
3503     }, {
3504         .name = "rsr.dbreaka1",
3505         .translate = translate_rsr,
3506         .par = (const uint32_t[]){DBREAKA + 1},
3507     }, {
3508         .name = "rsr.dbreakc0",
3509         .translate = translate_rsr,
3510         .par = (const uint32_t[]){DBREAKC},
3511     }, {
3512         .name = "rsr.dbreakc1",
3513         .translate = translate_rsr,
3514         .par = (const uint32_t[]){DBREAKC + 1},
3515     }, {
3516         .name = "rsr.ddr",
3517         .translate = translate_rsr,
3518         .par = (const uint32_t[]){DDR},
3519     }, {
3520         .name = "rsr.debugcause",
3521         .translate = translate_rsr,
3522         .par = (const uint32_t[]){DEBUGCAUSE},
3523     }, {
3524         .name = "rsr.depc",
3525         .translate = translate_rsr,
3526         .par = (const uint32_t[]){DEPC},
3527     }, {
3528         .name = "rsr.dtlbcfg",
3529         .translate = translate_rsr,
3530         .par = (const uint32_t[]){DTLBCFG},
3531     }, {
3532         .name = "rsr.epc1",
3533         .translate = translate_rsr,
3534         .par = (const uint32_t[]){EPC1},
3535     }, {
3536         .name = "rsr.epc2",
3537         .translate = translate_rsr,
3538         .par = (const uint32_t[]){EPC1 + 1},
3539     }, {
3540         .name = "rsr.epc3",
3541         .translate = translate_rsr,
3542         .par = (const uint32_t[]){EPC1 + 2},
3543     }, {
3544         .name = "rsr.epc4",
3545         .translate = translate_rsr,
3546         .par = (const uint32_t[]){EPC1 + 3},
3547     }, {
3548         .name = "rsr.epc5",
3549         .translate = translate_rsr,
3550         .par = (const uint32_t[]){EPC1 + 4},
3551     }, {
3552         .name = "rsr.epc6",
3553         .translate = translate_rsr,
3554         .par = (const uint32_t[]){EPC1 + 5},
3555     }, {
3556         .name = "rsr.epc7",
3557         .translate = translate_rsr,
3558         .par = (const uint32_t[]){EPC1 + 6},
3559     }, {
3560         .name = "rsr.eps2",
3561         .translate = translate_rsr,
3562         .par = (const uint32_t[]){EPS2},
3563     }, {
3564         .name = "rsr.eps3",
3565         .translate = translate_rsr,
3566         .par = (const uint32_t[]){EPS2 + 1},
3567     }, {
3568         .name = "rsr.eps4",
3569         .translate = translate_rsr,
3570         .par = (const uint32_t[]){EPS2 + 2},
3571     }, {
3572         .name = "rsr.eps5",
3573         .translate = translate_rsr,
3574         .par = (const uint32_t[]){EPS2 + 3},
3575     }, {
3576         .name = "rsr.eps6",
3577         .translate = translate_rsr,
3578         .par = (const uint32_t[]){EPS2 + 4},
3579     }, {
3580         .name = "rsr.eps7",
3581         .translate = translate_rsr,
3582         .par = (const uint32_t[]){EPS2 + 5},
3583     }, {
3584         .name = "rsr.exccause",
3585         .translate = translate_rsr,
3586         .par = (const uint32_t[]){EXCCAUSE},
3587     }, {
3588         .name = "rsr.excsave1",
3589         .translate = translate_rsr,
3590         .par = (const uint32_t[]){EXCSAVE1},
3591     }, {
3592         .name = "rsr.excsave2",
3593         .translate = translate_rsr,
3594         .par = (const uint32_t[]){EXCSAVE1 + 1},
3595     }, {
3596         .name = "rsr.excsave3",
3597         .translate = translate_rsr,
3598         .par = (const uint32_t[]){EXCSAVE1 + 2},
3599     }, {
3600         .name = "rsr.excsave4",
3601         .translate = translate_rsr,
3602         .par = (const uint32_t[]){EXCSAVE1 + 3},
3603     }, {
3604         .name = "rsr.excsave5",
3605         .translate = translate_rsr,
3606         .par = (const uint32_t[]){EXCSAVE1 + 4},
3607     }, {
3608         .name = "rsr.excsave6",
3609         .translate = translate_rsr,
3610         .par = (const uint32_t[]){EXCSAVE1 + 5},
3611     }, {
3612         .name = "rsr.excsave7",
3613         .translate = translate_rsr,
3614         .par = (const uint32_t[]){EXCSAVE1 + 6},
3615     }, {
3616         .name = "rsr.excvaddr",
3617         .translate = translate_rsr,
3618         .par = (const uint32_t[]){EXCVADDR},
3619     }, {
3620         .name = "rsr.ibreaka0",
3621         .translate = translate_rsr,
3622         .par = (const uint32_t[]){IBREAKA},
3623     }, {
3624         .name = "rsr.ibreaka1",
3625         .translate = translate_rsr,
3626         .par = (const uint32_t[]){IBREAKA + 1},
3627     }, {
3628         .name = "rsr.ibreakenable",
3629         .translate = translate_rsr,
3630         .par = (const uint32_t[]){IBREAKENABLE},
3631     }, {
3632         .name = "rsr.icount",
3633         .translate = translate_rsr,
3634         .par = (const uint32_t[]){ICOUNT},
3635     }, {
3636         .name = "rsr.icountlevel",
3637         .translate = translate_rsr,
3638         .par = (const uint32_t[]){ICOUNTLEVEL},
3639     }, {
3640         .name = "rsr.intclear",
3641         .translate = translate_rsr,
3642         .par = (const uint32_t[]){INTCLEAR},
3643     }, {
3644         .name = "rsr.intenable",
3645         .translate = translate_rsr,
3646         .par = (const uint32_t[]){INTENABLE},
3647     }, {
3648         .name = "rsr.interrupt",
3649         .translate = translate_rsr,
3650         .par = (const uint32_t[]){INTSET},
3651     }, {
3652         .name = "rsr.intset",
3653         .translate = translate_rsr,
3654         .par = (const uint32_t[]){INTSET},
3655     }, {
3656         .name = "rsr.itlbcfg",
3657         .translate = translate_rsr,
3658         .par = (const uint32_t[]){ITLBCFG},
3659     }, {
3660         .name = "rsr.lbeg",
3661         .translate = translate_rsr,
3662         .par = (const uint32_t[]){LBEG},
3663     }, {
3664         .name = "rsr.lcount",
3665         .translate = translate_rsr,
3666         .par = (const uint32_t[]){LCOUNT},
3667     }, {
3668         .name = "rsr.lend",
3669         .translate = translate_rsr,
3670         .par = (const uint32_t[]){LEND},
3671     }, {
3672         .name = "rsr.litbase",
3673         .translate = translate_rsr,
3674         .par = (const uint32_t[]){LITBASE},
3675     }, {
3676         .name = "rsr.m0",
3677         .translate = translate_rsr,
3678         .par = (const uint32_t[]){MR},
3679     }, {
3680         .name = "rsr.m1",
3681         .translate = translate_rsr,
3682         .par = (const uint32_t[]){MR + 1},
3683     }, {
3684         .name = "rsr.m2",
3685         .translate = translate_rsr,
3686         .par = (const uint32_t[]){MR + 2},
3687     }, {
3688         .name = "rsr.m3",
3689         .translate = translate_rsr,
3690         .par = (const uint32_t[]){MR + 3},
3691     }, {
3692         .name = "rsr.memctl",
3693         .translate = translate_rsr,
3694         .par = (const uint32_t[]){MEMCTL},
3695     }, {
3696         .name = "rsr.misc0",
3697         .translate = translate_rsr,
3698         .par = (const uint32_t[]){MISC},
3699     }, {
3700         .name = "rsr.misc1",
3701         .translate = translate_rsr,
3702         .par = (const uint32_t[]){MISC + 1},
3703     }, {
3704         .name = "rsr.misc2",
3705         .translate = translate_rsr,
3706         .par = (const uint32_t[]){MISC + 2},
3707     }, {
3708         .name = "rsr.misc3",
3709         .translate = translate_rsr,
3710         .par = (const uint32_t[]){MISC + 3},
3711     }, {
3712         .name = "rsr.prid",
3713         .translate = translate_rsr,
3714         .par = (const uint32_t[]){PRID},
3715     }, {
3716         .name = "rsr.ps",
3717         .translate = translate_rsr,
3718         .par = (const uint32_t[]){PS},
3719     }, {
3720         .name = "rsr.ptevaddr",
3721         .translate = translate_rsr,
3722         .par = (const uint32_t[]){PTEVADDR},
3723     }, {
3724         .name = "rsr.rasid",
3725         .translate = translate_rsr,
3726         .par = (const uint32_t[]){RASID},
3727     }, {
3728         .name = "rsr.sar",
3729         .translate = translate_rsr,
3730         .par = (const uint32_t[]){SAR},
3731     }, {
3732         .name = "rsr.scompare1",
3733         .translate = translate_rsr,
3734         .par = (const uint32_t[]){SCOMPARE1},
3735     }, {
3736         .name = "rsr.vecbase",
3737         .translate = translate_rsr,
3738         .par = (const uint32_t[]){VECBASE},
3739     }, {
3740         .name = "rsr.windowbase",
3741         .translate = translate_rsr,
3742         .par = (const uint32_t[]){WINDOW_BASE},
3743     }, {
3744         .name = "rsr.windowstart",
3745         .translate = translate_rsr,
3746         .par = (const uint32_t[]){WINDOW_START},
3747     }, {
3748         .name = "rsync",
3749         .translate = translate_nop,
3750     }, {
3751         .name = "rur.expstate",
3752         .translate = translate_rur,
3753         .par = (const uint32_t[]){EXPSTATE},
3754     }, {
3755         .name = "rur.fcr",
3756         .translate = translate_rur,
3757         .par = (const uint32_t[]){FCR},
3758     }, {
3759         .name = "rur.fsr",
3760         .translate = translate_rur,
3761         .par = (const uint32_t[]){FSR},
3762     }, {
3763         .name = "rur.threadptr",
3764         .translate = translate_rur,
3765         .par = (const uint32_t[]){THREADPTR},
3766     }, {
3767         .name = "s16i",
3768         .translate = translate_ldst,
3769         .par = (const uint32_t[]){MO_TEUW, false, true},
3770     }, {
3771         .name = "s32c1i",
3772         .translate = translate_s32c1i,
3773     }, {
3774         .name = "s32e",
3775         .translate = translate_s32e,
3776     }, {
3777         .name = "s32i",
3778         .translate = translate_ldst,
3779         .par = (const uint32_t[]){MO_TEUL, false, true},
3780     }, {
3781         .name = "s32i.n",
3782         .translate = translate_ldst,
3783         .par = (const uint32_t[]){MO_TEUL, false, true},
3784     }, {
3785         .name = "s32nb",
3786         .translate = translate_ldst,
3787         .par = (const uint32_t[]){MO_TEUL, false, true},
3788     }, {
3789         .name = "s32ri",
3790         .translate = translate_ldst,
3791         .par = (const uint32_t[]){MO_TEUL, true, true},
3792     }, {
3793         .name = "s8i",
3794         .translate = translate_ldst,
3795         .par = (const uint32_t[]){MO_UB, false, true},
3796     }, {
3797         .name = "salt",
3798         .translate = translate_salt,
3799         .par = (const uint32_t[]){TCG_COND_LT},
3800     }, {
3801         .name = "saltu",
3802         .translate = translate_salt,
3803         .par = (const uint32_t[]){TCG_COND_LTU},
3804     }, {
3805         .name = "setb_expstate",
3806         .translate = translate_setb_expstate,
3807     }, {
3808         .name = "sext",
3809         .translate = translate_sext,
3810     }, {
3811         .name = "simcall",
3812         .translate = translate_simcall,
3813     }, {
3814         .name = "sll",
3815         .translate = translate_sll,
3816     }, {
3817         .name = "slli",
3818         .translate = translate_slli,
3819     }, {
3820         .name = "sra",
3821         .translate = translate_sra,
3822     }, {
3823         .name = "srai",
3824         .translate = translate_srai,
3825     }, {
3826         .name = "src",
3827         .translate = translate_src,
3828     }, {
3829         .name = "srl",
3830         .translate = translate_srl,
3831     }, {
3832         .name = "srli",
3833         .translate = translate_srli,
3834     }, {
3835         .name = "ssa8b",
3836         .translate = translate_ssa8b,
3837     }, {
3838         .name = "ssa8l",
3839         .translate = translate_ssa8l,
3840     }, {
3841         .name = "ssai",
3842         .translate = translate_ssai,
3843     }, {
3844         .name = "ssl",
3845         .translate = translate_ssl,
3846     }, {
3847         .name = "ssr",
3848         .translate = translate_ssr,
3849     }, {
3850         .name = "sub",
3851         .translate = translate_sub,
3852     }, {
3853         .name = "subx2",
3854         .translate = translate_subx,
3855         .par = (const uint32_t[]){1},
3856     }, {
3857         .name = "subx4",
3858         .translate = translate_subx,
3859         .par = (const uint32_t[]){2},
3860     }, {
3861         .name = "subx8",
3862         .translate = translate_subx,
3863         .par = (const uint32_t[]){3},
3864     }, {
3865         .name = "syscall",
3866         .translate = translate_syscall,
3867     }, {
3868         .name = "umul.aa.hh",
3869         .translate = translate_mac16,
3870         .par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_HH, 0},
3871     }, {
3872         .name = "umul.aa.hl",
3873         .translate = translate_mac16,
3874         .par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_HL, 0},
3875     }, {
3876         .name = "umul.aa.lh",
3877         .translate = translate_mac16,
3878         .par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_LH, 0},
3879     }, {
3880         .name = "umul.aa.ll",
3881         .translate = translate_mac16,
3882         .par = (const uint32_t[]){MAC16_UMUL, MAC16_AA, MAC16_LL, 0},
3883     }, {
3884         .name = "waiti",
3885         .translate = translate_waiti,
3886     }, {
3887         .name = "wdtlb",
3888         .translate = translate_wtlb,
3889         .par = (const uint32_t[]){true},
3890     }, {
3891         .name = "wer",
3892         .translate = translate_wer,
3893     }, {
3894         .name = "witlb",
3895         .translate = translate_wtlb,
3896         .par = (const uint32_t[]){false},
3897     }, {
3898         .name = "wrmsk_expstate",
3899         .translate = translate_wrmsk_expstate,
3900     }, {
3901         .name = "wsr.176",
3902         .translate = translate_wsr,
3903         .par = (const uint32_t[]){176},
3904     }, {
3905         .name = "wsr.208",
3906         .translate = translate_wsr,
3907         .par = (const uint32_t[]){208},
3908     }, {
3909         .name = "wsr.acchi",
3910         .translate = translate_wsr,
3911         .par = (const uint32_t[]){ACCHI},
3912     }, {
3913         .name = "wsr.acclo",
3914         .translate = translate_wsr,
3915         .par = (const uint32_t[]){ACCLO},
3916     }, {
3917         .name = "wsr.atomctl",
3918         .translate = translate_wsr,
3919         .par = (const uint32_t[]){ATOMCTL},
3920     }, {
3921         .name = "wsr.br",
3922         .translate = translate_wsr,
3923         .par = (const uint32_t[]){BR},
3924     }, {
3925         .name = "wsr.cacheattr",
3926         .translate = translate_wsr,
3927         .par = (const uint32_t[]){CACHEATTR},
3928     }, {
3929         .name = "wsr.ccompare0",
3930         .translate = translate_wsr,
3931         .par = (const uint32_t[]){CCOMPARE},
3932     }, {
3933         .name = "wsr.ccompare1",
3934         .translate = translate_wsr,
3935         .par = (const uint32_t[]){CCOMPARE + 1},
3936     }, {
3937         .name = "wsr.ccompare2",
3938         .translate = translate_wsr,
3939         .par = (const uint32_t[]){CCOMPARE + 2},
3940     }, {
3941         .name = "wsr.ccount",
3942         .translate = translate_wsr,
3943         .par = (const uint32_t[]){CCOUNT},
3944     }, {
3945         .name = "wsr.configid0",
3946         .translate = translate_wsr,
3947         .par = (const uint32_t[]){CONFIGID0},
3948     }, {
3949         .name = "wsr.configid1",
3950         .translate = translate_wsr,
3951         .par = (const uint32_t[]){CONFIGID1},
3952     }, {
3953         .name = "wsr.cpenable",
3954         .translate = translate_wsr,
3955         .par = (const uint32_t[]){CPENABLE},
3956     }, {
3957         .name = "wsr.dbreaka0",
3958         .translate = translate_wsr,
3959         .par = (const uint32_t[]){DBREAKA},
3960     }, {
3961         .name = "wsr.dbreaka1",
3962         .translate = translate_wsr,
3963         .par = (const uint32_t[]){DBREAKA + 1},
3964     }, {
3965         .name = "wsr.dbreakc0",
3966         .translate = translate_wsr,
3967         .par = (const uint32_t[]){DBREAKC},
3968     }, {
3969         .name = "wsr.dbreakc1",
3970         .translate = translate_wsr,
3971         .par = (const uint32_t[]){DBREAKC + 1},
3972     }, {
3973         .name = "wsr.ddr",
3974         .translate = translate_wsr,
3975         .par = (const uint32_t[]){DDR},
3976     }, {
3977         .name = "wsr.debugcause",
3978         .translate = translate_wsr,
3979         .par = (const uint32_t[]){DEBUGCAUSE},
3980     }, {
3981         .name = "wsr.depc",
3982         .translate = translate_wsr,
3983         .par = (const uint32_t[]){DEPC},
3984     }, {
3985         .name = "wsr.dtlbcfg",
3986         .translate = translate_wsr,
3987         .par = (const uint32_t[]){DTLBCFG},
3988     }, {
3989         .name = "wsr.epc1",
3990         .translate = translate_wsr,
3991         .par = (const uint32_t[]){EPC1},
3992     }, {
3993         .name = "wsr.epc2",
3994         .translate = translate_wsr,
3995         .par = (const uint32_t[]){EPC1 + 1},
3996     }, {
3997         .name = "wsr.epc3",
3998         .translate = translate_wsr,
3999         .par = (const uint32_t[]){EPC1 + 2},
4000     }, {
4001         .name = "wsr.epc4",
4002         .translate = translate_wsr,
4003         .par = (const uint32_t[]){EPC1 + 3},
4004     }, {
4005         .name = "wsr.epc5",
4006         .translate = translate_wsr,
4007         .par = (const uint32_t[]){EPC1 + 4},
4008     }, {
4009         .name = "wsr.epc6",
4010         .translate = translate_wsr,
4011         .par = (const uint32_t[]){EPC1 + 5},
4012     }, {
4013         .name = "wsr.epc7",
4014         .translate = translate_wsr,
4015         .par = (const uint32_t[]){EPC1 + 6},
4016     }, {
4017         .name = "wsr.eps2",
4018         .translate = translate_wsr,
4019         .par = (const uint32_t[]){EPS2},
4020     }, {
4021         .name = "wsr.eps3",
4022         .translate = translate_wsr,
4023         .par = (const uint32_t[]){EPS2 + 1},
4024     }, {
4025         .name = "wsr.eps4",
4026         .translate = translate_wsr,
4027         .par = (const uint32_t[]){EPS2 + 2},
4028     }, {
4029         .name = "wsr.eps5",
4030         .translate = translate_wsr,
4031         .par = (const uint32_t[]){EPS2 + 3},
4032     }, {
4033         .name = "wsr.eps6",
4034         .translate = translate_wsr,
4035         .par = (const uint32_t[]){EPS2 + 4},
4036     }, {
4037         .name = "wsr.eps7",
4038         .translate = translate_wsr,
4039         .par = (const uint32_t[]){EPS2 + 5},
4040     }, {
4041         .name = "wsr.exccause",
4042         .translate = translate_wsr,
4043         .par = (const uint32_t[]){EXCCAUSE},
4044     }, {
4045         .name = "wsr.excsave1",
4046         .translate = translate_wsr,
4047         .par = (const uint32_t[]){EXCSAVE1},
4048     }, {
4049         .name = "wsr.excsave2",
4050         .translate = translate_wsr,
4051         .par = (const uint32_t[]){EXCSAVE1 + 1},
4052     }, {
4053         .name = "wsr.excsave3",
4054         .translate = translate_wsr,
4055         .par = (const uint32_t[]){EXCSAVE1 + 2},
4056     }, {
4057         .name = "wsr.excsave4",
4058         .translate = translate_wsr,
4059         .par = (const uint32_t[]){EXCSAVE1 + 3},
4060     }, {
4061         .name = "wsr.excsave5",
4062         .translate = translate_wsr,
4063         .par = (const uint32_t[]){EXCSAVE1 + 4},
4064     }, {
4065         .name = "wsr.excsave6",
4066         .translate = translate_wsr,
4067         .par = (const uint32_t[]){EXCSAVE1 + 5},
4068     }, {
4069         .name = "wsr.excsave7",
4070         .translate = translate_wsr,
4071         .par = (const uint32_t[]){EXCSAVE1 + 6},
4072     }, {
4073         .name = "wsr.excvaddr",
4074         .translate = translate_wsr,
4075         .par = (const uint32_t[]){EXCVADDR},
4076     }, {
4077         .name = "wsr.ibreaka0",
4078         .translate = translate_wsr,
4079         .par = (const uint32_t[]){IBREAKA},
4080     }, {
4081         .name = "wsr.ibreaka1",
4082         .translate = translate_wsr,
4083         .par = (const uint32_t[]){IBREAKA + 1},
4084     }, {
4085         .name = "wsr.ibreakenable",
4086         .translate = translate_wsr,
4087         .par = (const uint32_t[]){IBREAKENABLE},
4088     }, {
4089         .name = "wsr.icount",
4090         .translate = translate_wsr,
4091         .par = (const uint32_t[]){ICOUNT},
4092     }, {
4093         .name = "wsr.icountlevel",
4094         .translate = translate_wsr,
4095         .par = (const uint32_t[]){ICOUNTLEVEL},
4096     }, {
4097         .name = "wsr.intclear",
4098         .translate = translate_wsr,
4099         .par = (const uint32_t[]){INTCLEAR},
4100     }, {
4101         .name = "wsr.intenable",
4102         .translate = translate_wsr,
4103         .par = (const uint32_t[]){INTENABLE},
4104     }, {
4105         .name = "wsr.interrupt",
4106         .translate = translate_wsr,
4107         .par = (const uint32_t[]){INTSET},
4108     }, {
4109         .name = "wsr.intset",
4110         .translate = translate_wsr,
4111         .par = (const uint32_t[]){INTSET},
4112     }, {
4113         .name = "wsr.itlbcfg",
4114         .translate = translate_wsr,
4115         .par = (const uint32_t[]){ITLBCFG},
4116     }, {
4117         .name = "wsr.lbeg",
4118         .translate = translate_wsr,
4119         .par = (const uint32_t[]){LBEG},
4120     }, {
4121         .name = "wsr.lcount",
4122         .translate = translate_wsr,
4123         .par = (const uint32_t[]){LCOUNT},
4124     }, {
4125         .name = "wsr.lend",
4126         .translate = translate_wsr,
4127         .par = (const uint32_t[]){LEND},
4128     }, {
4129         .name = "wsr.litbase",
4130         .translate = translate_wsr,
4131         .par = (const uint32_t[]){LITBASE},
4132     }, {
4133         .name = "wsr.m0",
4134         .translate = translate_wsr,
4135         .par = (const uint32_t[]){MR},
4136     }, {
4137         .name = "wsr.m1",
4138         .translate = translate_wsr,
4139         .par = (const uint32_t[]){MR + 1},
4140     }, {
4141         .name = "wsr.m2",
4142         .translate = translate_wsr,
4143         .par = (const uint32_t[]){MR + 2},
4144     }, {
4145         .name = "wsr.m3",
4146         .translate = translate_wsr,
4147         .par = (const uint32_t[]){MR + 3},
4148     }, {
4149         .name = "wsr.memctl",
4150         .translate = translate_wsr,
4151         .par = (const uint32_t[]){MEMCTL},
4152     }, {
4153         .name = "wsr.misc0",
4154         .translate = translate_wsr,
4155         .par = (const uint32_t[]){MISC},
4156     }, {
4157         .name = "wsr.misc1",
4158         .translate = translate_wsr,
4159         .par = (const uint32_t[]){MISC + 1},
4160     }, {
4161         .name = "wsr.misc2",
4162         .translate = translate_wsr,
4163         .par = (const uint32_t[]){MISC + 2},
4164     }, {
4165         .name = "wsr.misc3",
4166         .translate = translate_wsr,
4167         .par = (const uint32_t[]){MISC + 3},
4168     }, {
4169         .name = "wsr.mmid",
4170         .translate = translate_wsr,
4171         .par = (const uint32_t[]){MMID},
4172     }, {
4173         .name = "wsr.prid",
4174         .translate = translate_wsr,
4175         .par = (const uint32_t[]){PRID},
4176     }, {
4177         .name = "wsr.ps",
4178         .translate = translate_wsr,
4179         .par = (const uint32_t[]){PS},
4180     }, {
4181         .name = "wsr.ptevaddr",
4182         .translate = translate_wsr,
4183         .par = (const uint32_t[]){PTEVADDR},
4184     }, {
4185         .name = "wsr.rasid",
4186         .translate = translate_wsr,
4187         .par = (const uint32_t[]){RASID},
4188     }, {
4189         .name = "wsr.sar",
4190         .translate = translate_wsr,
4191         .par = (const uint32_t[]){SAR},
4192     }, {
4193         .name = "wsr.scompare1",
4194         .translate = translate_wsr,
4195         .par = (const uint32_t[]){SCOMPARE1},
4196     }, {
4197         .name = "wsr.vecbase",
4198         .translate = translate_wsr,
4199         .par = (const uint32_t[]){VECBASE},
4200     }, {
4201         .name = "wsr.windowbase",
4202         .translate = translate_wsr,
4203         .par = (const uint32_t[]){WINDOW_BASE},
4204     }, {
4205         .name = "wsr.windowstart",
4206         .translate = translate_wsr,
4207         .par = (const uint32_t[]){WINDOW_START},
4208     }, {
4209         .name = "wur.expstate",
4210         .translate = translate_wur,
4211         .par = (const uint32_t[]){EXPSTATE},
4212     }, {
4213         .name = "wur.fcr",
4214         .translate = translate_wur,
4215         .par = (const uint32_t[]){FCR},
4216     }, {
4217         .name = "wur.fsr",
4218         .translate = translate_wur,
4219         .par = (const uint32_t[]){FSR},
4220     }, {
4221         .name = "wur.threadptr",
4222         .translate = translate_wur,
4223         .par = (const uint32_t[]){THREADPTR},
4224     }, {
4225         .name = "xor",
4226         .translate = translate_xor,
4227     }, {
4228         .name = "xorb",
4229         .translate = translate_boolean,
4230         .par = (const uint32_t[]){BOOLEAN_XOR},
4231     }, {
4232         .name = "xsr.176",
4233         .translate = translate_xsr,
4234         .par = (const uint32_t[]){176},
4235     }, {
4236         .name = "xsr.208",
4237         .translate = translate_xsr,
4238         .par = (const uint32_t[]){208},
4239     }, {
4240         .name = "xsr.acchi",
4241         .translate = translate_xsr,
4242         .par = (const uint32_t[]){ACCHI},
4243     }, {
4244         .name = "xsr.acclo",
4245         .translate = translate_xsr,
4246         .par = (const uint32_t[]){ACCLO},
4247     }, {
4248         .name = "xsr.atomctl",
4249         .translate = translate_xsr,
4250         .par = (const uint32_t[]){ATOMCTL},
4251     }, {
4252         .name = "xsr.br",
4253         .translate = translate_xsr,
4254         .par = (const uint32_t[]){BR},
4255     }, {
4256         .name = "xsr.cacheattr",
4257         .translate = translate_xsr,
4258         .par = (const uint32_t[]){CACHEATTR},
4259     }, {
4260         .name = "xsr.ccompare0",
4261         .translate = translate_xsr,
4262         .par = (const uint32_t[]){CCOMPARE},
4263     }, {
4264         .name = "xsr.ccompare1",
4265         .translate = translate_xsr,
4266         .par = (const uint32_t[]){CCOMPARE + 1},
4267     }, {
4268         .name = "xsr.ccompare2",
4269         .translate = translate_xsr,
4270         .par = (const uint32_t[]){CCOMPARE + 2},
4271     }, {
4272         .name = "xsr.ccount",
4273         .translate = translate_xsr,
4274         .par = (const uint32_t[]){CCOUNT},
4275     }, {
4276         .name = "xsr.configid0",
4277         .translate = translate_xsr,
4278         .par = (const uint32_t[]){CONFIGID0},
4279     }, {
4280         .name = "xsr.configid1",
4281         .translate = translate_xsr,
4282         .par = (const uint32_t[]){CONFIGID1},
4283     }, {
4284         .name = "xsr.cpenable",
4285         .translate = translate_xsr,
4286         .par = (const uint32_t[]){CPENABLE},
4287     }, {
4288         .name = "xsr.dbreaka0",
4289         .translate = translate_xsr,
4290         .par = (const uint32_t[]){DBREAKA},
4291     }, {
4292         .name = "xsr.dbreaka1",
4293         .translate = translate_xsr,
4294         .par = (const uint32_t[]){DBREAKA + 1},
4295     }, {
4296         .name = "xsr.dbreakc0",
4297         .translate = translate_xsr,
4298         .par = (const uint32_t[]){DBREAKC},
4299     }, {
4300         .name = "xsr.dbreakc1",
4301         .translate = translate_xsr,
4302         .par = (const uint32_t[]){DBREAKC + 1},
4303     }, {
4304         .name = "xsr.ddr",
4305         .translate = translate_xsr,
4306         .par = (const uint32_t[]){DDR},
4307     }, {
4308         .name = "xsr.debugcause",
4309         .translate = translate_xsr,
4310         .par = (const uint32_t[]){DEBUGCAUSE},
4311     }, {
4312         .name = "xsr.depc",
4313         .translate = translate_xsr,
4314         .par = (const uint32_t[]){DEPC},
4315     }, {
4316         .name = "xsr.dtlbcfg",
4317         .translate = translate_xsr,
4318         .par = (const uint32_t[]){DTLBCFG},
4319     }, {
4320         .name = "xsr.epc1",
4321         .translate = translate_xsr,
4322         .par = (const uint32_t[]){EPC1},
4323     }, {
4324         .name = "xsr.epc2",
4325         .translate = translate_xsr,
4326         .par = (const uint32_t[]){EPC1 + 1},
4327     }, {
4328         .name = "xsr.epc3",
4329         .translate = translate_xsr,
4330         .par = (const uint32_t[]){EPC1 + 2},
4331     }, {
4332         .name = "xsr.epc4",
4333         .translate = translate_xsr,
4334         .par = (const uint32_t[]){EPC1 + 3},
4335     }, {
4336         .name = "xsr.epc5",
4337         .translate = translate_xsr,
4338         .par = (const uint32_t[]){EPC1 + 4},
4339     }, {
4340         .name = "xsr.epc6",
4341         .translate = translate_xsr,
4342         .par = (const uint32_t[]){EPC1 + 5},
4343     }, {
4344         .name = "xsr.epc7",
4345         .translate = translate_xsr,
4346         .par = (const uint32_t[]){EPC1 + 6},
4347     }, {
4348         .name = "xsr.eps2",
4349         .translate = translate_xsr,
4350         .par = (const uint32_t[]){EPS2},
4351     }, {
4352         .name = "xsr.eps3",
4353         .translate = translate_xsr,
4354         .par = (const uint32_t[]){EPS2 + 1},
4355     }, {
4356         .name = "xsr.eps4",
4357         .translate = translate_xsr,
4358         .par = (const uint32_t[]){EPS2 + 2},
4359     }, {
4360         .name = "xsr.eps5",
4361         .translate = translate_xsr,
4362         .par = (const uint32_t[]){EPS2 + 3},
4363     }, {
4364         .name = "xsr.eps6",
4365         .translate = translate_xsr,
4366         .par = (const uint32_t[]){EPS2 + 4},
4367     }, {
4368         .name = "xsr.eps7",
4369         .translate = translate_xsr,
4370         .par = (const uint32_t[]){EPS2 + 5},
4371     }, {
4372         .name = "xsr.exccause",
4373         .translate = translate_xsr,
4374         .par = (const uint32_t[]){EXCCAUSE},
4375     }, {
4376         .name = "xsr.excsave1",
4377         .translate = translate_xsr,
4378         .par = (const uint32_t[]){EXCSAVE1},
4379     }, {
4380         .name = "xsr.excsave2",
4381         .translate = translate_xsr,
4382         .par = (const uint32_t[]){EXCSAVE1 + 1},
4383     }, {
4384         .name = "xsr.excsave3",
4385         .translate = translate_xsr,
4386         .par = (const uint32_t[]){EXCSAVE1 + 2},
4387     }, {
4388         .name = "xsr.excsave4",
4389         .translate = translate_xsr,
4390         .par = (const uint32_t[]){EXCSAVE1 + 3},
4391     }, {
4392         .name = "xsr.excsave5",
4393         .translate = translate_xsr,
4394         .par = (const uint32_t[]){EXCSAVE1 + 4},
4395     }, {
4396         .name = "xsr.excsave6",
4397         .translate = translate_xsr,
4398         .par = (const uint32_t[]){EXCSAVE1 + 5},
4399     }, {
4400         .name = "xsr.excsave7",
4401         .translate = translate_xsr,
4402         .par = (const uint32_t[]){EXCSAVE1 + 6},
4403     }, {
4404         .name = "xsr.excvaddr",
4405         .translate = translate_xsr,
4406         .par = (const uint32_t[]){EXCVADDR},
4407     }, {
4408         .name = "xsr.ibreaka0",
4409         .translate = translate_xsr,
4410         .par = (const uint32_t[]){IBREAKA},
4411     }, {
4412         .name = "xsr.ibreaka1",
4413         .translate = translate_xsr,
4414         .par = (const uint32_t[]){IBREAKA + 1},
4415     }, {
4416         .name = "xsr.ibreakenable",
4417         .translate = translate_xsr,
4418         .par = (const uint32_t[]){IBREAKENABLE},
4419     }, {
4420         .name = "xsr.icount",
4421         .translate = translate_xsr,
4422         .par = (const uint32_t[]){ICOUNT},
4423     }, {
4424         .name = "xsr.icountlevel",
4425         .translate = translate_xsr,
4426         .par = (const uint32_t[]){ICOUNTLEVEL},
4427     }, {
4428         .name = "xsr.intclear",
4429         .translate = translate_xsr,
4430         .par = (const uint32_t[]){INTCLEAR},
4431     }, {
4432         .name = "xsr.intenable",
4433         .translate = translate_xsr,
4434         .par = (const uint32_t[]){INTENABLE},
4435     }, {
4436         .name = "xsr.interrupt",
4437         .translate = translate_xsr,
4438         .par = (const uint32_t[]){INTSET},
4439     }, {
4440         .name = "xsr.intset",
4441         .translate = translate_xsr,
4442         .par = (const uint32_t[]){INTSET},
4443     }, {
4444         .name = "xsr.itlbcfg",
4445         .translate = translate_xsr,
4446         .par = (const uint32_t[]){ITLBCFG},
4447     }, {
4448         .name = "xsr.lbeg",
4449         .translate = translate_xsr,
4450         .par = (const uint32_t[]){LBEG},
4451     }, {
4452         .name = "xsr.lcount",
4453         .translate = translate_xsr,
4454         .par = (const uint32_t[]){LCOUNT},
4455     }, {
4456         .name = "xsr.lend",
4457         .translate = translate_xsr,
4458         .par = (const uint32_t[]){LEND},
4459     }, {
4460         .name = "xsr.litbase",
4461         .translate = translate_xsr,
4462         .par = (const uint32_t[]){LITBASE},
4463     }, {
4464         .name = "xsr.m0",
4465         .translate = translate_xsr,
4466         .par = (const uint32_t[]){MR},
4467     }, {
4468         .name = "xsr.m1",
4469         .translate = translate_xsr,
4470         .par = (const uint32_t[]){MR + 1},
4471     }, {
4472         .name = "xsr.m2",
4473         .translate = translate_xsr,
4474         .par = (const uint32_t[]){MR + 2},
4475     }, {
4476         .name = "xsr.m3",
4477         .translate = translate_xsr,
4478         .par = (const uint32_t[]){MR + 3},
4479     }, {
4480         .name = "xsr.memctl",
4481         .translate = translate_xsr,
4482         .par = (const uint32_t[]){MEMCTL},
4483     }, {
4484         .name = "xsr.misc0",
4485         .translate = translate_xsr,
4486         .par = (const uint32_t[]){MISC},
4487     }, {
4488         .name = "xsr.misc1",
4489         .translate = translate_xsr,
4490         .par = (const uint32_t[]){MISC + 1},
4491     }, {
4492         .name = "xsr.misc2",
4493         .translate = translate_xsr,
4494         .par = (const uint32_t[]){MISC + 2},
4495     }, {
4496         .name = "xsr.misc3",
4497         .translate = translate_xsr,
4498         .par = (const uint32_t[]){MISC + 3},
4499     }, {
4500         .name = "xsr.prid",
4501         .translate = translate_xsr,
4502         .par = (const uint32_t[]){PRID},
4503     }, {
4504         .name = "xsr.ps",
4505         .translate = translate_xsr,
4506         .par = (const uint32_t[]){PS},
4507     }, {
4508         .name = "xsr.ptevaddr",
4509         .translate = translate_xsr,
4510         .par = (const uint32_t[]){PTEVADDR},
4511     }, {
4512         .name = "xsr.rasid",
4513         .translate = translate_xsr,
4514         .par = (const uint32_t[]){RASID},
4515     }, {
4516         .name = "xsr.sar",
4517         .translate = translate_xsr,
4518         .par = (const uint32_t[]){SAR},
4519     }, {
4520         .name = "xsr.scompare1",
4521         .translate = translate_xsr,
4522         .par = (const uint32_t[]){SCOMPARE1},
4523     }, {
4524         .name = "xsr.vecbase",
4525         .translate = translate_xsr,
4526         .par = (const uint32_t[]){VECBASE},
4527     }, {
4528         .name = "xsr.windowbase",
4529         .translate = translate_xsr,
4530         .par = (const uint32_t[]){WINDOW_BASE},
4531     }, {
4532         .name = "xsr.windowstart",
4533         .translate = translate_xsr,
4534         .par = (const uint32_t[]){WINDOW_START},
4535     },
4536 };
4537 
4538 const XtensaOpcodeTranslators xtensa_core_opcodes = {
4539     .num_opcodes = ARRAY_SIZE(core_ops),
4540     .opcode = core_ops,
4541 };
4542 
4543 
4544 static void translate_abs_s(DisasContext *dc, const uint32_t arg[],
4545                             const uint32_t par[])
4546 {
4547     if (gen_check_cpenable(dc, 0)) {
4548         gen_helper_abs_s(cpu_FR[arg[0]], cpu_FR[arg[1]]);
4549     }
4550 }
4551 
4552 static void translate_add_s(DisasContext *dc, const uint32_t arg[],
4553                             const uint32_t par[])
4554 {
4555     if (gen_check_cpenable(dc, 0)) {
4556         gen_helper_add_s(cpu_FR[arg[0]], cpu_env,
4557                          cpu_FR[arg[1]], cpu_FR[arg[2]]);
4558     }
4559 }
4560 
4561 enum {
4562     COMPARE_UN,
4563     COMPARE_OEQ,
4564     COMPARE_UEQ,
4565     COMPARE_OLT,
4566     COMPARE_ULT,
4567     COMPARE_OLE,
4568     COMPARE_ULE,
4569 };
4570 
4571 static void translate_compare_s(DisasContext *dc, const uint32_t arg[],
4572                                 const uint32_t par[])
4573 {
4574     static void (* const helper[])(TCGv_env env, TCGv_i32 bit,
4575                                    TCGv_i32 s, TCGv_i32 t) = {
4576         [COMPARE_UN] = gen_helper_un_s,
4577         [COMPARE_OEQ] = gen_helper_oeq_s,
4578         [COMPARE_UEQ] = gen_helper_ueq_s,
4579         [COMPARE_OLT] = gen_helper_olt_s,
4580         [COMPARE_ULT] = gen_helper_ult_s,
4581         [COMPARE_OLE] = gen_helper_ole_s,
4582         [COMPARE_ULE] = gen_helper_ule_s,
4583     };
4584 
4585     if (gen_check_cpenable(dc, 0)) {
4586         TCGv_i32 bit = tcg_const_i32(1 << arg[0]);
4587 
4588         helper[par[0]](cpu_env, bit, cpu_FR[arg[1]], cpu_FR[arg[2]]);
4589         tcg_temp_free(bit);
4590     }
4591 }
4592 
4593 static void translate_float_s(DisasContext *dc, const uint32_t arg[],
4594                               const uint32_t par[])
4595 {
4596     if (gen_window_check1(dc, arg[1]) && gen_check_cpenable(dc, 0)) {
4597         TCGv_i32 scale = tcg_const_i32(-arg[2]);
4598 
4599         if (par[0]) {
4600             gen_helper_uitof(cpu_FR[arg[0]], cpu_env, cpu_R[arg[1]], scale);
4601         } else {
4602             gen_helper_itof(cpu_FR[arg[0]], cpu_env, cpu_R[arg[1]], scale);
4603         }
4604         tcg_temp_free(scale);
4605     }
4606 }
4607 
4608 static void translate_ftoi_s(DisasContext *dc, const uint32_t arg[],
4609                              const uint32_t par[])
4610 {
4611     if (gen_window_check1(dc, arg[0]) && gen_check_cpenable(dc, 0)) {
4612         TCGv_i32 rounding_mode = tcg_const_i32(par[0]);
4613         TCGv_i32 scale = tcg_const_i32(arg[2]);
4614 
4615         if (par[1]) {
4616             gen_helper_ftoui(cpu_R[arg[0]], cpu_FR[arg[1]],
4617                              rounding_mode, scale);
4618         } else {
4619             gen_helper_ftoi(cpu_R[arg[0]], cpu_FR[arg[1]],
4620                             rounding_mode, scale);
4621         }
4622         tcg_temp_free(rounding_mode);
4623         tcg_temp_free(scale);
4624     }
4625 }
4626 
4627 static void translate_ldsti(DisasContext *dc, const uint32_t arg[],
4628                             const uint32_t par[])
4629 {
4630     if (gen_window_check1(dc, arg[1]) && gen_check_cpenable(dc, 0)) {
4631         TCGv_i32 addr = tcg_temp_new_i32();
4632 
4633         tcg_gen_addi_i32(addr, cpu_R[arg[1]], arg[2]);
4634         gen_load_store_alignment(dc, 2, addr, false);
4635         if (par[0]) {
4636             tcg_gen_qemu_st32(cpu_FR[arg[0]], addr, dc->cring);
4637         } else {
4638             tcg_gen_qemu_ld32u(cpu_FR[arg[0]], addr, dc->cring);
4639         }
4640         if (par[1]) {
4641             tcg_gen_mov_i32(cpu_R[arg[1]], addr);
4642         }
4643         tcg_temp_free(addr);
4644     }
4645 }
4646 
4647 static void translate_ldstx(DisasContext *dc, const uint32_t arg[],
4648                             const uint32_t par[])
4649 {
4650     if (gen_window_check2(dc, arg[1], arg[2]) && gen_check_cpenable(dc, 0)) {
4651         TCGv_i32 addr = tcg_temp_new_i32();
4652 
4653         tcg_gen_add_i32(addr, cpu_R[arg[1]], cpu_R[arg[2]]);
4654         gen_load_store_alignment(dc, 2, addr, false);
4655         if (par[0]) {
4656             tcg_gen_qemu_st32(cpu_FR[arg[0]], addr, dc->cring);
4657         } else {
4658             tcg_gen_qemu_ld32u(cpu_FR[arg[0]], addr, dc->cring);
4659         }
4660         if (par[1]) {
4661             tcg_gen_mov_i32(cpu_R[arg[1]], addr);
4662         }
4663         tcg_temp_free(addr);
4664     }
4665 }
4666 
4667 static void translate_madd_s(DisasContext *dc, const uint32_t arg[],
4668                              const uint32_t par[])
4669 {
4670     if (gen_check_cpenable(dc, 0)) {
4671         gen_helper_madd_s(cpu_FR[arg[0]], cpu_env,
4672                           cpu_FR[arg[0]], cpu_FR[arg[1]], cpu_FR[arg[2]]);
4673     }
4674 }
4675 
4676 static void translate_mov_s(DisasContext *dc, const uint32_t arg[],
4677                             const uint32_t par[])
4678 {
4679     if (gen_check_cpenable(dc, 0)) {
4680         tcg_gen_mov_i32(cpu_FR[arg[0]], cpu_FR[arg[1]]);
4681     }
4682 }
4683 
4684 static void translate_movcond_s(DisasContext *dc, const uint32_t arg[],
4685                                 const uint32_t par[])
4686 {
4687     if (gen_window_check1(dc, arg[2]) && gen_check_cpenable(dc, 0)) {
4688         TCGv_i32 zero = tcg_const_i32(0);
4689 
4690         tcg_gen_movcond_i32(par[0], cpu_FR[arg[0]],
4691                             cpu_R[arg[2]], zero,
4692                             cpu_FR[arg[1]], cpu_FR[arg[2]]);
4693         tcg_temp_free(zero);
4694     }
4695 }
4696 
4697 static void translate_movp_s(DisasContext *dc, const uint32_t arg[],
4698                              const uint32_t par[])
4699 {
4700     if (gen_check_cpenable(dc, 0)) {
4701         TCGv_i32 zero = tcg_const_i32(0);
4702         TCGv_i32 tmp = tcg_temp_new_i32();
4703 
4704         tcg_gen_andi_i32(tmp, cpu_SR[BR], 1 << arg[2]);
4705         tcg_gen_movcond_i32(par[0],
4706                             cpu_FR[arg[0]], tmp, zero,
4707                             cpu_FR[arg[1]], cpu_FR[arg[0]]);
4708         tcg_temp_free(tmp);
4709         tcg_temp_free(zero);
4710     }
4711 }
4712 
4713 static void translate_mul_s(DisasContext *dc, const uint32_t arg[],
4714                             const uint32_t par[])
4715 {
4716     if (gen_check_cpenable(dc, 0)) {
4717         gen_helper_mul_s(cpu_FR[arg[0]], cpu_env,
4718                          cpu_FR[arg[1]], cpu_FR[arg[2]]);
4719     }
4720 }
4721 
4722 static void translate_msub_s(DisasContext *dc, const uint32_t arg[],
4723                              const uint32_t par[])
4724 {
4725     if (gen_check_cpenable(dc, 0)) {
4726         gen_helper_msub_s(cpu_FR[arg[0]], cpu_env,
4727                           cpu_FR[arg[0]], cpu_FR[arg[1]], cpu_FR[arg[2]]);
4728     }
4729 }
4730 
4731 static void translate_neg_s(DisasContext *dc, const uint32_t arg[],
4732                             const uint32_t par[])
4733 {
4734     if (gen_check_cpenable(dc, 0)) {
4735         gen_helper_neg_s(cpu_FR[arg[0]], cpu_FR[arg[1]]);
4736     }
4737 }
4738 
4739 static void translate_rfr_s(DisasContext *dc, const uint32_t arg[],
4740                             const uint32_t par[])
4741 {
4742     if (gen_window_check1(dc, arg[0]) &&
4743         gen_check_cpenable(dc, 0)) {
4744         tcg_gen_mov_i32(cpu_R[arg[0]], cpu_FR[arg[1]]);
4745     }
4746 }
4747 
4748 static void translate_sub_s(DisasContext *dc, const uint32_t arg[],
4749                             const uint32_t par[])
4750 {
4751     if (gen_check_cpenable(dc, 0)) {
4752         gen_helper_sub_s(cpu_FR[arg[0]], cpu_env,
4753                          cpu_FR[arg[1]], cpu_FR[arg[2]]);
4754     }
4755 }
4756 
4757 static void translate_wfr_s(DisasContext *dc, const uint32_t arg[],
4758                             const uint32_t par[])
4759 {
4760     if (gen_window_check1(dc, arg[1]) &&
4761         gen_check_cpenable(dc, 0)) {
4762         tcg_gen_mov_i32(cpu_FR[arg[0]], cpu_R[arg[1]]);
4763     }
4764 }
4765 
4766 static const XtensaOpcodeOps fpu2000_ops[] = {
4767     {
4768         .name = "abs.s",
4769         .translate = translate_abs_s,
4770     }, {
4771         .name = "add.s",
4772         .translate = translate_add_s,
4773     }, {
4774         .name = "ceil.s",
4775         .translate = translate_ftoi_s,
4776         .par = (const uint32_t[]){float_round_up, false},
4777     }, {
4778         .name = "float.s",
4779         .translate = translate_float_s,
4780         .par = (const uint32_t[]){false},
4781     }, {
4782         .name = "floor.s",
4783         .translate = translate_ftoi_s,
4784         .par = (const uint32_t[]){float_round_down, false},
4785     }, {
4786         .name = "lsi",
4787         .translate = translate_ldsti,
4788         .par = (const uint32_t[]){false, false},
4789     }, {
4790         .name = "lsiu",
4791         .translate = translate_ldsti,
4792         .par = (const uint32_t[]){false, true},
4793     }, {
4794         .name = "lsx",
4795         .translate = translate_ldstx,
4796         .par = (const uint32_t[]){false, false},
4797     }, {
4798         .name = "lsxu",
4799         .translate = translate_ldstx,
4800         .par = (const uint32_t[]){false, true},
4801     }, {
4802         .name = "madd.s",
4803         .translate = translate_madd_s,
4804     }, {
4805         .name = "mov.s",
4806         .translate = translate_mov_s,
4807     }, {
4808         .name = "moveqz.s",
4809         .translate = translate_movcond_s,
4810         .par = (const uint32_t[]){TCG_COND_EQ},
4811     }, {
4812         .name = "movf.s",
4813         .translate = translate_movp_s,
4814         .par = (const uint32_t[]){TCG_COND_EQ},
4815     }, {
4816         .name = "movgez.s",
4817         .translate = translate_movcond_s,
4818         .par = (const uint32_t[]){TCG_COND_GE},
4819     }, {
4820         .name = "movltz.s",
4821         .translate = translate_movcond_s,
4822         .par = (const uint32_t[]){TCG_COND_LT},
4823     }, {
4824         .name = "movnez.s",
4825         .translate = translate_movcond_s,
4826         .par = (const uint32_t[]){TCG_COND_NE},
4827     }, {
4828         .name = "movt.s",
4829         .translate = translate_movp_s,
4830         .par = (const uint32_t[]){TCG_COND_NE},
4831     }, {
4832         .name = "msub.s",
4833         .translate = translate_msub_s,
4834     }, {
4835         .name = "mul.s",
4836         .translate = translate_mul_s,
4837     }, {
4838         .name = "neg.s",
4839         .translate = translate_neg_s,
4840     }, {
4841         .name = "oeq.s",
4842         .translate = translate_compare_s,
4843         .par = (const uint32_t[]){COMPARE_OEQ},
4844     }, {
4845         .name = "ole.s",
4846         .translate = translate_compare_s,
4847         .par = (const uint32_t[]){COMPARE_OLE},
4848     }, {
4849         .name = "olt.s",
4850         .translate = translate_compare_s,
4851         .par = (const uint32_t[]){COMPARE_OLT},
4852     }, {
4853         .name = "rfr.s",
4854         .translate = translate_rfr_s,
4855     }, {
4856         .name = "round.s",
4857         .translate = translate_ftoi_s,
4858         .par = (const uint32_t[]){float_round_nearest_even, false},
4859     }, {
4860         .name = "ssi",
4861         .translate = translate_ldsti,
4862         .par = (const uint32_t[]){true, false},
4863     }, {
4864         .name = "ssiu",
4865         .translate = translate_ldsti,
4866         .par = (const uint32_t[]){true, true},
4867     }, {
4868         .name = "ssx",
4869         .translate = translate_ldstx,
4870         .par = (const uint32_t[]){true, false},
4871     }, {
4872         .name = "ssxu",
4873         .translate = translate_ldstx,
4874         .par = (const uint32_t[]){true, true},
4875     }, {
4876         .name = "sub.s",
4877         .translate = translate_sub_s,
4878     }, {
4879         .name = "trunc.s",
4880         .translate = translate_ftoi_s,
4881         .par = (const uint32_t[]){float_round_to_zero, false},
4882     }, {
4883         .name = "ueq.s",
4884         .translate = translate_compare_s,
4885         .par = (const uint32_t[]){COMPARE_UEQ},
4886     }, {
4887         .name = "ufloat.s",
4888         .translate = translate_float_s,
4889         .par = (const uint32_t[]){true},
4890     }, {
4891         .name = "ule.s",
4892         .translate = translate_compare_s,
4893         .par = (const uint32_t[]){COMPARE_ULE},
4894     }, {
4895         .name = "ult.s",
4896         .translate = translate_compare_s,
4897         .par = (const uint32_t[]){COMPARE_ULT},
4898     }, {
4899         .name = "un.s",
4900         .translate = translate_compare_s,
4901         .par = (const uint32_t[]){COMPARE_UN},
4902     }, {
4903         .name = "utrunc.s",
4904         .translate = translate_ftoi_s,
4905         .par = (const uint32_t[]){float_round_to_zero, true},
4906     }, {
4907         .name = "wfr.s",
4908         .translate = translate_wfr_s,
4909     },
4910 };
4911 
4912 const XtensaOpcodeTranslators xtensa_fpu2000_opcodes = {
4913     .num_opcodes = ARRAY_SIZE(fpu2000_ops),
4914     .opcode = fpu2000_ops,
4915 };
4916