xref: /openbmc/qemu/target/xtensa/exc_helper.c (revision 7f6c3d1a)
1 /*
2  * Copyright (c) 2011 - 2019, Max Filippov, Open Source and Linux Lab.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are met:
7  *     * Redistributions of source code must retain the above copyright
8  *       notice, this list of conditions and the following disclaimer.
9  *     * Redistributions in binary form must reproduce the above copyright
10  *       notice, this list of conditions and the following disclaimer in the
11  *       documentation and/or other materials provided with the distribution.
12  *     * Neither the name of the Open Source and Linux Lab nor the
13  *       names of its contributors may be used to endorse or promote products
14  *       derived from this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  */
27 
28 #include "qemu/osdep.h"
29 #include "qemu/main-loop.h"
30 #include "cpu.h"
31 #include "exec/helper-proto.h"
32 #include "qemu/host-utils.h"
33 #include "exec/exec-all.h"
34 
35 void HELPER(exception)(CPUXtensaState *env, uint32_t excp)
36 {
37     CPUState *cs = env_cpu(env);
38 
39     cs->exception_index = excp;
40     if (excp == EXCP_YIELD) {
41         env->yield_needed = 0;
42     }
43     if (excp == EXCP_DEBUG) {
44         env->exception_taken = 0;
45     }
46     cpu_loop_exit(cs);
47 }
48 
49 void HELPER(exception_cause)(CPUXtensaState *env, uint32_t pc, uint32_t cause)
50 {
51     uint32_t vector;
52 
53     env->pc = pc;
54     if (env->sregs[PS] & PS_EXCM) {
55         if (env->config->ndepc) {
56             env->sregs[DEPC] = pc;
57         } else {
58             env->sregs[EPC1] = pc;
59         }
60         vector = EXC_DOUBLE;
61     } else {
62         env->sregs[EPC1] = pc;
63         vector = (env->sregs[PS] & PS_UM) ? EXC_USER : EXC_KERNEL;
64     }
65 
66     env->sregs[EXCCAUSE] = cause;
67     env->sregs[PS] |= PS_EXCM;
68 
69     HELPER(exception)(env, vector);
70 }
71 
72 void HELPER(exception_cause_vaddr)(CPUXtensaState *env,
73                                    uint32_t pc, uint32_t cause, uint32_t vaddr)
74 {
75     env->sregs[EXCVADDR] = vaddr;
76     HELPER(exception_cause)(env, pc, cause);
77 }
78 
79 void debug_exception_env(CPUXtensaState *env, uint32_t cause)
80 {
81     if (xtensa_get_cintlevel(env) < env->config->debug_level) {
82         HELPER(debug_exception)(env, env->pc, cause);
83     }
84 }
85 
86 void HELPER(debug_exception)(CPUXtensaState *env, uint32_t pc, uint32_t cause)
87 {
88     unsigned level = env->config->debug_level;
89 
90     env->pc = pc;
91     env->sregs[DEBUGCAUSE] = cause;
92     env->sregs[EPC1 + level - 1] = pc;
93     env->sregs[EPS2 + level - 2] = env->sregs[PS];
94     env->sregs[PS] = (env->sregs[PS] & ~PS_INTLEVEL) | PS_EXCM |
95         (level << PS_INTLEVEL_SHIFT);
96     HELPER(exception)(env, EXC_DEBUG);
97 }
98 
99 #ifndef CONFIG_USER_ONLY
100 
101 void HELPER(waiti)(CPUXtensaState *env, uint32_t pc, uint32_t intlevel)
102 {
103     CPUState *cpu = env_cpu(env);
104 
105     env->pc = pc;
106     env->sregs[PS] = (env->sregs[PS] & ~PS_INTLEVEL) |
107         (intlevel << PS_INTLEVEL_SHIFT);
108 
109     qemu_mutex_lock_iothread();
110     check_interrupts(env);
111     qemu_mutex_unlock_iothread();
112 
113     if (env->pending_irq_level) {
114         cpu_loop_exit(cpu);
115         return;
116     }
117 
118     cpu->halted = 1;
119     HELPER(exception)(env, EXCP_HLT);
120 }
121 
122 void HELPER(check_interrupts)(CPUXtensaState *env)
123 {
124     qemu_mutex_lock_iothread();
125     check_interrupts(env);
126     qemu_mutex_unlock_iothread();
127 }
128 
129 void HELPER(intset)(CPUXtensaState *env, uint32_t v)
130 {
131     qatomic_or(&env->sregs[INTSET],
132               v & env->config->inttype_mask[INTTYPE_SOFTWARE]);
133 }
134 
135 static void intclear(CPUXtensaState *env, uint32_t v)
136 {
137     qatomic_and(&env->sregs[INTSET], ~v);
138 }
139 
140 void HELPER(intclear)(CPUXtensaState *env, uint32_t v)
141 {
142     intclear(env, v & (env->config->inttype_mask[INTTYPE_SOFTWARE] |
143                        env->config->inttype_mask[INTTYPE_EDGE]));
144 }
145 
146 static uint32_t relocated_vector(CPUXtensaState *env, uint32_t vector)
147 {
148     if (xtensa_option_enabled(env->config,
149                               XTENSA_OPTION_RELOCATABLE_VECTOR)) {
150         return vector - env->config->vecbase + env->sregs[VECBASE];
151     } else {
152         return vector;
153     }
154 }
155 
156 /*!
157  * Handle penging IRQ.
158  * For the high priority interrupt jump to the corresponding interrupt vector.
159  * For the level-1 interrupt convert it to either user, kernel or double
160  * exception with the 'level-1 interrupt' exception cause.
161  */
162 static void handle_interrupt(CPUXtensaState *env)
163 {
164     int level = env->pending_irq_level;
165 
166     if ((level > xtensa_get_cintlevel(env) &&
167          level <= env->config->nlevel &&
168          (env->config->level_mask[level] &
169           env->sregs[INTSET] & env->sregs[INTENABLE])) ||
170         level == env->config->nmi_level) {
171         CPUState *cs = env_cpu(env);
172 
173         if (level > 1) {
174             env->sregs[EPC1 + level - 1] = env->pc;
175             env->sregs[EPS2 + level - 2] = env->sregs[PS];
176             env->sregs[PS] =
177                 (env->sregs[PS] & ~PS_INTLEVEL) | level | PS_EXCM;
178             env->pc = relocated_vector(env,
179                                        env->config->interrupt_vector[level]);
180             if (level == env->config->nmi_level) {
181                 intclear(env, env->config->inttype_mask[INTTYPE_NMI]);
182             }
183         } else {
184             env->sregs[EXCCAUSE] = LEVEL1_INTERRUPT_CAUSE;
185 
186             if (env->sregs[PS] & PS_EXCM) {
187                 if (env->config->ndepc) {
188                     env->sregs[DEPC] = env->pc;
189                 } else {
190                     env->sregs[EPC1] = env->pc;
191                 }
192                 cs->exception_index = EXC_DOUBLE;
193             } else {
194                 env->sregs[EPC1] = env->pc;
195                 cs->exception_index =
196                     (env->sregs[PS] & PS_UM) ? EXC_USER : EXC_KERNEL;
197             }
198             env->sregs[PS] |= PS_EXCM;
199         }
200         env->exception_taken = 1;
201     }
202 }
203 
204 /* Called from cpu_handle_interrupt with BQL held */
205 void xtensa_cpu_do_interrupt(CPUState *cs)
206 {
207     XtensaCPU *cpu = XTENSA_CPU(cs);
208     CPUXtensaState *env = &cpu->env;
209 
210     if (cs->exception_index == EXC_IRQ) {
211         qemu_log_mask(CPU_LOG_INT,
212                       "%s(EXC_IRQ) level = %d, cintlevel = %d, "
213                       "pc = %08x, a0 = %08x, ps = %08x, "
214                       "intset = %08x, intenable = %08x, "
215                       "ccount = %08x\n",
216                       __func__, env->pending_irq_level,
217                       xtensa_get_cintlevel(env),
218                       env->pc, env->regs[0], env->sregs[PS],
219                       env->sregs[INTSET], env->sregs[INTENABLE],
220                       env->sregs[CCOUNT]);
221         handle_interrupt(env);
222     }
223 
224     switch (cs->exception_index) {
225     case EXC_WINDOW_OVERFLOW4:
226     case EXC_WINDOW_UNDERFLOW4:
227     case EXC_WINDOW_OVERFLOW8:
228     case EXC_WINDOW_UNDERFLOW8:
229     case EXC_WINDOW_OVERFLOW12:
230     case EXC_WINDOW_UNDERFLOW12:
231     case EXC_KERNEL:
232     case EXC_USER:
233     case EXC_DOUBLE:
234     case EXC_DEBUG:
235         qemu_log_mask(CPU_LOG_INT, "%s(%d) "
236                       "pc = %08x, a0 = %08x, ps = %08x, ccount = %08x\n",
237                       __func__, cs->exception_index,
238                       env->pc, env->regs[0], env->sregs[PS],
239                       env->sregs[CCOUNT]);
240         if (env->config->exception_vector[cs->exception_index]) {
241             uint32_t vector;
242 
243             vector = env->config->exception_vector[cs->exception_index];
244             env->pc = relocated_vector(env, vector);
245             env->exception_taken = 1;
246         } else {
247             qemu_log_mask(CPU_LOG_INT,
248                           "%s(pc = %08x) bad exception_index: %d\n",
249                           __func__, env->pc, cs->exception_index);
250         }
251         break;
252 
253     case EXC_IRQ:
254         break;
255 
256     default:
257         qemu_log("%s(pc = %08x) unknown exception_index: %d\n",
258                  __func__, env->pc, cs->exception_index);
259         break;
260     }
261     check_interrupts(env);
262 }
263 #else
264 void xtensa_cpu_do_interrupt(CPUState *cs)
265 {
266 }
267 #endif
268 
269 bool xtensa_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
270 {
271     if (interrupt_request & CPU_INTERRUPT_HARD) {
272         cs->exception_index = EXC_IRQ;
273         xtensa_cpu_do_interrupt(cs);
274         return true;
275     }
276     return false;
277 }
278