xref: /openbmc/qemu/target/xtensa/cpu.c (revision 76b7dd64)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU Xtensa CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
5fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
6fcf5ef2aSThomas Huth  * All rights reserved.
7fcf5ef2aSThomas Huth  *
8fcf5ef2aSThomas Huth  * Redistribution and use in source and binary forms, with or without
9fcf5ef2aSThomas Huth  * modification, are permitted provided that the following conditions are met:
10fcf5ef2aSThomas Huth  *     * Redistributions of source code must retain the above copyright
11fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer.
12fcf5ef2aSThomas Huth  *     * Redistributions in binary form must reproduce the above copyright
13fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer in the
14fcf5ef2aSThomas Huth  *       documentation and/or other materials provided with the distribution.
15fcf5ef2aSThomas Huth  *     * Neither the name of the Open Source and Linux Lab nor the
16fcf5ef2aSThomas Huth  *       names of its contributors may be used to endorse or promote products
17fcf5ef2aSThomas Huth  *       derived from this software without specific prior written permission.
18fcf5ef2aSThomas Huth  *
19fcf5ef2aSThomas Huth  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20fcf5ef2aSThomas Huth  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21fcf5ef2aSThomas Huth  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22fcf5ef2aSThomas Huth  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23fcf5ef2aSThomas Huth  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24fcf5ef2aSThomas Huth  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25fcf5ef2aSThomas Huth  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26fcf5ef2aSThomas Huth  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27fcf5ef2aSThomas Huth  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28fcf5ef2aSThomas Huth  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29fcf5ef2aSThomas Huth  */
30fcf5ef2aSThomas Huth 
31fcf5ef2aSThomas Huth #include "qemu/osdep.h"
32fcf5ef2aSThomas Huth #include "qapi/error.h"
33fcf5ef2aSThomas Huth #include "cpu.h"
34fcf5ef2aSThomas Huth #include "qemu-common.h"
35fcf5ef2aSThomas Huth #include "migration/vmstate.h"
36fcf5ef2aSThomas Huth 
37fcf5ef2aSThomas Huth 
38fcf5ef2aSThomas Huth static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
39fcf5ef2aSThomas Huth {
40fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
41fcf5ef2aSThomas Huth 
42fcf5ef2aSThomas Huth     cpu->env.pc = value;
43fcf5ef2aSThomas Huth }
44fcf5ef2aSThomas Huth 
45fcf5ef2aSThomas Huth static bool xtensa_cpu_has_work(CPUState *cs)
46fcf5ef2aSThomas Huth {
47ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
48fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
49fcf5ef2aSThomas Huth 
50bd527a83SMax Filippov     return !cpu->env.runstall && cpu->env.pending_irq_level;
51ba7651fbSMax Filippov #else
52ba7651fbSMax Filippov     return true;
53ba7651fbSMax Filippov #endif
54fcf5ef2aSThomas Huth }
55fcf5ef2aSThomas Huth 
56fcf5ef2aSThomas Huth /* CPUClass::reset() */
57fcf5ef2aSThomas Huth static void xtensa_cpu_reset(CPUState *s)
58fcf5ef2aSThomas Huth {
59fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(s);
60fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
61fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
62fcf5ef2aSThomas Huth 
63fcf5ef2aSThomas Huth     xcc->parent_reset(s);
64fcf5ef2aSThomas Huth 
65fcf5ef2aSThomas Huth     env->exception_taken = 0;
6617ab14acSMax Filippov     env->pc = env->config->exception_vector[EXC_RESET0 + env->static_vectors];
67fcf5ef2aSThomas Huth     env->sregs[LITBASE] &= ~1;
68ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
69fcf5ef2aSThomas Huth     env->sregs[PS] = xtensa_option_enabled(env->config,
70fcf5ef2aSThomas Huth             XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
71ba7651fbSMax Filippov     env->pending_irq_level = 0;
72ba7651fbSMax Filippov #else
73ba7651fbSMax Filippov     env->sregs[PS] =
74ba7651fbSMax Filippov         (xtensa_option_enabled(env->config,
75ba7651fbSMax Filippov                                XTENSA_OPTION_WINDOWED_REGISTER) ? PS_WOE : 0) |
76ba7651fbSMax Filippov         PS_UM | (3 << PS_RING_SHIFT);
77ba7651fbSMax Filippov #endif
78fcf5ef2aSThomas Huth     env->sregs[VECBASE] = env->config->vecbase;
79fcf5ef2aSThomas Huth     env->sregs[IBREAKENABLE] = 0;
809e03ade4SMax Filippov     env->sregs[MEMCTL] = MEMCTL_IL0EN & env->config->memctl_mask;
81fcf5ef2aSThomas Huth     env->sregs[CACHEATTR] = 0x22222222;
82fcf5ef2aSThomas Huth     env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
83fcf5ef2aSThomas Huth             XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
84fcf5ef2aSThomas Huth     env->sregs[CONFIGID0] = env->config->configid[0];
85fcf5ef2aSThomas Huth     env->sregs[CONFIGID1] = env->config->configid[1];
86fcf5ef2aSThomas Huth 
87ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
88fcf5ef2aSThomas Huth     reset_mmu(env);
89bd527a83SMax Filippov     s->halted = env->runstall;
90ba7651fbSMax Filippov #endif
91fcf5ef2aSThomas Huth }
92fcf5ef2aSThomas Huth 
93fcf5ef2aSThomas Huth static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
94fcf5ef2aSThomas Huth {
95fcf5ef2aSThomas Huth     ObjectClass *oc;
96fcf5ef2aSThomas Huth     char *typename;
97fcf5ef2aSThomas Huth 
98a5247d76SIgor Mammedov     typename = g_strdup_printf(XTENSA_CPU_TYPE_NAME("%s"), cpu_model);
99fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
100fcf5ef2aSThomas Huth     g_free(typename);
101fcf5ef2aSThomas Huth     if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) ||
102fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
103fcf5ef2aSThomas Huth         return NULL;
104fcf5ef2aSThomas Huth     }
105fcf5ef2aSThomas Huth     return oc;
106fcf5ef2aSThomas Huth }
107fcf5ef2aSThomas Huth 
1085a6539e6SMax Filippov static void xtensa_cpu_disas_set_info(CPUState *cs, disassemble_info *info)
1095a6539e6SMax Filippov {
1105a6539e6SMax Filippov     XtensaCPU *cpu = XTENSA_CPU(cs);
1115a6539e6SMax Filippov 
1125a6539e6SMax Filippov     info->private_data = cpu->env.config->isa;
1135a6539e6SMax Filippov     info->print_insn = print_insn_xtensa;
1145a6539e6SMax Filippov }
1155a6539e6SMax Filippov 
116fcf5ef2aSThomas Huth static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
117fcf5ef2aSThomas Huth {
118fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
119fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
120fcf5ef2aSThomas Huth     Error *local_err = NULL;
121fcf5ef2aSThomas Huth 
122ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
123ba7651fbSMax Filippov     xtensa_irq_init(&XTENSA_CPU(dev)->env);
124ba7651fbSMax Filippov #endif
1258e36271bSIgor Mammedov 
126fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
127fcf5ef2aSThomas Huth     if (local_err != NULL) {
128fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
129fcf5ef2aSThomas Huth         return;
130fcf5ef2aSThomas Huth     }
131fcf5ef2aSThomas Huth 
132fcf5ef2aSThomas Huth     cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;
133fcf5ef2aSThomas Huth 
134fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
135fcf5ef2aSThomas Huth 
136fcf5ef2aSThomas Huth     xcc->parent_realize(dev, errp);
137fcf5ef2aSThomas Huth }
138fcf5ef2aSThomas Huth 
139fcf5ef2aSThomas Huth static void xtensa_cpu_initfn(Object *obj)
140fcf5ef2aSThomas Huth {
141fcf5ef2aSThomas Huth     CPUState *cs = CPU(obj);
142fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(obj);
143fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
144fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
145fcf5ef2aSThomas Huth 
146fcf5ef2aSThomas Huth     cs->env_ptr = env;
147fcf5ef2aSThomas Huth     env->config = xcc->config;
148fcf5ef2aSThomas Huth 
149ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
1503a3c9dc4SMax Filippov     env->address_space_er = g_malloc(sizeof(*env->address_space_er));
1513a3c9dc4SMax Filippov     env->system_er = g_malloc(sizeof(*env->system_er));
15209d98b69SThomas Huth     memory_region_init_io(env->system_er, obj, NULL, env, "er",
1533a3c9dc4SMax Filippov                           UINT64_C(0x100000000));
1543a3c9dc4SMax Filippov     address_space_init(env->address_space_er, env->system_er, "ER");
155ba7651fbSMax Filippov #endif
156fcf5ef2aSThomas Huth }
157fcf5ef2aSThomas Huth 
158fcf5ef2aSThomas Huth static const VMStateDescription vmstate_xtensa_cpu = {
159fcf5ef2aSThomas Huth     .name = "cpu",
160fcf5ef2aSThomas Huth     .unmigratable = 1,
161fcf5ef2aSThomas Huth };
162fcf5ef2aSThomas Huth 
163fcf5ef2aSThomas Huth static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
164fcf5ef2aSThomas Huth {
165fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
166fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
167fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
168fcf5ef2aSThomas Huth 
169bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, xtensa_cpu_realizefn,
170bf853881SPhilippe Mathieu-Daudé                                     &xcc->parent_realize);
171fcf5ef2aSThomas Huth 
172fcf5ef2aSThomas Huth     xcc->parent_reset = cc->reset;
173fcf5ef2aSThomas Huth     cc->reset = xtensa_cpu_reset;
174fcf5ef2aSThomas Huth 
175fcf5ef2aSThomas Huth     cc->class_by_name = xtensa_cpu_class_by_name;
176fcf5ef2aSThomas Huth     cc->has_work = xtensa_cpu_has_work;
177fcf5ef2aSThomas Huth     cc->do_interrupt = xtensa_cpu_do_interrupt;
178fcf5ef2aSThomas Huth     cc->cpu_exec_interrupt = xtensa_cpu_exec_interrupt;
179fcf5ef2aSThomas Huth     cc->dump_state = xtensa_cpu_dump_state;
180fcf5ef2aSThomas Huth     cc->set_pc = xtensa_cpu_set_pc;
181fcf5ef2aSThomas Huth     cc->gdb_read_register = xtensa_cpu_gdb_read_register;
182fcf5ef2aSThomas Huth     cc->gdb_write_register = xtensa_cpu_gdb_write_register;
183fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
184ba7651fbSMax Filippov #ifdef CONFIG_USER_ONLY
185ba7651fbSMax Filippov     cc->handle_mmu_fault = xtensa_cpu_handle_mmu_fault;
186ba7651fbSMax Filippov #else
187fcf5ef2aSThomas Huth     cc->do_unaligned_access = xtensa_cpu_do_unaligned_access;
188fcf5ef2aSThomas Huth     cc->get_phys_page_debug = xtensa_cpu_get_phys_page_debug;
189*76b7dd64SMax Filippov     cc->do_transaction_failed = xtensa_cpu_do_transaction_failed;
190fcf5ef2aSThomas Huth #endif
191fcf5ef2aSThomas Huth     cc->debug_excp_handler = xtensa_breakpoint_handler;
1925a6539e6SMax Filippov     cc->disas_set_info = xtensa_cpu_disas_set_info;
19355c3ceefSRichard Henderson     cc->tcg_initialize = xtensa_translate_init;
194fcf5ef2aSThomas Huth     dc->vmsd = &vmstate_xtensa_cpu;
195fcf5ef2aSThomas Huth }
196fcf5ef2aSThomas Huth 
197fcf5ef2aSThomas Huth static const TypeInfo xtensa_cpu_type_info = {
198fcf5ef2aSThomas Huth     .name = TYPE_XTENSA_CPU,
199fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
200fcf5ef2aSThomas Huth     .instance_size = sizeof(XtensaCPU),
201fcf5ef2aSThomas Huth     .instance_init = xtensa_cpu_initfn,
202fcf5ef2aSThomas Huth     .abstract = true,
203fcf5ef2aSThomas Huth     .class_size = sizeof(XtensaCPUClass),
204fcf5ef2aSThomas Huth     .class_init = xtensa_cpu_class_init,
205fcf5ef2aSThomas Huth };
206fcf5ef2aSThomas Huth 
207fcf5ef2aSThomas Huth static void xtensa_cpu_register_types(void)
208fcf5ef2aSThomas Huth {
209fcf5ef2aSThomas Huth     type_register_static(&xtensa_cpu_type_info);
210fcf5ef2aSThomas Huth }
211fcf5ef2aSThomas Huth 
212fcf5ef2aSThomas Huth type_init(xtensa_cpu_register_types)
213