xref: /openbmc/qemu/target/xtensa/cpu.c (revision 08928c6d)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU Xtensa CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
5fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
6fcf5ef2aSThomas Huth  * All rights reserved.
7fcf5ef2aSThomas Huth  *
8fcf5ef2aSThomas Huth  * Redistribution and use in source and binary forms, with or without
9fcf5ef2aSThomas Huth  * modification, are permitted provided that the following conditions are met:
10fcf5ef2aSThomas Huth  *     * Redistributions of source code must retain the above copyright
11fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer.
12fcf5ef2aSThomas Huth  *     * Redistributions in binary form must reproduce the above copyright
13fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer in the
14fcf5ef2aSThomas Huth  *       documentation and/or other materials provided with the distribution.
15fcf5ef2aSThomas Huth  *     * Neither the name of the Open Source and Linux Lab nor the
16fcf5ef2aSThomas Huth  *       names of its contributors may be used to endorse or promote products
17fcf5ef2aSThomas Huth  *       derived from this software without specific prior written permission.
18fcf5ef2aSThomas Huth  *
19fcf5ef2aSThomas Huth  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20fcf5ef2aSThomas Huth  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21fcf5ef2aSThomas Huth  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22fcf5ef2aSThomas Huth  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23fcf5ef2aSThomas Huth  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24fcf5ef2aSThomas Huth  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25fcf5ef2aSThomas Huth  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26fcf5ef2aSThomas Huth  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27fcf5ef2aSThomas Huth  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28fcf5ef2aSThomas Huth  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29fcf5ef2aSThomas Huth  */
30fcf5ef2aSThomas Huth 
31fcf5ef2aSThomas Huth #include "qemu/osdep.h"
32fcf5ef2aSThomas Huth #include "qapi/error.h"
33fcf5ef2aSThomas Huth #include "cpu.h"
34cfa9f051SMax Filippov #include "fpu/softfloat.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
36fcf5ef2aSThomas Huth #include "migration/vmstate.h"
37fcf5ef2aSThomas Huth 
38fcf5ef2aSThomas Huth 
39fcf5ef2aSThomas Huth static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
40fcf5ef2aSThomas Huth {
41fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
42fcf5ef2aSThomas Huth 
43fcf5ef2aSThomas Huth     cpu->env.pc = value;
44fcf5ef2aSThomas Huth }
45fcf5ef2aSThomas Huth 
46fcf5ef2aSThomas Huth static bool xtensa_cpu_has_work(CPUState *cs)
47fcf5ef2aSThomas Huth {
48ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
49fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
50fcf5ef2aSThomas Huth 
51bd527a83SMax Filippov     return !cpu->env.runstall && cpu->env.pending_irq_level;
52ba7651fbSMax Filippov #else
53ba7651fbSMax Filippov     return true;
54ba7651fbSMax Filippov #endif
55fcf5ef2aSThomas Huth }
56fcf5ef2aSThomas Huth 
57130ea832SMax Filippov #ifdef CONFIG_USER_ONLY
58130ea832SMax Filippov static bool abi_call0;
59130ea832SMax Filippov 
60130ea832SMax Filippov void xtensa_set_abi_call0(void)
61130ea832SMax Filippov {
62130ea832SMax Filippov     abi_call0 = true;
63130ea832SMax Filippov }
64130ea832SMax Filippov 
65130ea832SMax Filippov bool xtensa_abi_call0(void)
66130ea832SMax Filippov {
67130ea832SMax Filippov     return abi_call0;
68130ea832SMax Filippov }
69130ea832SMax Filippov #endif
70130ea832SMax Filippov 
71781c67caSPeter Maydell static void xtensa_cpu_reset(DeviceState *dev)
72fcf5ef2aSThomas Huth {
73781c67caSPeter Maydell     CPUState *s = CPU(dev);
74fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(s);
75fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
76fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
77cfa9f051SMax Filippov     bool dfpu = xtensa_option_enabled(env->config,
78cfa9f051SMax Filippov                                       XTENSA_OPTION_DFP_COPROCESSOR);
79fcf5ef2aSThomas Huth 
80781c67caSPeter Maydell     xcc->parent_reset(dev);
81fcf5ef2aSThomas Huth 
8217ab14acSMax Filippov     env->pc = env->config->exception_vector[EXC_RESET0 + env->static_vectors];
83fcf5ef2aSThomas Huth     env->sregs[LITBASE] &= ~1;
84ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
85fcf5ef2aSThomas Huth     env->sregs[PS] = xtensa_option_enabled(env->config,
86fcf5ef2aSThomas Huth             XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
87ba7651fbSMax Filippov     env->pending_irq_level = 0;
88ba7651fbSMax Filippov #else
89130ea832SMax Filippov     env->sregs[PS] = PS_UM | (3 << PS_RING_SHIFT);
90130ea832SMax Filippov     if (xtensa_option_enabled(env->config,
91130ea832SMax Filippov                               XTENSA_OPTION_WINDOWED_REGISTER) &&
92130ea832SMax Filippov         !xtensa_abi_call0()) {
93130ea832SMax Filippov         env->sregs[PS] |= PS_WOE;
94130ea832SMax Filippov     }
95ab97f050SMax Filippov     env->sregs[CPENABLE] = 0xff;
96ba7651fbSMax Filippov #endif
97fcf5ef2aSThomas Huth     env->sregs[VECBASE] = env->config->vecbase;
98fcf5ef2aSThomas Huth     env->sregs[IBREAKENABLE] = 0;
999e03ade4SMax Filippov     env->sregs[MEMCTL] = MEMCTL_IL0EN & env->config->memctl_mask;
100fcf5ef2aSThomas Huth     env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
101fcf5ef2aSThomas Huth             XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
102fcf5ef2aSThomas Huth     env->sregs[CONFIGID0] = env->config->configid[0];
103fcf5ef2aSThomas Huth     env->sregs[CONFIGID1] = env->config->configid[1];
104b345e140SMax Filippov     env->exclusive_addr = -1;
105fcf5ef2aSThomas Huth 
106ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
107fcf5ef2aSThomas Huth     reset_mmu(env);
108bd527a83SMax Filippov     s->halted = env->runstall;
109ba7651fbSMax Filippov #endif
110cfa9f051SMax Filippov     set_no_signaling_nans(!dfpu, &env->fp_status);
111cfa9f051SMax Filippov     set_use_first_nan(!dfpu, &env->fp_status);
112fcf5ef2aSThomas Huth }
113fcf5ef2aSThomas Huth 
114fcf5ef2aSThomas Huth static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
115fcf5ef2aSThomas Huth {
116fcf5ef2aSThomas Huth     ObjectClass *oc;
117fcf5ef2aSThomas Huth     char *typename;
118fcf5ef2aSThomas Huth 
119a5247d76SIgor Mammedov     typename = g_strdup_printf(XTENSA_CPU_TYPE_NAME("%s"), cpu_model);
120fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
121fcf5ef2aSThomas Huth     g_free(typename);
122fcf5ef2aSThomas Huth     if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU) ||
123fcf5ef2aSThomas Huth         object_class_is_abstract(oc)) {
124fcf5ef2aSThomas Huth         return NULL;
125fcf5ef2aSThomas Huth     }
126fcf5ef2aSThomas Huth     return oc;
127fcf5ef2aSThomas Huth }
128fcf5ef2aSThomas Huth 
1295a6539e6SMax Filippov static void xtensa_cpu_disas_set_info(CPUState *cs, disassemble_info *info)
1305a6539e6SMax Filippov {
1315a6539e6SMax Filippov     XtensaCPU *cpu = XTENSA_CPU(cs);
1325a6539e6SMax Filippov 
1335a6539e6SMax Filippov     info->private_data = cpu->env.config->isa;
1345a6539e6SMax Filippov     info->print_insn = print_insn_xtensa;
1355a6539e6SMax Filippov }
1365a6539e6SMax Filippov 
137fcf5ef2aSThomas Huth static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
138fcf5ef2aSThomas Huth {
139fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
140fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
141fcf5ef2aSThomas Huth     Error *local_err = NULL;
142fcf5ef2aSThomas Huth 
143ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
144ba7651fbSMax Filippov     xtensa_irq_init(&XTENSA_CPU(dev)->env);
145ba7651fbSMax Filippov #endif
1468e36271bSIgor Mammedov 
147fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
148fcf5ef2aSThomas Huth     if (local_err != NULL) {
149fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
150fcf5ef2aSThomas Huth         return;
151fcf5ef2aSThomas Huth     }
152fcf5ef2aSThomas Huth 
153fcf5ef2aSThomas Huth     cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;
154fcf5ef2aSThomas Huth 
155fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
156fcf5ef2aSThomas Huth 
157fcf5ef2aSThomas Huth     xcc->parent_realize(dev, errp);
158fcf5ef2aSThomas Huth }
159fcf5ef2aSThomas Huth 
160fcf5ef2aSThomas Huth static void xtensa_cpu_initfn(Object *obj)
161fcf5ef2aSThomas Huth {
162fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(obj);
163fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
164fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
165fcf5ef2aSThomas Huth 
1667506ed90SRichard Henderson     cpu_set_cpustate_pointers(cpu);
167fcf5ef2aSThomas Huth     env->config = xcc->config;
168fcf5ef2aSThomas Huth 
169ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
1703a3c9dc4SMax Filippov     env->address_space_er = g_malloc(sizeof(*env->address_space_er));
1713a3c9dc4SMax Filippov     env->system_er = g_malloc(sizeof(*env->system_er));
17209d98b69SThomas Huth     memory_region_init_io(env->system_er, obj, NULL, env, "er",
1733a3c9dc4SMax Filippov                           UINT64_C(0x100000000));
1743a3c9dc4SMax Filippov     address_space_init(env->address_space_er, env->system_er, "ER");
175ba7651fbSMax Filippov #endif
176fcf5ef2aSThomas Huth }
177fcf5ef2aSThomas Huth 
1784336073bSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
179fcf5ef2aSThomas Huth static const VMStateDescription vmstate_xtensa_cpu = {
180fcf5ef2aSThomas Huth     .name = "cpu",
181fcf5ef2aSThomas Huth     .unmigratable = 1,
182fcf5ef2aSThomas Huth };
1838b80bd28SPhilippe Mathieu-Daudé 
1848b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
1858b80bd28SPhilippe Mathieu-Daudé 
1868b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps xtensa_sysemu_ops = {
187*08928c6dSPhilippe Mathieu-Daudé     .get_phys_page_debug = xtensa_cpu_get_phys_page_debug,
1888b80bd28SPhilippe Mathieu-Daudé };
1894336073bSPhilippe Mathieu-Daudé #endif
190fcf5ef2aSThomas Huth 
19178271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
19278271684SClaudio Fontana 
19378271684SClaudio Fontana static struct TCGCPUOps xtensa_tcg_ops = {
19478271684SClaudio Fontana     .initialize = xtensa_translate_init,
19578271684SClaudio Fontana     .cpu_exec_interrupt = xtensa_cpu_exec_interrupt,
19678271684SClaudio Fontana     .tlb_fill = xtensa_cpu_tlb_fill,
19778271684SClaudio Fontana     .debug_excp_handler = xtensa_breakpoint_handler,
19878271684SClaudio Fontana 
19978271684SClaudio Fontana #ifndef CONFIG_USER_ONLY
20078271684SClaudio Fontana     .do_interrupt = xtensa_cpu_do_interrupt,
20178271684SClaudio Fontana     .do_transaction_failed = xtensa_cpu_do_transaction_failed,
20278271684SClaudio Fontana     .do_unaligned_access = xtensa_cpu_do_unaligned_access,
20378271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
20478271684SClaudio Fontana };
20578271684SClaudio Fontana 
206fcf5ef2aSThomas Huth static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
207fcf5ef2aSThomas Huth {
208fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
209fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
210fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
211fcf5ef2aSThomas Huth 
212bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, xtensa_cpu_realizefn,
213bf853881SPhilippe Mathieu-Daudé                                     &xcc->parent_realize);
214fcf5ef2aSThomas Huth 
215781c67caSPeter Maydell     device_class_set_parent_reset(dc, xtensa_cpu_reset, &xcc->parent_reset);
216fcf5ef2aSThomas Huth 
217fcf5ef2aSThomas Huth     cc->class_by_name = xtensa_cpu_class_by_name;
218fcf5ef2aSThomas Huth     cc->has_work = xtensa_cpu_has_work;
219fcf5ef2aSThomas Huth     cc->dump_state = xtensa_cpu_dump_state;
220fcf5ef2aSThomas Huth     cc->set_pc = xtensa_cpu_set_pc;
221fcf5ef2aSThomas Huth     cc->gdb_read_register = xtensa_cpu_gdb_read_register;
222fcf5ef2aSThomas Huth     cc->gdb_write_register = xtensa_cpu_gdb_write_register;
223fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
224b008c456SRichard Henderson #ifndef CONFIG_USER_ONLY
2258b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &xtensa_sysemu_ops;
2264336073bSPhilippe Mathieu-Daudé     dc->vmsd = &vmstate_xtensa_cpu;
227fcf5ef2aSThomas Huth #endif
2285a6539e6SMax Filippov     cc->disas_set_info = xtensa_cpu_disas_set_info;
22978271684SClaudio Fontana     cc->tcg_ops = &xtensa_tcg_ops;
230fcf5ef2aSThomas Huth }
231fcf5ef2aSThomas Huth 
232fcf5ef2aSThomas Huth static const TypeInfo xtensa_cpu_type_info = {
233fcf5ef2aSThomas Huth     .name = TYPE_XTENSA_CPU,
234fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
235fcf5ef2aSThomas Huth     .instance_size = sizeof(XtensaCPU),
236fcf5ef2aSThomas Huth     .instance_init = xtensa_cpu_initfn,
237fcf5ef2aSThomas Huth     .abstract = true,
238fcf5ef2aSThomas Huth     .class_size = sizeof(XtensaCPUClass),
239fcf5ef2aSThomas Huth     .class_init = xtensa_cpu_class_init,
240fcf5ef2aSThomas Huth };
241fcf5ef2aSThomas Huth 
242fcf5ef2aSThomas Huth static void xtensa_cpu_register_types(void)
243fcf5ef2aSThomas Huth {
244fcf5ef2aSThomas Huth     type_register_static(&xtensa_cpu_type_info);
245fcf5ef2aSThomas Huth }
246fcf5ef2aSThomas Huth 
247fcf5ef2aSThomas Huth type_init(xtensa_cpu_register_types)
248