xref: /openbmc/qemu/target/xtensa/cpu.c (revision 3a9d0d7b)
1fcf5ef2aSThomas Huth /*
2fcf5ef2aSThomas Huth  * QEMU Xtensa CPU
3fcf5ef2aSThomas Huth  *
4fcf5ef2aSThomas Huth  * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
5fcf5ef2aSThomas Huth  * Copyright (c) 2012 SUSE LINUX Products GmbH
6fcf5ef2aSThomas Huth  * All rights reserved.
7fcf5ef2aSThomas Huth  *
8fcf5ef2aSThomas Huth  * Redistribution and use in source and binary forms, with or without
9fcf5ef2aSThomas Huth  * modification, are permitted provided that the following conditions are met:
10fcf5ef2aSThomas Huth  *     * Redistributions of source code must retain the above copyright
11fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer.
12fcf5ef2aSThomas Huth  *     * Redistributions in binary form must reproduce the above copyright
13fcf5ef2aSThomas Huth  *       notice, this list of conditions and the following disclaimer in the
14fcf5ef2aSThomas Huth  *       documentation and/or other materials provided with the distribution.
15fcf5ef2aSThomas Huth  *     * Neither the name of the Open Source and Linux Lab nor the
16fcf5ef2aSThomas Huth  *       names of its contributors may be used to endorse or promote products
17fcf5ef2aSThomas Huth  *       derived from this software without specific prior written permission.
18fcf5ef2aSThomas Huth  *
19fcf5ef2aSThomas Huth  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20fcf5ef2aSThomas Huth  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21fcf5ef2aSThomas Huth  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22fcf5ef2aSThomas Huth  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23fcf5ef2aSThomas Huth  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24fcf5ef2aSThomas Huth  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25fcf5ef2aSThomas Huth  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26fcf5ef2aSThomas Huth  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27fcf5ef2aSThomas Huth  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28fcf5ef2aSThomas Huth  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29fcf5ef2aSThomas Huth  */
30fcf5ef2aSThomas Huth 
31fcf5ef2aSThomas Huth #include "qemu/osdep.h"
32fcf5ef2aSThomas Huth #include "qapi/error.h"
33fcf5ef2aSThomas Huth #include "cpu.h"
34cfa9f051SMax Filippov #include "fpu/softfloat.h"
350b8fa32fSMarkus Armbruster #include "qemu/module.h"
36fcf5ef2aSThomas Huth #include "migration/vmstate.h"
379e377be1SMax Filippov #include "hw/qdev-clock.h"
389585201aSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
399585201aSPhilippe Mathieu-Daudé #include "exec/memory.h"
409585201aSPhilippe Mathieu-Daudé #endif
41fcf5ef2aSThomas Huth 
42fcf5ef2aSThomas Huth 
xtensa_cpu_set_pc(CPUState * cs,vaddr value)43fcf5ef2aSThomas Huth static void xtensa_cpu_set_pc(CPUState *cs, vaddr value)
44fcf5ef2aSThomas Huth {
45fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
46fcf5ef2aSThomas Huth 
47fcf5ef2aSThomas Huth     cpu->env.pc = value;
48fcf5ef2aSThomas Huth }
49fcf5ef2aSThomas Huth 
xtensa_cpu_get_pc(CPUState * cs)50e4fdf9dfSRichard Henderson static vaddr xtensa_cpu_get_pc(CPUState *cs)
51e4fdf9dfSRichard Henderson {
52e4fdf9dfSRichard Henderson     XtensaCPU *cpu = XTENSA_CPU(cs);
53e4fdf9dfSRichard Henderson 
54e4fdf9dfSRichard Henderson     return cpu->env.pc;
55e4fdf9dfSRichard Henderson }
56e4fdf9dfSRichard Henderson 
xtensa_restore_state_to_opc(CPUState * cs,const TranslationBlock * tb,const uint64_t * data)57044dcfc5SRichard Henderson static void xtensa_restore_state_to_opc(CPUState *cs,
58044dcfc5SRichard Henderson                                         const TranslationBlock *tb,
59044dcfc5SRichard Henderson                                         const uint64_t *data)
60044dcfc5SRichard Henderson {
61044dcfc5SRichard Henderson     XtensaCPU *cpu = XTENSA_CPU(cs);
62044dcfc5SRichard Henderson 
63044dcfc5SRichard Henderson     cpu->env.pc = data[0];
64044dcfc5SRichard Henderson }
65044dcfc5SRichard Henderson 
xtensa_cpu_has_work(CPUState * cs)66fcf5ef2aSThomas Huth static bool xtensa_cpu_has_work(CPUState *cs)
67fcf5ef2aSThomas Huth {
68ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
69fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(cs);
70fcf5ef2aSThomas Huth 
71bd527a83SMax Filippov     return !cpu->env.runstall && cpu->env.pending_irq_level;
72ba7651fbSMax Filippov #else
73ba7651fbSMax Filippov     return true;
74ba7651fbSMax Filippov #endif
75fcf5ef2aSThomas Huth }
76fcf5ef2aSThomas Huth 
77130ea832SMax Filippov #ifdef CONFIG_USER_ONLY
78130ea832SMax Filippov static bool abi_call0;
79130ea832SMax Filippov 
xtensa_set_abi_call0(void)80130ea832SMax Filippov void xtensa_set_abi_call0(void)
81130ea832SMax Filippov {
82130ea832SMax Filippov     abi_call0 = true;
83130ea832SMax Filippov }
84130ea832SMax Filippov 
xtensa_abi_call0(void)85130ea832SMax Filippov bool xtensa_abi_call0(void)
86130ea832SMax Filippov {
87130ea832SMax Filippov     return abi_call0;
88130ea832SMax Filippov }
89130ea832SMax Filippov #endif
90130ea832SMax Filippov 
xtensa_cpu_reset_hold(Object * obj)91d66e64ddSPeter Maydell static void xtensa_cpu_reset_hold(Object *obj)
92fcf5ef2aSThomas Huth {
93d66e64ddSPeter Maydell     CPUState *s = CPU(obj);
94fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(s);
95fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(cpu);
96fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
97cfa9f051SMax Filippov     bool dfpu = xtensa_option_enabled(env->config,
98cfa9f051SMax Filippov                                       XTENSA_OPTION_DFP_COPROCESSOR);
99fcf5ef2aSThomas Huth 
100d66e64ddSPeter Maydell     if (xcc->parent_phases.hold) {
101d66e64ddSPeter Maydell         xcc->parent_phases.hold(obj);
102d66e64ddSPeter Maydell     }
103fcf5ef2aSThomas Huth 
10417ab14acSMax Filippov     env->pc = env->config->exception_vector[EXC_RESET0 + env->static_vectors];
105fcf5ef2aSThomas Huth     env->sregs[LITBASE] &= ~1;
106ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
107fcf5ef2aSThomas Huth     env->sregs[PS] = xtensa_option_enabled(env->config,
108fcf5ef2aSThomas Huth             XTENSA_OPTION_INTERRUPT) ? 0x1f : 0x10;
109ba7651fbSMax Filippov     env->pending_irq_level = 0;
110ba7651fbSMax Filippov #else
111130ea832SMax Filippov     env->sregs[PS] = PS_UM | (3 << PS_RING_SHIFT);
112130ea832SMax Filippov     if (xtensa_option_enabled(env->config,
113130ea832SMax Filippov                               XTENSA_OPTION_WINDOWED_REGISTER) &&
114130ea832SMax Filippov         !xtensa_abi_call0()) {
115130ea832SMax Filippov         env->sregs[PS] |= PS_WOE;
116130ea832SMax Filippov     }
117ab97f050SMax Filippov     env->sregs[CPENABLE] = 0xff;
118ba7651fbSMax Filippov #endif
119fcf5ef2aSThomas Huth     env->sregs[VECBASE] = env->config->vecbase;
120fcf5ef2aSThomas Huth     env->sregs[IBREAKENABLE] = 0;
1219e03ade4SMax Filippov     env->sregs[MEMCTL] = MEMCTL_IL0EN & env->config->memctl_mask;
122fcf5ef2aSThomas Huth     env->sregs[ATOMCTL] = xtensa_option_enabled(env->config,
123fcf5ef2aSThomas Huth             XTENSA_OPTION_ATOMCTL) ? 0x28 : 0x15;
124fcf5ef2aSThomas Huth     env->sregs[CONFIGID0] = env->config->configid[0];
125fcf5ef2aSThomas Huth     env->sregs[CONFIGID1] = env->config->configid[1];
126b345e140SMax Filippov     env->exclusive_addr = -1;
127fcf5ef2aSThomas Huth 
128ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
129fcf5ef2aSThomas Huth     reset_mmu(env);
130bd527a83SMax Filippov     s->halted = env->runstall;
131ba7651fbSMax Filippov #endif
132cfa9f051SMax Filippov     set_no_signaling_nans(!dfpu, &env->fp_status);
133cfa9f051SMax Filippov     set_use_first_nan(!dfpu, &env->fp_status);
134fcf5ef2aSThomas Huth }
135fcf5ef2aSThomas Huth 
xtensa_cpu_class_by_name(const char * cpu_model)136fcf5ef2aSThomas Huth static ObjectClass *xtensa_cpu_class_by_name(const char *cpu_model)
137fcf5ef2aSThomas Huth {
138fcf5ef2aSThomas Huth     ObjectClass *oc;
139fcf5ef2aSThomas Huth     char *typename;
140fcf5ef2aSThomas Huth 
141a5247d76SIgor Mammedov     typename = g_strdup_printf(XTENSA_CPU_TYPE_NAME("%s"), cpu_model);
142fcf5ef2aSThomas Huth     oc = object_class_by_name(typename);
143fcf5ef2aSThomas Huth     g_free(typename);
144*3a9d0d7bSPhilippe Mathieu-Daudé     if (oc == NULL || !object_class_dynamic_cast(oc, TYPE_XTENSA_CPU)) {
145fcf5ef2aSThomas Huth         return NULL;
146fcf5ef2aSThomas Huth     }
147fcf5ef2aSThomas Huth     return oc;
148fcf5ef2aSThomas Huth }
149fcf5ef2aSThomas Huth 
xtensa_cpu_disas_set_info(CPUState * cs,disassemble_info * info)1505a6539e6SMax Filippov static void xtensa_cpu_disas_set_info(CPUState *cs, disassemble_info *info)
1515a6539e6SMax Filippov {
1525a6539e6SMax Filippov     XtensaCPU *cpu = XTENSA_CPU(cs);
1535a6539e6SMax Filippov 
1545a6539e6SMax Filippov     info->private_data = cpu->env.config->isa;
1555a6539e6SMax Filippov     info->print_insn = print_insn_xtensa;
1565a6539e6SMax Filippov }
1575a6539e6SMax Filippov 
xtensa_cpu_realizefn(DeviceState * dev,Error ** errp)158fcf5ef2aSThomas Huth static void xtensa_cpu_realizefn(DeviceState *dev, Error **errp)
159fcf5ef2aSThomas Huth {
160fcf5ef2aSThomas Huth     CPUState *cs = CPU(dev);
161fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(dev);
162fcf5ef2aSThomas Huth     Error *local_err = NULL;
163fcf5ef2aSThomas Huth 
164ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
165ba7651fbSMax Filippov     xtensa_irq_init(&XTENSA_CPU(dev)->env);
166ba7651fbSMax Filippov #endif
1678e36271bSIgor Mammedov 
168fcf5ef2aSThomas Huth     cpu_exec_realizefn(cs, &local_err);
169fcf5ef2aSThomas Huth     if (local_err != NULL) {
170fcf5ef2aSThomas Huth         error_propagate(errp, local_err);
171fcf5ef2aSThomas Huth         return;
172fcf5ef2aSThomas Huth     }
173fcf5ef2aSThomas Huth 
174fcf5ef2aSThomas Huth     cs->gdb_num_regs = xcc->config->gdb_regmap.num_regs;
175fcf5ef2aSThomas Huth 
176fcf5ef2aSThomas Huth     qemu_init_vcpu(cs);
177fcf5ef2aSThomas Huth 
178fcf5ef2aSThomas Huth     xcc->parent_realize(dev, errp);
179fcf5ef2aSThomas Huth }
180fcf5ef2aSThomas Huth 
xtensa_cpu_initfn(Object * obj)181fcf5ef2aSThomas Huth static void xtensa_cpu_initfn(Object *obj)
182fcf5ef2aSThomas Huth {
183fcf5ef2aSThomas Huth     XtensaCPU *cpu = XTENSA_CPU(obj);
184fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_GET_CLASS(obj);
185fcf5ef2aSThomas Huth     CPUXtensaState *env = &cpu->env;
186fcf5ef2aSThomas Huth 
187fcf5ef2aSThomas Huth     env->config = xcc->config;
188fcf5ef2aSThomas Huth 
189ba7651fbSMax Filippov #ifndef CONFIG_USER_ONLY
1903a3c9dc4SMax Filippov     env->address_space_er = g_malloc(sizeof(*env->address_space_er));
1913a3c9dc4SMax Filippov     env->system_er = g_malloc(sizeof(*env->system_er));
19209d98b69SThomas Huth     memory_region_init_io(env->system_er, obj, NULL, env, "er",
1933a3c9dc4SMax Filippov                           UINT64_C(0x100000000));
1943a3c9dc4SMax Filippov     address_space_init(env->address_space_er, env->system_er, "ER");
1959e377be1SMax Filippov 
1969e377be1SMax Filippov     cpu->clock = qdev_init_clock_in(DEVICE(obj), "clk-in", NULL, cpu, 0);
1979e377be1SMax Filippov     clock_set_hz(cpu->clock, env->config->clock_freq_khz * 1000);
198ba7651fbSMax Filippov #endif
199fcf5ef2aSThomas Huth }
200fcf5ef2aSThomas Huth 
xtensa_cpu_create_with_clock(const char * cpu_type,Clock * cpu_refclk)2019e377be1SMax Filippov XtensaCPU *xtensa_cpu_create_with_clock(const char *cpu_type, Clock *cpu_refclk)
2029e377be1SMax Filippov {
2039e377be1SMax Filippov     DeviceState *cpu;
2049e377be1SMax Filippov 
2059e377be1SMax Filippov     cpu = DEVICE(object_new(cpu_type));
2069e377be1SMax Filippov     qdev_connect_clock_in(cpu, "clk-in", cpu_refclk);
2079e377be1SMax Filippov     qdev_realize(cpu, NULL, &error_abort);
2089e377be1SMax Filippov 
2099e377be1SMax Filippov     return XTENSA_CPU(cpu);
2109e377be1SMax Filippov }
2119e377be1SMax Filippov 
2124336073bSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
213fcf5ef2aSThomas Huth static const VMStateDescription vmstate_xtensa_cpu = {
214fcf5ef2aSThomas Huth     .name = "cpu",
215fcf5ef2aSThomas Huth     .unmigratable = 1,
216fcf5ef2aSThomas Huth };
2178b80bd28SPhilippe Mathieu-Daudé 
2188b80bd28SPhilippe Mathieu-Daudé #include "hw/core/sysemu-cpu-ops.h"
2198b80bd28SPhilippe Mathieu-Daudé 
2208b80bd28SPhilippe Mathieu-Daudé static const struct SysemuCPUOps xtensa_sysemu_ops = {
22108928c6dSPhilippe Mathieu-Daudé     .get_phys_page_debug = xtensa_cpu_get_phys_page_debug,
2228b80bd28SPhilippe Mathieu-Daudé };
2234336073bSPhilippe Mathieu-Daudé #endif
224fcf5ef2aSThomas Huth 
22578271684SClaudio Fontana #include "hw/core/tcg-cpu-ops.h"
22678271684SClaudio Fontana 
22711906557SRichard Henderson static const struct TCGCPUOps xtensa_tcg_ops = {
22878271684SClaudio Fontana     .initialize = xtensa_translate_init,
22978271684SClaudio Fontana     .debug_excp_handler = xtensa_breakpoint_handler,
230044dcfc5SRichard Henderson     .restore_state_to_opc = xtensa_restore_state_to_opc,
23178271684SClaudio Fontana 
23278271684SClaudio Fontana #ifndef CONFIG_USER_ONLY
2336407f64fSRichard Henderson     .tlb_fill = xtensa_cpu_tlb_fill,
234f364a7f9SPhilippe Mathieu-Daudé     .cpu_exec_interrupt = xtensa_cpu_exec_interrupt,
23578271684SClaudio Fontana     .do_interrupt = xtensa_cpu_do_interrupt,
23678271684SClaudio Fontana     .do_transaction_failed = xtensa_cpu_do_transaction_failed,
23778271684SClaudio Fontana     .do_unaligned_access = xtensa_cpu_do_unaligned_access,
23878271684SClaudio Fontana #endif /* !CONFIG_USER_ONLY */
23978271684SClaudio Fontana };
24078271684SClaudio Fontana 
xtensa_cpu_class_init(ObjectClass * oc,void * data)241fcf5ef2aSThomas Huth static void xtensa_cpu_class_init(ObjectClass *oc, void *data)
242fcf5ef2aSThomas Huth {
243fcf5ef2aSThomas Huth     DeviceClass *dc = DEVICE_CLASS(oc);
244fcf5ef2aSThomas Huth     CPUClass *cc = CPU_CLASS(oc);
245fcf5ef2aSThomas Huth     XtensaCPUClass *xcc = XTENSA_CPU_CLASS(cc);
246d66e64ddSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(oc);
247fcf5ef2aSThomas Huth 
248bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, xtensa_cpu_realizefn,
249bf853881SPhilippe Mathieu-Daudé                                     &xcc->parent_realize);
250fcf5ef2aSThomas Huth 
251d66e64ddSPeter Maydell     resettable_class_set_parent_phases(rc, NULL, xtensa_cpu_reset_hold, NULL,
252d66e64ddSPeter Maydell                                        &xcc->parent_phases);
253fcf5ef2aSThomas Huth 
254fcf5ef2aSThomas Huth     cc->class_by_name = xtensa_cpu_class_by_name;
255fcf5ef2aSThomas Huth     cc->has_work = xtensa_cpu_has_work;
256fcf5ef2aSThomas Huth     cc->dump_state = xtensa_cpu_dump_state;
257fcf5ef2aSThomas Huth     cc->set_pc = xtensa_cpu_set_pc;
258e4fdf9dfSRichard Henderson     cc->get_pc = xtensa_cpu_get_pc;
259fcf5ef2aSThomas Huth     cc->gdb_read_register = xtensa_cpu_gdb_read_register;
260fcf5ef2aSThomas Huth     cc->gdb_write_register = xtensa_cpu_gdb_write_register;
261fcf5ef2aSThomas Huth     cc->gdb_stop_before_watchpoint = true;
262b008c456SRichard Henderson #ifndef CONFIG_USER_ONLY
2638b80bd28SPhilippe Mathieu-Daudé     cc->sysemu_ops = &xtensa_sysemu_ops;
2644336073bSPhilippe Mathieu-Daudé     dc->vmsd = &vmstate_xtensa_cpu;
265fcf5ef2aSThomas Huth #endif
2665a6539e6SMax Filippov     cc->disas_set_info = xtensa_cpu_disas_set_info;
26778271684SClaudio Fontana     cc->tcg_ops = &xtensa_tcg_ops;
268fcf5ef2aSThomas Huth }
269fcf5ef2aSThomas Huth 
270fcf5ef2aSThomas Huth static const TypeInfo xtensa_cpu_type_info = {
271fcf5ef2aSThomas Huth     .name = TYPE_XTENSA_CPU,
272fcf5ef2aSThomas Huth     .parent = TYPE_CPU,
273fcf5ef2aSThomas Huth     .instance_size = sizeof(XtensaCPU),
274f669c992SRichard Henderson     .instance_align = __alignof(XtensaCPU),
275fcf5ef2aSThomas Huth     .instance_init = xtensa_cpu_initfn,
276fcf5ef2aSThomas Huth     .abstract = true,
277fcf5ef2aSThomas Huth     .class_size = sizeof(XtensaCPUClass),
278fcf5ef2aSThomas Huth     .class_init = xtensa_cpu_class_init,
279fcf5ef2aSThomas Huth };
280fcf5ef2aSThomas Huth 
xtensa_cpu_register_types(void)281fcf5ef2aSThomas Huth static void xtensa_cpu_register_types(void)
282fcf5ef2aSThomas Huth {
283fcf5ef2aSThomas Huth     type_register_static(&xtensa_cpu_type_info);
284fcf5ef2aSThomas Huth }
285fcf5ef2aSThomas Huth 
286fcf5ef2aSThomas Huth type_init(xtensa_cpu_register_types)
287