1 /* 2 * SH4 emulation 3 * 4 * Copyright (c) 2005 Samuel Tardieu 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef SH4_CPU_H 21 #define SH4_CPU_H 22 23 #include "qemu-common.h" 24 #include "cpu-qom.h" 25 #include "exec/cpu-defs.h" 26 27 #define ALIGNED_ONLY 28 29 /* CPU Subtypes */ 30 #define SH_CPU_SH7750 (1 << 0) 31 #define SH_CPU_SH7750S (1 << 1) 32 #define SH_CPU_SH7750R (1 << 2) 33 #define SH_CPU_SH7751 (1 << 3) 34 #define SH_CPU_SH7751R (1 << 4) 35 #define SH_CPU_SH7785 (1 << 5) 36 #define SH_CPU_SH7750_ALL (SH_CPU_SH7750 | SH_CPU_SH7750S | SH_CPU_SH7750R) 37 #define SH_CPU_SH7751_ALL (SH_CPU_SH7751 | SH_CPU_SH7751R) 38 39 #define SR_MD 30 40 #define SR_RB 29 41 #define SR_BL 28 42 #define SR_FD 15 43 #define SR_M 9 44 #define SR_Q 8 45 #define SR_I3 7 46 #define SR_I2 6 47 #define SR_I1 5 48 #define SR_I0 4 49 #define SR_S 1 50 #define SR_T 0 51 52 #define FPSCR_MASK (0x003fffff) 53 #define FPSCR_FR (1 << 21) 54 #define FPSCR_SZ (1 << 20) 55 #define FPSCR_PR (1 << 19) 56 #define FPSCR_DN (1 << 18) 57 #define FPSCR_CAUSE_MASK (0x3f << 12) 58 #define FPSCR_CAUSE_SHIFT (12) 59 #define FPSCR_CAUSE_E (1 << 17) 60 #define FPSCR_CAUSE_V (1 << 16) 61 #define FPSCR_CAUSE_Z (1 << 15) 62 #define FPSCR_CAUSE_O (1 << 14) 63 #define FPSCR_CAUSE_U (1 << 13) 64 #define FPSCR_CAUSE_I (1 << 12) 65 #define FPSCR_ENABLE_MASK (0x1f << 7) 66 #define FPSCR_ENABLE_SHIFT (7) 67 #define FPSCR_ENABLE_V (1 << 11) 68 #define FPSCR_ENABLE_Z (1 << 10) 69 #define FPSCR_ENABLE_O (1 << 9) 70 #define FPSCR_ENABLE_U (1 << 8) 71 #define FPSCR_ENABLE_I (1 << 7) 72 #define FPSCR_FLAG_MASK (0x1f << 2) 73 #define FPSCR_FLAG_SHIFT (2) 74 #define FPSCR_FLAG_V (1 << 6) 75 #define FPSCR_FLAG_Z (1 << 5) 76 #define FPSCR_FLAG_O (1 << 4) 77 #define FPSCR_FLAG_U (1 << 3) 78 #define FPSCR_FLAG_I (1 << 2) 79 #define FPSCR_RM_MASK (0x03 << 0) 80 #define FPSCR_RM_NEAREST (0 << 0) 81 #define FPSCR_RM_ZERO (1 << 0) 82 83 #define DELAY_SLOT_MASK 0x7 84 #define DELAY_SLOT (1 << 0) 85 #define DELAY_SLOT_CONDITIONAL (1 << 1) 86 #define DELAY_SLOT_RTE (1 << 2) 87 88 #define TB_FLAG_PENDING_MOVCA (1 << 3) 89 90 #define GUSA_SHIFT 4 91 #ifdef CONFIG_USER_ONLY 92 #define GUSA_EXCLUSIVE (1 << 12) 93 #define GUSA_MASK ((0xff << GUSA_SHIFT) | GUSA_EXCLUSIVE) 94 #else 95 /* Provide dummy versions of the above to allow tests against tbflags 96 to be elided while avoiding ifdefs. */ 97 #define GUSA_EXCLUSIVE 0 98 #define GUSA_MASK 0 99 #endif 100 101 #define TB_FLAG_ENVFLAGS_MASK (DELAY_SLOT_MASK | GUSA_MASK) 102 103 typedef struct tlb_t { 104 uint32_t vpn; /* virtual page number */ 105 uint32_t ppn; /* physical page number */ 106 uint32_t size; /* mapped page size in bytes */ 107 uint8_t asid; /* address space identifier */ 108 uint8_t v:1; /* validity */ 109 uint8_t sz:2; /* page size */ 110 uint8_t sh:1; /* share status */ 111 uint8_t c:1; /* cacheability */ 112 uint8_t pr:2; /* protection key */ 113 uint8_t d:1; /* dirty */ 114 uint8_t wt:1; /* write through */ 115 uint8_t sa:3; /* space attribute (PCMCIA) */ 116 uint8_t tc:1; /* timing control */ 117 } tlb_t; 118 119 #define UTLB_SIZE 64 120 #define ITLB_SIZE 4 121 122 #define TARGET_INSN_START_EXTRA_WORDS 1 123 124 enum sh_features { 125 SH_FEATURE_SH4A = 1, 126 SH_FEATURE_BCR3_AND_BCR4 = 2, 127 }; 128 129 typedef struct memory_content { 130 uint32_t address; 131 uint32_t value; 132 struct memory_content *next; 133 } memory_content; 134 135 typedef struct CPUSH4State { 136 uint32_t flags; /* general execution flags */ 137 uint32_t gregs[24]; /* general registers */ 138 float32 fregs[32]; /* floating point registers */ 139 uint32_t sr; /* status register (with T split out) */ 140 uint32_t sr_m; /* M bit of status register */ 141 uint32_t sr_q; /* Q bit of status register */ 142 uint32_t sr_t; /* T bit of status register */ 143 uint32_t ssr; /* saved status register */ 144 uint32_t spc; /* saved program counter */ 145 uint32_t gbr; /* global base register */ 146 uint32_t vbr; /* vector base register */ 147 uint32_t sgr; /* saved global register 15 */ 148 uint32_t dbr; /* debug base register */ 149 uint32_t pc; /* program counter */ 150 uint32_t delayed_pc; /* target of delayed branch */ 151 uint32_t delayed_cond; /* condition of delayed branch */ 152 uint32_t mach; /* multiply and accumulate high */ 153 uint32_t macl; /* multiply and accumulate low */ 154 uint32_t pr; /* procedure register */ 155 uint32_t fpscr; /* floating point status/control register */ 156 uint32_t fpul; /* floating point communication register */ 157 158 /* float point status register */ 159 float_status fp_status; 160 161 /* Those belong to the specific unit (SH7750) but are handled here */ 162 uint32_t mmucr; /* MMU control register */ 163 uint32_t pteh; /* page table entry high register */ 164 uint32_t ptel; /* page table entry low register */ 165 uint32_t ptea; /* page table entry assistance register */ 166 uint32_t ttb; /* tranlation table base register */ 167 uint32_t tea; /* TLB exception address register */ 168 uint32_t tra; /* TRAPA exception register */ 169 uint32_t expevt; /* exception event register */ 170 uint32_t intevt; /* interrupt event register */ 171 172 tlb_t itlb[ITLB_SIZE]; /* instruction translation table */ 173 tlb_t utlb[UTLB_SIZE]; /* unified translation table */ 174 175 /* LDST = LOCK_ADDR != -1. */ 176 uint32_t lock_addr; 177 uint32_t lock_value; 178 179 /* Fields up to this point are cleared by a CPU reset */ 180 struct {} end_reset_fields; 181 182 /* Fields from here on are preserved over CPU reset. */ 183 int id; /* CPU model */ 184 185 /* The features that we should emulate. See sh_features above. */ 186 uint32_t features; 187 188 void *intc_handle; 189 int in_sleep; /* SR_BL ignored during sleep */ 190 memory_content *movcal_backup; 191 memory_content **movcal_backup_tail; 192 } CPUSH4State; 193 194 /** 195 * SuperHCPU: 196 * @env: #CPUSH4State 197 * 198 * A SuperH CPU. 199 */ 200 struct SuperHCPU { 201 /*< private >*/ 202 CPUState parent_obj; 203 /*< public >*/ 204 205 CPUNegativeOffsetState neg; 206 CPUSH4State env; 207 }; 208 209 210 void superh_cpu_do_interrupt(CPUState *cpu); 211 bool superh_cpu_exec_interrupt(CPUState *cpu, int int_req); 212 void superh_cpu_dump_state(CPUState *cpu, FILE *f, int flags); 213 hwaddr superh_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 214 int superh_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 215 int superh_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 216 void superh_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 217 MMUAccessType access_type, 218 int mmu_idx, uintptr_t retaddr); 219 220 void sh4_translate_init(void); 221 int cpu_sh4_signal_handler(int host_signum, void *pinfo, 222 void *puc); 223 bool superh_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 224 MMUAccessType access_type, int mmu_idx, 225 bool probe, uintptr_t retaddr); 226 227 void sh4_cpu_list(void); 228 #if !defined(CONFIG_USER_ONLY) 229 void cpu_sh4_invalidate_tlb(CPUSH4State *s); 230 uint32_t cpu_sh4_read_mmaped_itlb_addr(CPUSH4State *s, 231 hwaddr addr); 232 void cpu_sh4_write_mmaped_itlb_addr(CPUSH4State *s, hwaddr addr, 233 uint32_t mem_value); 234 uint32_t cpu_sh4_read_mmaped_itlb_data(CPUSH4State *s, 235 hwaddr addr); 236 void cpu_sh4_write_mmaped_itlb_data(CPUSH4State *s, hwaddr addr, 237 uint32_t mem_value); 238 uint32_t cpu_sh4_read_mmaped_utlb_addr(CPUSH4State *s, 239 hwaddr addr); 240 void cpu_sh4_write_mmaped_utlb_addr(CPUSH4State *s, hwaddr addr, 241 uint32_t mem_value); 242 uint32_t cpu_sh4_read_mmaped_utlb_data(CPUSH4State *s, 243 hwaddr addr); 244 void cpu_sh4_write_mmaped_utlb_data(CPUSH4State *s, hwaddr addr, 245 uint32_t mem_value); 246 #endif 247 248 int cpu_sh4_is_cached(CPUSH4State * env, target_ulong addr); 249 250 void cpu_load_tlb(CPUSH4State * env); 251 252 #define SUPERH_CPU_TYPE_SUFFIX "-" TYPE_SUPERH_CPU 253 #define SUPERH_CPU_TYPE_NAME(model) model SUPERH_CPU_TYPE_SUFFIX 254 #define CPU_RESOLVING_TYPE TYPE_SUPERH_CPU 255 256 #define cpu_signal_handler cpu_sh4_signal_handler 257 #define cpu_list sh4_cpu_list 258 259 /* MMU modes definitions */ 260 #define MMU_MODE0_SUFFIX _kernel 261 #define MMU_MODE1_SUFFIX _user 262 #define MMU_USER_IDX 1 263 static inline int cpu_mmu_index (CPUSH4State *env, bool ifetch) 264 { 265 /* The instruction in a RTE delay slot is fetched in privileged 266 mode, but executed in user mode. */ 267 if (ifetch && (env->flags & DELAY_SLOT_RTE)) { 268 return 0; 269 } else { 270 return (env->sr & (1u << SR_MD)) == 0 ? 1 : 0; 271 } 272 } 273 274 typedef CPUSH4State CPUArchState; 275 typedef SuperHCPU ArchCPU; 276 277 #include "exec/cpu-all.h" 278 279 /* Memory access type */ 280 enum { 281 /* Privilege */ 282 ACCESS_PRIV = 0x01, 283 /* Direction */ 284 ACCESS_WRITE = 0x02, 285 /* Type of instruction */ 286 ACCESS_CODE = 0x10, 287 ACCESS_INT = 0x20 288 }; 289 290 /* MMU control register */ 291 #define MMUCR 0x1F000010 292 #define MMUCR_AT (1<<0) 293 #define MMUCR_TI (1<<2) 294 #define MMUCR_SV (1<<8) 295 #define MMUCR_URC_BITS (6) 296 #define MMUCR_URC_OFFSET (10) 297 #define MMUCR_URC_SIZE (1 << MMUCR_URC_BITS) 298 #define MMUCR_URC_MASK (((MMUCR_URC_SIZE) - 1) << MMUCR_URC_OFFSET) 299 static inline int cpu_mmucr_urc (uint32_t mmucr) 300 { 301 return ((mmucr & MMUCR_URC_MASK) >> MMUCR_URC_OFFSET); 302 } 303 304 /* PTEH : Page Translation Entry High register */ 305 #define PTEH_ASID_BITS (8) 306 #define PTEH_ASID_SIZE (1 << PTEH_ASID_BITS) 307 #define PTEH_ASID_MASK (PTEH_ASID_SIZE - 1) 308 #define cpu_pteh_asid(pteh) ((pteh) & PTEH_ASID_MASK) 309 #define PTEH_VPN_BITS (22) 310 #define PTEH_VPN_OFFSET (10) 311 #define PTEH_VPN_SIZE (1 << PTEH_VPN_BITS) 312 #define PTEH_VPN_MASK (((PTEH_VPN_SIZE) - 1) << PTEH_VPN_OFFSET) 313 static inline int cpu_pteh_vpn (uint32_t pteh) 314 { 315 return ((pteh & PTEH_VPN_MASK) >> PTEH_VPN_OFFSET); 316 } 317 318 /* PTEL : Page Translation Entry Low register */ 319 #define PTEL_V (1 << 8) 320 #define cpu_ptel_v(ptel) (((ptel) & PTEL_V) >> 8) 321 #define PTEL_C (1 << 3) 322 #define cpu_ptel_c(ptel) (((ptel) & PTEL_C) >> 3) 323 #define PTEL_D (1 << 2) 324 #define cpu_ptel_d(ptel) (((ptel) & PTEL_D) >> 2) 325 #define PTEL_SH (1 << 1) 326 #define cpu_ptel_sh(ptel)(((ptel) & PTEL_SH) >> 1) 327 #define PTEL_WT (1 << 0) 328 #define cpu_ptel_wt(ptel) ((ptel) & PTEL_WT) 329 330 #define PTEL_SZ_HIGH_OFFSET (7) 331 #define PTEL_SZ_HIGH (1 << PTEL_SZ_HIGH_OFFSET) 332 #define PTEL_SZ_LOW_OFFSET (4) 333 #define PTEL_SZ_LOW (1 << PTEL_SZ_LOW_OFFSET) 334 static inline int cpu_ptel_sz (uint32_t ptel) 335 { 336 int sz; 337 sz = (ptel & PTEL_SZ_HIGH) >> PTEL_SZ_HIGH_OFFSET; 338 sz <<= 1; 339 sz |= (ptel & PTEL_SZ_LOW) >> PTEL_SZ_LOW_OFFSET; 340 return sz; 341 } 342 343 #define PTEL_PPN_BITS (19) 344 #define PTEL_PPN_OFFSET (10) 345 #define PTEL_PPN_SIZE (1 << PTEL_PPN_BITS) 346 #define PTEL_PPN_MASK (((PTEL_PPN_SIZE) - 1) << PTEL_PPN_OFFSET) 347 static inline int cpu_ptel_ppn (uint32_t ptel) 348 { 349 return ((ptel & PTEL_PPN_MASK) >> PTEL_PPN_OFFSET); 350 } 351 352 #define PTEL_PR_BITS (2) 353 #define PTEL_PR_OFFSET (5) 354 #define PTEL_PR_SIZE (1 << PTEL_PR_BITS) 355 #define PTEL_PR_MASK (((PTEL_PR_SIZE) - 1) << PTEL_PR_OFFSET) 356 static inline int cpu_ptel_pr (uint32_t ptel) 357 { 358 return ((ptel & PTEL_PR_MASK) >> PTEL_PR_OFFSET); 359 } 360 361 /* PTEA : Page Translation Entry Assistance register */ 362 #define PTEA_SA_BITS (3) 363 #define PTEA_SA_SIZE (1 << PTEA_SA_BITS) 364 #define PTEA_SA_MASK (PTEA_SA_SIZE - 1) 365 #define cpu_ptea_sa(ptea) ((ptea) & PTEA_SA_MASK) 366 #define PTEA_TC (1 << 3) 367 #define cpu_ptea_tc(ptea) (((ptea) & PTEA_TC) >> 3) 368 369 static inline target_ulong cpu_read_sr(CPUSH4State *env) 370 { 371 return env->sr | (env->sr_m << SR_M) | 372 (env->sr_q << SR_Q) | 373 (env->sr_t << SR_T); 374 } 375 376 static inline void cpu_write_sr(CPUSH4State *env, target_ulong sr) 377 { 378 env->sr_m = (sr >> SR_M) & 1; 379 env->sr_q = (sr >> SR_Q) & 1; 380 env->sr_t = (sr >> SR_T) & 1; 381 env->sr = sr & ~((1u << SR_M) | (1u << SR_Q) | (1u << SR_T)); 382 } 383 384 static inline void cpu_get_tb_cpu_state(CPUSH4State *env, target_ulong *pc, 385 target_ulong *cs_base, uint32_t *flags) 386 { 387 *pc = env->pc; 388 /* For a gUSA region, notice the end of the region. */ 389 *cs_base = env->flags & GUSA_MASK ? env->gregs[0] : 0; 390 *flags = env->flags /* TB_FLAG_ENVFLAGS_MASK: bits 0-2, 4-12 */ 391 | (env->fpscr & (FPSCR_FR | FPSCR_SZ | FPSCR_PR)) /* Bits 19-21 */ 392 | (env->sr & ((1u << SR_MD) | (1u << SR_RB))) /* Bits 29-30 */ 393 | (env->sr & (1u << SR_FD)) /* Bit 15 */ 394 | (env->movcal_backup ? TB_FLAG_PENDING_MOVCA : 0); /* Bit 3 */ 395 } 396 397 #endif /* SH4_CPU_H */ 398