xref: /openbmc/qemu/target/s390x/cpu.h (revision bac4711b)
1 /*
2  * S/390 virtual CPU header
3  *
4  * For details on the s390x architecture and used definitions (e.g.,
5  * PSW, PER and DAT (Dynamic Address Translation)), please refer to
6  * the "z/Architecture Principles of Operations" - a.k.a. PoP.
7  *
8  *  Copyright (c) 2009 Ulrich Hecht
9  *  Copyright IBM Corp. 2012, 2018
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of the GNU General Public License as published by
13  * the Free Software Foundation; either version 2 of the License, or
14  * (at your option) any later version.
15  *
16  * This program is distributed in the hope that it will be useful,
17  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
19  * General Public License for more details.
20  *
21  * You should have received a copy of the GNU General Public License
22  * along with this program; if not, see <http://www.gnu.org/licenses/>.
23  */
24 
25 #ifndef S390X_CPU_H
26 #define S390X_CPU_H
27 
28 #include "cpu-qom.h"
29 #include "cpu_models.h"
30 #include "exec/cpu-defs.h"
31 #include "qemu/cpu-float.h"
32 #include "tcg/tcg_s390x.h"
33 
34 #define ELF_MACHINE_UNAME "S390X"
35 
36 /* The z/Architecture has a strong memory model with some store-after-load re-ordering */
37 #define TCG_GUEST_DEFAULT_MO      (TCG_MO_ALL & ~TCG_MO_ST_LD)
38 
39 #define TARGET_INSN_START_EXTRA_WORDS 2
40 
41 #define MMU_USER_IDX 0
42 
43 #define S390_MAX_CPUS 248
44 
45 #ifndef CONFIG_KVM
46 #define S390_ADAPTER_SUPPRESSIBLE 0x01
47 #else
48 #define S390_ADAPTER_SUPPRESSIBLE KVM_S390_ADAPTER_SUPPRESSIBLE
49 #endif
50 
51 typedef struct PSW {
52     uint64_t mask;
53     uint64_t addr;
54 } PSW;
55 
56 struct CPUArchState {
57     uint64_t regs[16];     /* GP registers */
58     /*
59      * The floating point registers are part of the vector registers.
60      * vregs[0][0] -> vregs[15][0] are 16 floating point registers
61      */
62     uint64_t vregs[32][2] QEMU_ALIGNED(16);  /* vector registers */
63     uint32_t aregs[16];    /* access registers */
64     uint64_t gscb[4];      /* guarded storage control */
65     uint64_t etoken;       /* etoken */
66     uint64_t etoken_extension; /* etoken extension */
67 
68     uint64_t diag318_info;
69 
70     /* Fields up to this point are not cleared by initial CPU reset */
71     struct {} start_initial_reset_fields;
72 
73     uint32_t fpc;          /* floating-point control register */
74     uint32_t cc_op;
75     bool bpbc;             /* branch prediction blocking */
76 
77     float_status fpu_status; /* passed to softfloat lib */
78 
79     PSW psw;
80 
81     S390CrashReason crash_reason;
82 
83     uint64_t cc_src;
84     uint64_t cc_dst;
85     uint64_t cc_vr;
86 
87     uint64_t ex_value;
88     uint64_t ex_target;
89 
90     uint64_t __excp_addr;
91     uint64_t psa;
92 
93     uint32_t int_pgm_code;
94     uint32_t int_pgm_ilen;
95 
96     uint32_t int_svc_code;
97     uint32_t int_svc_ilen;
98 
99     uint64_t per_address;
100     uint16_t per_perc_atmid;
101 
102     uint64_t cregs[16]; /* control registers */
103 
104     uint64_t ckc;
105     uint64_t cputm;
106     uint32_t todpr;
107 
108     uint64_t pfault_token;
109     uint64_t pfault_compare;
110     uint64_t pfault_select;
111 
112     uint64_t gbea;
113     uint64_t pp;
114 
115     /* Fields up to this point are not cleared by normal CPU reset */
116     struct {} start_normal_reset_fields;
117     uint8_t riccb[64];     /* runtime instrumentation control */
118 
119     int pending_int;
120     uint16_t external_call_addr;
121     DECLARE_BITMAP(emergency_signals, S390_MAX_CPUS);
122 
123 #if !defined(CONFIG_USER_ONLY)
124     uint64_t tlb_fill_tec;   /* translation exception code during tlb_fill */
125     int tlb_fill_exc;        /* exception number seen during tlb_fill */
126 #endif
127 
128     /* Fields up to this point are cleared by a CPU reset */
129     struct {} end_reset_fields;
130 
131 #if !defined(CONFIG_USER_ONLY)
132     uint32_t core_id; /* PoP "CPU address", same as cpu_index */
133     uint64_t cpuid;
134 #endif
135 
136     QEMUTimer *tod_timer;
137 
138     QEMUTimer *cpu_timer;
139 
140     /*
141      * The cpu state represents the logical state of a cpu. In contrast to other
142      * architectures, there is a difference between a halt and a stop on s390.
143      * If all cpus are either stopped (including check stop) or in the disabled
144      * wait state, the vm can be shut down.
145      * The acceptable cpu_state values are defined in the CpuInfoS390State
146      * enum.
147      */
148     uint8_t cpu_state;
149 
150     /* currently processed sigp order */
151     uint8_t sigp_order;
152 
153 };
154 
155 static inline uint64_t *get_freg(CPUS390XState *cs, int nr)
156 {
157     return &cs->vregs[nr][0];
158 }
159 
160 /**
161  * S390CPU:
162  * @env: #CPUS390XState.
163  *
164  * An S/390 CPU.
165  */
166 struct ArchCPU {
167     /*< private >*/
168     CPUState parent_obj;
169     /*< public >*/
170 
171     CPUNegativeOffsetState neg;
172     CPUS390XState env;
173     S390CPUModel *model;
174     /* needed for live migration */
175     void *irqstate;
176     uint32_t irqstate_saved_size;
177 };
178 
179 
180 #ifndef CONFIG_USER_ONLY
181 extern const VMStateDescription vmstate_s390_cpu;
182 #endif
183 
184 /* distinguish between 24 bit and 31 bit addressing */
185 #define HIGH_ORDER_BIT 0x80000000
186 
187 /* Interrupt Codes */
188 /* Program Interrupts */
189 #define PGM_OPERATION                   0x0001
190 #define PGM_PRIVILEGED                  0x0002
191 #define PGM_EXECUTE                     0x0003
192 #define PGM_PROTECTION                  0x0004
193 #define PGM_ADDRESSING                  0x0005
194 #define PGM_SPECIFICATION               0x0006
195 #define PGM_DATA                        0x0007
196 #define PGM_FIXPT_OVERFLOW              0x0008
197 #define PGM_FIXPT_DIVIDE                0x0009
198 #define PGM_DEC_OVERFLOW                0x000a
199 #define PGM_DEC_DIVIDE                  0x000b
200 #define PGM_HFP_EXP_OVERFLOW            0x000c
201 #define PGM_HFP_EXP_UNDERFLOW           0x000d
202 #define PGM_HFP_SIGNIFICANCE            0x000e
203 #define PGM_HFP_DIVIDE                  0x000f
204 #define PGM_SEGMENT_TRANS               0x0010
205 #define PGM_PAGE_TRANS                  0x0011
206 #define PGM_TRANS_SPEC                  0x0012
207 #define PGM_SPECIAL_OP                  0x0013
208 #define PGM_OPERAND                     0x0015
209 #define PGM_TRACE_TABLE                 0x0016
210 #define PGM_VECTOR_PROCESSING           0x001b
211 #define PGM_SPACE_SWITCH                0x001c
212 #define PGM_HFP_SQRT                    0x001d
213 #define PGM_PC_TRANS_SPEC               0x001f
214 #define PGM_AFX_TRANS                   0x0020
215 #define PGM_ASX_TRANS                   0x0021
216 #define PGM_LX_TRANS                    0x0022
217 #define PGM_EX_TRANS                    0x0023
218 #define PGM_PRIM_AUTH                   0x0024
219 #define PGM_SEC_AUTH                    0x0025
220 #define PGM_ALET_SPEC                   0x0028
221 #define PGM_ALEN_SPEC                   0x0029
222 #define PGM_ALE_SEQ                     0x002a
223 #define PGM_ASTE_VALID                  0x002b
224 #define PGM_ASTE_SEQ                    0x002c
225 #define PGM_EXT_AUTH                    0x002d
226 #define PGM_STACK_FULL                  0x0030
227 #define PGM_STACK_EMPTY                 0x0031
228 #define PGM_STACK_SPEC                  0x0032
229 #define PGM_STACK_TYPE                  0x0033
230 #define PGM_STACK_OP                    0x0034
231 #define PGM_ASCE_TYPE                   0x0038
232 #define PGM_REG_FIRST_TRANS             0x0039
233 #define PGM_REG_SEC_TRANS               0x003a
234 #define PGM_REG_THIRD_TRANS             0x003b
235 #define PGM_MONITOR                     0x0040
236 #define PGM_PER                         0x0080
237 #define PGM_CRYPTO                      0x0119
238 
239 /* External Interrupts */
240 #define EXT_INTERRUPT_KEY               0x0040
241 #define EXT_CLOCK_COMP                  0x1004
242 #define EXT_CPU_TIMER                   0x1005
243 #define EXT_MALFUNCTION                 0x1200
244 #define EXT_EMERGENCY                   0x1201
245 #define EXT_EXTERNAL_CALL               0x1202
246 #define EXT_ETR                         0x1406
247 #define EXT_SERVICE                     0x2401
248 #define EXT_VIRTIO                      0x2603
249 
250 /* PSW defines */
251 #undef PSW_MASK_PER
252 #undef PSW_MASK_UNUSED_2
253 #undef PSW_MASK_UNUSED_3
254 #undef PSW_MASK_DAT
255 #undef PSW_MASK_IO
256 #undef PSW_MASK_EXT
257 #undef PSW_MASK_KEY
258 #undef PSW_SHIFT_KEY
259 #undef PSW_MASK_MCHECK
260 #undef PSW_MASK_WAIT
261 #undef PSW_MASK_PSTATE
262 #undef PSW_MASK_ASC
263 #undef PSW_SHIFT_ASC
264 #undef PSW_MASK_CC
265 #undef PSW_MASK_PM
266 #undef PSW_MASK_RI
267 #undef PSW_SHIFT_MASK_PM
268 #undef PSW_MASK_64
269 #undef PSW_MASK_32
270 #undef PSW_MASK_ESA_ADDR
271 
272 #define PSW_MASK_PER            0x4000000000000000ULL
273 #define PSW_MASK_UNUSED_2       0x2000000000000000ULL
274 #define PSW_MASK_UNUSED_3       0x1000000000000000ULL
275 #define PSW_MASK_DAT            0x0400000000000000ULL
276 #define PSW_MASK_IO             0x0200000000000000ULL
277 #define PSW_MASK_EXT            0x0100000000000000ULL
278 #define PSW_MASK_KEY            0x00F0000000000000ULL
279 #define PSW_SHIFT_KEY           52
280 #define PSW_MASK_SHORTPSW       0x0008000000000000ULL
281 #define PSW_MASK_MCHECK         0x0004000000000000ULL
282 #define PSW_MASK_WAIT           0x0002000000000000ULL
283 #define PSW_MASK_PSTATE         0x0001000000000000ULL
284 #define PSW_MASK_ASC            0x0000C00000000000ULL
285 #define PSW_SHIFT_ASC           46
286 #define PSW_MASK_CC             0x0000300000000000ULL
287 #define PSW_MASK_PM             0x00000F0000000000ULL
288 #define PSW_SHIFT_MASK_PM       40
289 #define PSW_MASK_RI             0x0000008000000000ULL
290 #define PSW_MASK_64             0x0000000100000000ULL
291 #define PSW_MASK_32             0x0000000080000000ULL
292 #define PSW_MASK_SHORT_ADDR     0x000000007fffffffULL
293 #define PSW_MASK_SHORT_CTRL     0xffffffff80000000ULL
294 #define PSW_MASK_RESERVED       0xb80800fe7fffffffULL
295 
296 #undef PSW_ASC_PRIMARY
297 #undef PSW_ASC_ACCREG
298 #undef PSW_ASC_SECONDARY
299 #undef PSW_ASC_HOME
300 
301 #define PSW_ASC_PRIMARY         0x0000000000000000ULL
302 #define PSW_ASC_ACCREG          0x0000400000000000ULL
303 #define PSW_ASC_SECONDARY       0x0000800000000000ULL
304 #define PSW_ASC_HOME            0x0000C00000000000ULL
305 
306 /* the address space values shifted */
307 #define AS_PRIMARY              0
308 #define AS_ACCREG               1
309 #define AS_SECONDARY            2
310 #define AS_HOME                 3
311 
312 /* tb flags */
313 
314 #define FLAG_MASK_PSW_SHIFT     31
315 #define FLAG_MASK_PER           (PSW_MASK_PER    >> FLAG_MASK_PSW_SHIFT)
316 #define FLAG_MASK_DAT           (PSW_MASK_DAT    >> FLAG_MASK_PSW_SHIFT)
317 #define FLAG_MASK_PSTATE        (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT)
318 #define FLAG_MASK_ASC           (PSW_MASK_ASC    >> FLAG_MASK_PSW_SHIFT)
319 #define FLAG_MASK_64            (PSW_MASK_64     >> FLAG_MASK_PSW_SHIFT)
320 #define FLAG_MASK_32            (PSW_MASK_32     >> FLAG_MASK_PSW_SHIFT)
321 #define FLAG_MASK_PSW           (FLAG_MASK_PER | FLAG_MASK_DAT | FLAG_MASK_PSTATE \
322                                 | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32)
323 
324 /* we'll use some unused PSW positions to store CR flags in tb flags */
325 #define FLAG_MASK_AFP           (PSW_MASK_UNUSED_2 >> FLAG_MASK_PSW_SHIFT)
326 #define FLAG_MASK_VECTOR        (PSW_MASK_UNUSED_3 >> FLAG_MASK_PSW_SHIFT)
327 
328 /* Control register 0 bits */
329 #define CR0_LOWPROT             0x0000000010000000ULL
330 #define CR0_SECONDARY           0x0000000004000000ULL
331 #define CR0_EDAT                0x0000000000800000ULL
332 #define CR0_AFP                 0x0000000000040000ULL
333 #define CR0_VECTOR              0x0000000000020000ULL
334 #define CR0_IEP                 0x0000000000100000ULL
335 #define CR0_EMERGENCY_SIGNAL_SC 0x0000000000004000ULL
336 #define CR0_EXTERNAL_CALL_SC    0x0000000000002000ULL
337 #define CR0_CKC_SC              0x0000000000000800ULL
338 #define CR0_CPU_TIMER_SC        0x0000000000000400ULL
339 #define CR0_SERVICE_SC          0x0000000000000200ULL
340 
341 /* Control register 14 bits */
342 #define CR14_CHANNEL_REPORT_SC  0x0000000010000000ULL
343 
344 /* MMU */
345 #define MMU_PRIMARY_IDX         0
346 #define MMU_SECONDARY_IDX       1
347 #define MMU_HOME_IDX            2
348 #define MMU_REAL_IDX            3
349 
350 static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch)
351 {
352 #ifdef CONFIG_USER_ONLY
353     return MMU_USER_IDX;
354 #else
355     if (!(env->psw.mask & PSW_MASK_DAT)) {
356         return MMU_REAL_IDX;
357     }
358 
359     if (ifetch) {
360         if ((env->psw.mask & PSW_MASK_ASC) == PSW_ASC_HOME) {
361             return MMU_HOME_IDX;
362         }
363         return MMU_PRIMARY_IDX;
364     }
365 
366     switch (env->psw.mask & PSW_MASK_ASC) {
367     case PSW_ASC_PRIMARY:
368         return MMU_PRIMARY_IDX;
369     case PSW_ASC_SECONDARY:
370         return MMU_SECONDARY_IDX;
371     case PSW_ASC_HOME:
372         return MMU_HOME_IDX;
373     case PSW_ASC_ACCREG:
374         /* Fallthrough: access register mode is not yet supported */
375     default:
376         abort();
377     }
378 #endif
379 }
380 
381 static inline void cpu_get_tb_cpu_state(CPUS390XState *env, vaddr *pc,
382                                         uint64_t *cs_base, uint32_t *flags)
383 {
384     if (env->psw.addr & 1) {
385         /*
386          * Instructions must be at even addresses.
387          * This needs to be checked before address translation.
388          */
389         env->int_pgm_ilen = 2; /* see s390_cpu_tlb_fill() */
390         tcg_s390_program_interrupt(env, PGM_SPECIFICATION, 0);
391     }
392     *pc = env->psw.addr;
393     *cs_base = env->ex_value;
394     *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW;
395     if (env->cregs[0] & CR0_AFP) {
396         *flags |= FLAG_MASK_AFP;
397     }
398     if (env->cregs[0] & CR0_VECTOR) {
399         *flags |= FLAG_MASK_VECTOR;
400     }
401 }
402 
403 /* PER bits from control register 9 */
404 #define PER_CR9_EVENT_BRANCH           0x80000000
405 #define PER_CR9_EVENT_IFETCH           0x40000000
406 #define PER_CR9_EVENT_STORE            0x20000000
407 #define PER_CR9_EVENT_STORE_REAL       0x08000000
408 #define PER_CR9_EVENT_NULLIFICATION    0x01000000
409 #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
410 #define PER_CR9_CONTROL_ALTERATION     0x00200000
411 
412 /* PER bits from the PER CODE/ATMID/AI in lowcore */
413 #define PER_CODE_EVENT_BRANCH          0x8000
414 #define PER_CODE_EVENT_IFETCH          0x4000
415 #define PER_CODE_EVENT_STORE           0x2000
416 #define PER_CODE_EVENT_STORE_REAL      0x0800
417 #define PER_CODE_EVENT_NULLIFICATION   0x0100
418 
419 #define EXCP_EXT 1 /* external interrupt */
420 #define EXCP_SVC 2 /* supervisor call (syscall) */
421 #define EXCP_PGM 3 /* program interruption */
422 #define EXCP_RESTART 4 /* restart interrupt */
423 #define EXCP_STOP 5 /* stop interrupt */
424 #define EXCP_IO  7 /* I/O interrupt */
425 #define EXCP_MCHK 8 /* machine check */
426 
427 #define INTERRUPT_EXT_CPU_TIMER          (1 << 3)
428 #define INTERRUPT_EXT_CLOCK_COMPARATOR   (1 << 4)
429 #define INTERRUPT_EXTERNAL_CALL          (1 << 5)
430 #define INTERRUPT_EMERGENCY_SIGNAL       (1 << 6)
431 #define INTERRUPT_RESTART                (1 << 7)
432 #define INTERRUPT_STOP                   (1 << 8)
433 
434 /* Program Status Word.  */
435 #define S390_PSWM_REGNUM 0
436 #define S390_PSWA_REGNUM 1
437 /* General Purpose Registers.  */
438 #define S390_R0_REGNUM 2
439 #define S390_R1_REGNUM 3
440 #define S390_R2_REGNUM 4
441 #define S390_R3_REGNUM 5
442 #define S390_R4_REGNUM 6
443 #define S390_R5_REGNUM 7
444 #define S390_R6_REGNUM 8
445 #define S390_R7_REGNUM 9
446 #define S390_R8_REGNUM 10
447 #define S390_R9_REGNUM 11
448 #define S390_R10_REGNUM 12
449 #define S390_R11_REGNUM 13
450 #define S390_R12_REGNUM 14
451 #define S390_R13_REGNUM 15
452 #define S390_R14_REGNUM 16
453 #define S390_R15_REGNUM 17
454 /* Total Core Registers. */
455 #define S390_NUM_CORE_REGS 18
456 
457 static inline void setcc(S390CPU *cpu, uint64_t cc)
458 {
459     CPUS390XState *env = &cpu->env;
460 
461     env->psw.mask &= ~(3ull << 44);
462     env->psw.mask |= (cc & 3) << 44;
463     env->cc_op = cc;
464 }
465 
466 /* STSI */
467 #define STSI_R0_FC_MASK         0x00000000f0000000ULL
468 #define STSI_R0_FC_CURRENT      0x0000000000000000ULL
469 #define STSI_R0_FC_LEVEL_1      0x0000000010000000ULL
470 #define STSI_R0_FC_LEVEL_2      0x0000000020000000ULL
471 #define STSI_R0_FC_LEVEL_3      0x0000000030000000ULL
472 #define STSI_R0_RESERVED_MASK   0x000000000fffff00ULL
473 #define STSI_R0_SEL1_MASK       0x00000000000000ffULL
474 #define STSI_R1_RESERVED_MASK   0x00000000ffff0000ULL
475 #define STSI_R1_SEL2_MASK       0x000000000000ffffULL
476 
477 /* Basic Machine Configuration */
478 typedef struct SysIB_111 {
479     uint8_t  res1[32];
480     uint8_t  manuf[16];
481     uint8_t  type[4];
482     uint8_t  res2[12];
483     uint8_t  model[16];
484     uint8_t  sequence[16];
485     uint8_t  plant[4];
486     uint8_t  res3[3996];
487 } SysIB_111;
488 QEMU_BUILD_BUG_ON(sizeof(SysIB_111) != 4096);
489 
490 /* Basic Machine CPU */
491 typedef struct SysIB_121 {
492     uint8_t  res1[80];
493     uint8_t  sequence[16];
494     uint8_t  plant[4];
495     uint8_t  res2[2];
496     uint16_t cpu_addr;
497     uint8_t  res3[3992];
498 } SysIB_121;
499 QEMU_BUILD_BUG_ON(sizeof(SysIB_121) != 4096);
500 
501 /* Basic Machine CPUs */
502 typedef struct SysIB_122 {
503     uint8_t res1[32];
504     uint32_t capability;
505     uint16_t total_cpus;
506     uint16_t conf_cpus;
507     uint16_t standby_cpus;
508     uint16_t reserved_cpus;
509     uint16_t adjustments[2026];
510 } SysIB_122;
511 QEMU_BUILD_BUG_ON(sizeof(SysIB_122) != 4096);
512 
513 /* LPAR CPU */
514 typedef struct SysIB_221 {
515     uint8_t  res1[80];
516     uint8_t  sequence[16];
517     uint8_t  plant[4];
518     uint16_t cpu_id;
519     uint16_t cpu_addr;
520     uint8_t  res3[3992];
521 } SysIB_221;
522 QEMU_BUILD_BUG_ON(sizeof(SysIB_221) != 4096);
523 
524 /* LPAR CPUs */
525 typedef struct SysIB_222 {
526     uint8_t  res1[32];
527     uint16_t lpar_num;
528     uint8_t  res2;
529     uint8_t  lcpuc;
530     uint16_t total_cpus;
531     uint16_t conf_cpus;
532     uint16_t standby_cpus;
533     uint16_t reserved_cpus;
534     uint8_t  name[8];
535     uint32_t caf;
536     uint8_t  res3[16];
537     uint16_t dedicated_cpus;
538     uint16_t shared_cpus;
539     uint8_t  res4[4020];
540 } SysIB_222;
541 QEMU_BUILD_BUG_ON(sizeof(SysIB_222) != 4096);
542 
543 /* VM CPUs */
544 typedef struct SysIB_322 {
545     uint8_t  res1[31];
546     uint8_t  count;
547     struct {
548         uint8_t  res2[4];
549         uint16_t total_cpus;
550         uint16_t conf_cpus;
551         uint16_t standby_cpus;
552         uint16_t reserved_cpus;
553         uint8_t  name[8];
554         uint32_t caf;
555         uint8_t  cpi[16];
556         uint8_t res5[3];
557         uint8_t ext_name_encoding;
558         uint32_t res3;
559         uint8_t uuid[16];
560     } vm[8];
561     uint8_t res4[1504];
562     uint8_t ext_names[8][256];
563 } SysIB_322;
564 QEMU_BUILD_BUG_ON(sizeof(SysIB_322) != 4096);
565 
566 typedef union SysIB {
567     SysIB_111 sysib_111;
568     SysIB_121 sysib_121;
569     SysIB_122 sysib_122;
570     SysIB_221 sysib_221;
571     SysIB_222 sysib_222;
572     SysIB_322 sysib_322;
573 } SysIB;
574 QEMU_BUILD_BUG_ON(sizeof(SysIB) != 4096);
575 
576 /* MMU defines */
577 #define ASCE_ORIGIN           (~0xfffULL) /* segment table origin             */
578 #define ASCE_SUBSPACE         0x200       /* subspace group control           */
579 #define ASCE_PRIVATE_SPACE    0x100       /* private space control            */
580 #define ASCE_ALT_EVENT        0x80        /* storage alteration event control */
581 #define ASCE_SPACE_SWITCH     0x40        /* space switch event               */
582 #define ASCE_REAL_SPACE       0x20        /* real space control               */
583 #define ASCE_TYPE_MASK        0x0c        /* asce table type mask             */
584 #define ASCE_TYPE_REGION1     0x0c        /* region first table type          */
585 #define ASCE_TYPE_REGION2     0x08        /* region second table type         */
586 #define ASCE_TYPE_REGION3     0x04        /* region third table type          */
587 #define ASCE_TYPE_SEGMENT     0x00        /* segment table type               */
588 #define ASCE_TABLE_LENGTH     0x03        /* region table length              */
589 
590 #define REGION_ENTRY_ORIGIN         0xfffffffffffff000ULL
591 #define REGION_ENTRY_P              0x0000000000000200ULL
592 #define REGION_ENTRY_TF             0x00000000000000c0ULL
593 #define REGION_ENTRY_I              0x0000000000000020ULL
594 #define REGION_ENTRY_TT             0x000000000000000cULL
595 #define REGION_ENTRY_TL             0x0000000000000003ULL
596 
597 #define REGION_ENTRY_TT_REGION1     0x000000000000000cULL
598 #define REGION_ENTRY_TT_REGION2     0x0000000000000008ULL
599 #define REGION_ENTRY_TT_REGION3     0x0000000000000004ULL
600 
601 #define REGION3_ENTRY_RFAA          0xffffffff80000000ULL
602 #define REGION3_ENTRY_AV            0x0000000000010000ULL
603 #define REGION3_ENTRY_ACC           0x000000000000f000ULL
604 #define REGION3_ENTRY_F             0x0000000000000800ULL
605 #define REGION3_ENTRY_FC            0x0000000000000400ULL
606 #define REGION3_ENTRY_IEP           0x0000000000000100ULL
607 #define REGION3_ENTRY_CR            0x0000000000000010ULL
608 
609 #define SEGMENT_ENTRY_ORIGIN        0xfffffffffffff800ULL
610 #define SEGMENT_ENTRY_SFAA          0xfffffffffff00000ULL
611 #define SEGMENT_ENTRY_AV            0x0000000000010000ULL
612 #define SEGMENT_ENTRY_ACC           0x000000000000f000ULL
613 #define SEGMENT_ENTRY_F             0x0000000000000800ULL
614 #define SEGMENT_ENTRY_FC            0x0000000000000400ULL
615 #define SEGMENT_ENTRY_P             0x0000000000000200ULL
616 #define SEGMENT_ENTRY_IEP           0x0000000000000100ULL
617 #define SEGMENT_ENTRY_I             0x0000000000000020ULL
618 #define SEGMENT_ENTRY_CS            0x0000000000000010ULL
619 #define SEGMENT_ENTRY_TT            0x000000000000000cULL
620 
621 #define SEGMENT_ENTRY_TT_SEGMENT    0x0000000000000000ULL
622 
623 #define PAGE_ENTRY_0                0x0000000000000800ULL
624 #define PAGE_ENTRY_I                0x0000000000000400ULL
625 #define PAGE_ENTRY_P                0x0000000000000200ULL
626 #define PAGE_ENTRY_IEP              0x0000000000000100ULL
627 
628 #define VADDR_REGION1_TX_MASK       0xffe0000000000000ULL
629 #define VADDR_REGION2_TX_MASK       0x001ffc0000000000ULL
630 #define VADDR_REGION3_TX_MASK       0x000003ff80000000ULL
631 #define VADDR_SEGMENT_TX_MASK       0x000000007ff00000ULL
632 #define VADDR_PAGE_TX_MASK          0x00000000000ff000ULL
633 
634 #define VADDR_REGION1_TX(vaddr)     (((vaddr) & VADDR_REGION1_TX_MASK) >> 53)
635 #define VADDR_REGION2_TX(vaddr)     (((vaddr) & VADDR_REGION2_TX_MASK) >> 42)
636 #define VADDR_REGION3_TX(vaddr)     (((vaddr) & VADDR_REGION3_TX_MASK) >> 31)
637 #define VADDR_SEGMENT_TX(vaddr)     (((vaddr) & VADDR_SEGMENT_TX_MASK) >> 20)
638 #define VADDR_PAGE_TX(vaddr)        (((vaddr) & VADDR_PAGE_TX_MASK) >> 12)
639 
640 #define VADDR_REGION1_TL(vaddr)     (((vaddr) & 0xc000000000000000ULL) >> 62)
641 #define VADDR_REGION2_TL(vaddr)     (((vaddr) & 0x0018000000000000ULL) >> 51)
642 #define VADDR_REGION3_TL(vaddr)     (((vaddr) & 0x0000030000000000ULL) >> 40)
643 #define VADDR_SEGMENT_TL(vaddr)     (((vaddr) & 0x0000000060000000ULL) >> 29)
644 
645 #define SK_C                    (0x1 << 1)
646 #define SK_R                    (0x1 << 2)
647 #define SK_F                    (0x1 << 3)
648 #define SK_ACC_MASK             (0xf << 4)
649 
650 /* SIGP order codes */
651 #define SIGP_SENSE             0x01
652 #define SIGP_EXTERNAL_CALL     0x02
653 #define SIGP_EMERGENCY         0x03
654 #define SIGP_START             0x04
655 #define SIGP_STOP              0x05
656 #define SIGP_RESTART           0x06
657 #define SIGP_STOP_STORE_STATUS 0x09
658 #define SIGP_INITIAL_CPU_RESET 0x0b
659 #define SIGP_CPU_RESET         0x0c
660 #define SIGP_SET_PREFIX        0x0d
661 #define SIGP_STORE_STATUS_ADDR 0x0e
662 #define SIGP_SET_ARCH          0x12
663 #define SIGP_COND_EMERGENCY    0x13
664 #define SIGP_SENSE_RUNNING     0x15
665 #define SIGP_STORE_ADTL_STATUS 0x17
666 
667 /* SIGP condition codes */
668 #define SIGP_CC_ORDER_CODE_ACCEPTED 0
669 #define SIGP_CC_STATUS_STORED       1
670 #define SIGP_CC_BUSY                2
671 #define SIGP_CC_NOT_OPERATIONAL     3
672 
673 /* SIGP status bits */
674 #define SIGP_STAT_EQUIPMENT_CHECK   0x80000000UL
675 #define SIGP_STAT_NOT_RUNNING       0x00000400UL
676 #define SIGP_STAT_INCORRECT_STATE   0x00000200UL
677 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
678 #define SIGP_STAT_EXT_CALL_PENDING  0x00000080UL
679 #define SIGP_STAT_STOPPED           0x00000040UL
680 #define SIGP_STAT_OPERATOR_INTERV   0x00000020UL
681 #define SIGP_STAT_CHECK_STOP        0x00000010UL
682 #define SIGP_STAT_INOPERATIVE       0x00000004UL
683 #define SIGP_STAT_INVALID_ORDER     0x00000002UL
684 #define SIGP_STAT_RECEIVER_CHECK    0x00000001UL
685 
686 /* SIGP order code mask corresponding to bit positions 56-63 */
687 #define SIGP_ORDER_MASK 0x000000ff
688 
689 /* machine check interruption code */
690 
691 /* subclasses */
692 #define MCIC_SC_SD 0x8000000000000000ULL
693 #define MCIC_SC_PD 0x4000000000000000ULL
694 #define MCIC_SC_SR 0x2000000000000000ULL
695 #define MCIC_SC_CD 0x0800000000000000ULL
696 #define MCIC_SC_ED 0x0400000000000000ULL
697 #define MCIC_SC_DG 0x0100000000000000ULL
698 #define MCIC_SC_W  0x0080000000000000ULL
699 #define MCIC_SC_CP 0x0040000000000000ULL
700 #define MCIC_SC_SP 0x0020000000000000ULL
701 #define MCIC_SC_CK 0x0010000000000000ULL
702 
703 /* subclass modifiers */
704 #define MCIC_SCM_B  0x0002000000000000ULL
705 #define MCIC_SCM_DA 0x0000000020000000ULL
706 #define MCIC_SCM_AP 0x0000000000080000ULL
707 
708 /* storage errors */
709 #define MCIC_SE_SE 0x0000800000000000ULL
710 #define MCIC_SE_SC 0x0000400000000000ULL
711 #define MCIC_SE_KE 0x0000200000000000ULL
712 #define MCIC_SE_DS 0x0000100000000000ULL
713 #define MCIC_SE_IE 0x0000000080000000ULL
714 
715 /* validity bits */
716 #define MCIC_VB_WP 0x0000080000000000ULL
717 #define MCIC_VB_MS 0x0000040000000000ULL
718 #define MCIC_VB_PM 0x0000020000000000ULL
719 #define MCIC_VB_IA 0x0000010000000000ULL
720 #define MCIC_VB_FA 0x0000008000000000ULL
721 #define MCIC_VB_VR 0x0000004000000000ULL
722 #define MCIC_VB_EC 0x0000002000000000ULL
723 #define MCIC_VB_FP 0x0000001000000000ULL
724 #define MCIC_VB_GR 0x0000000800000000ULL
725 #define MCIC_VB_CR 0x0000000400000000ULL
726 #define MCIC_VB_ST 0x0000000100000000ULL
727 #define MCIC_VB_AR 0x0000000040000000ULL
728 #define MCIC_VB_GS 0x0000000008000000ULL
729 #define MCIC_VB_PR 0x0000000000200000ULL
730 #define MCIC_VB_FC 0x0000000000100000ULL
731 #define MCIC_VB_CT 0x0000000000020000ULL
732 #define MCIC_VB_CC 0x0000000000010000ULL
733 
734 static inline uint64_t s390_build_validity_mcic(void)
735 {
736     uint64_t mcic;
737 
738     /*
739      * Indicate all validity bits (no damage) only. Other bits have to be
740      * added by the caller. (storage errors, subclasses and subclass modifiers)
741      */
742     mcic = MCIC_VB_WP | MCIC_VB_MS | MCIC_VB_PM | MCIC_VB_IA | MCIC_VB_FP |
743            MCIC_VB_GR | MCIC_VB_CR | MCIC_VB_ST | MCIC_VB_AR | MCIC_VB_PR |
744            MCIC_VB_FC | MCIC_VB_CT | MCIC_VB_CC;
745     if (s390_has_feat(S390_FEAT_VECTOR)) {
746         mcic |= MCIC_VB_VR;
747     }
748     if (s390_has_feat(S390_FEAT_GUARDED_STORAGE)) {
749         mcic |= MCIC_VB_GS;
750     }
751     return mcic;
752 }
753 
754 static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg)
755 {
756     cpu_reset(cs);
757 }
758 
759 static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg)
760 {
761     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
762 
763     scc->reset(cs, S390_CPU_RESET_NORMAL);
764 }
765 
766 static inline void s390_do_cpu_initial_reset(CPUState *cs, run_on_cpu_data arg)
767 {
768     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
769 
770     scc->reset(cs, S390_CPU_RESET_INITIAL);
771 }
772 
773 static inline void s390_do_cpu_load_normal(CPUState *cs, run_on_cpu_data arg)
774 {
775     S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
776 
777     scc->load_normal(cs);
778 }
779 
780 
781 /* cpu.c */
782 void s390_crypto_reset(void);
783 int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit);
784 void s390_set_max_pagesize(uint64_t pagesize, Error **errp);
785 void s390_cmma_reset(void);
786 void s390_enable_css_support(S390CPU *cpu);
787 void s390_do_cpu_set_diag318(CPUState *cs, run_on_cpu_data arg);
788 int s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch_id,
789                                 int vq, bool assign);
790 #ifndef CONFIG_USER_ONLY
791 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
792 #else
793 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
794 {
795     return 0;
796 }
797 #endif /* CONFIG_USER_ONLY */
798 static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
799 {
800     return cpu->env.cpu_state;
801 }
802 
803 
804 /* cpu_models.c */
805 void s390_cpu_list(void);
806 #define cpu_list s390_cpu_list
807 void s390_set_qemu_cpu_model(uint16_t type, uint8_t gen, uint8_t ec_ga,
808                              const S390FeatInit feat_init);
809 
810 
811 /* helper.c */
812 #define S390_CPU_TYPE_SUFFIX "-" TYPE_S390_CPU
813 #define S390_CPU_TYPE_NAME(name) (name S390_CPU_TYPE_SUFFIX)
814 #define CPU_RESOLVING_TYPE TYPE_S390_CPU
815 
816 /* interrupt.c */
817 #define RA_IGNORED                  0
818 void s390_program_interrupt(CPUS390XState *env, uint32_t code, uintptr_t ra);
819 /* service interrupts are floating therefore we must not pass an cpustate */
820 void s390_sclp_extint(uint32_t parm);
821 
822 /* mmu_helper.c */
823 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
824                          int len, bool is_write);
825 #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len)    \
826         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
827 #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len)       \
828         s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
829 #define s390_cpu_virt_mem_check_read(cpu, laddr, ar, len)   \
830         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, false)
831 #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len)   \
832         s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
833 void s390_cpu_virt_mem_handle_exc(S390CPU *cpu, uintptr_t ra);
834 int s390_cpu_pv_mem_rw(S390CPU *cpu, unsigned int offset, void *hostbuf,
835                        int len, bool is_write);
836 #define s390_cpu_pv_mem_read(cpu, offset, dest, len)    \
837         s390_cpu_pv_mem_rw(cpu, offset, dest, len, false)
838 #define s390_cpu_pv_mem_write(cpu, offset, dest, len)       \
839         s390_cpu_pv_mem_rw(cpu, offset, dest, len, true)
840 
841 /* sigp.c */
842 int s390_cpu_restart(S390CPU *cpu);
843 void s390_init_sigp(void);
844 
845 /* helper.c */
846 void s390_cpu_set_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
847 uint64_t s390_cpu_get_psw_mask(CPUS390XState *env);
848 
849 /* outside of target/s390x/ */
850 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
851 
852 #include "exec/cpu-all.h"
853 
854 #endif
855