1 /* 2 * RISC-V emulation for qemu: main translation routines. 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms and conditions of the GNU General Public License, 8 * version 2 or later, as published by the Free Software Foundation. 9 * 10 * This program is distributed in the hope it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 * You should have received a copy of the GNU General Public License along with 16 * this program. If not, see <http://www.gnu.org/licenses/>. 17 */ 18 19 #include "qemu/osdep.h" 20 #include "qemu/log.h" 21 #include "cpu.h" 22 #include "tcg/tcg-op.h" 23 #include "disas/disas.h" 24 #include "exec/cpu_ldst.h" 25 #include "exec/exec-all.h" 26 #include "exec/helper-proto.h" 27 #include "exec/helper-gen.h" 28 29 #include "exec/translator.h" 30 #include "exec/log.h" 31 32 #include "instmap.h" 33 34 /* global register indices */ 35 static TCGv cpu_gpr[32], cpu_pc, cpu_vl; 36 static TCGv_i64 cpu_fpr[32]; /* assume F and D extensions */ 37 static TCGv load_res; 38 static TCGv load_val; 39 /* globals for PM CSRs */ 40 static TCGv pm_mask[4]; 41 static TCGv pm_base[4]; 42 43 #include "exec/gen-icount.h" 44 45 /* 46 * If an operation is being performed on less than TARGET_LONG_BITS, 47 * it may require the inputs to be sign- or zero-extended; which will 48 * depend on the exact operation being performed. 49 */ 50 typedef enum { 51 EXT_NONE, 52 EXT_SIGN, 53 EXT_ZERO, 54 } DisasExtend; 55 56 typedef struct DisasContext { 57 DisasContextBase base; 58 /* pc_succ_insn points to the instruction following base.pc_next */ 59 target_ulong pc_succ_insn; 60 target_ulong priv_ver; 61 RISCVMXL xl; 62 uint32_t misa_ext; 63 uint32_t opcode; 64 uint32_t mstatus_fs; 65 uint32_t mstatus_vs; 66 uint32_t mstatus_hs_fs; 67 uint32_t mstatus_hs_vs; 68 uint32_t mem_idx; 69 /* Remember the rounding mode encoded in the previous fp instruction, 70 which we have already installed into env->fp_status. Or -1 for 71 no previous fp instruction. Note that we exit the TB when writing 72 to any system register, which includes CSR_FRM, so we do not have 73 to reset this known value. */ 74 int frm; 75 RISCVMXL ol; 76 bool virt_enabled; 77 bool ext_ifencei; 78 bool ext_zfh; 79 bool ext_zfhmin; 80 bool hlsx; 81 /* vector extension */ 82 bool vill; 83 uint8_t lmul; 84 uint8_t sew; 85 uint16_t vlen; 86 uint16_t mlen; 87 bool vl_eq_vlmax; 88 uint8_t ntemp; 89 CPUState *cs; 90 TCGv zero; 91 /* Space for 3 operands plus 1 extra for address computation. */ 92 TCGv temp[4]; 93 /* PointerMasking extension */ 94 bool pm_enabled; 95 TCGv pm_mask; 96 TCGv pm_base; 97 } DisasContext; 98 99 static inline bool has_ext(DisasContext *ctx, uint32_t ext) 100 { 101 return ctx->misa_ext & ext; 102 } 103 104 #ifdef TARGET_RISCV32 105 #define get_xl(ctx) MXL_RV32 106 #elif defined(CONFIG_USER_ONLY) 107 #define get_xl(ctx) MXL_RV64 108 #else 109 #define get_xl(ctx) ((ctx)->xl) 110 #endif 111 112 /* The word size for this machine mode. */ 113 static inline int __attribute__((unused)) get_xlen(DisasContext *ctx) 114 { 115 return 16 << get_xl(ctx); 116 } 117 118 /* The operation length, as opposed to the xlen. */ 119 #ifdef TARGET_RISCV32 120 #define get_ol(ctx) MXL_RV32 121 #else 122 #define get_ol(ctx) ((ctx)->ol) 123 #endif 124 125 static inline int get_olen(DisasContext *ctx) 126 { 127 return 16 << get_ol(ctx); 128 } 129 130 /* 131 * RISC-V requires NaN-boxing of narrower width floating point values. 132 * This applies when a 32-bit value is assigned to a 64-bit FP register. 133 * For consistency and simplicity, we nanbox results even when the RVD 134 * extension is not present. 135 */ 136 static void gen_nanbox_s(TCGv_i64 out, TCGv_i64 in) 137 { 138 tcg_gen_ori_i64(out, in, MAKE_64BIT_MASK(32, 32)); 139 } 140 141 static void gen_nanbox_h(TCGv_i64 out, TCGv_i64 in) 142 { 143 tcg_gen_ori_i64(out, in, MAKE_64BIT_MASK(16, 48)); 144 } 145 146 /* 147 * A narrow n-bit operation, where n < FLEN, checks that input operands 148 * are correctly Nan-boxed, i.e., all upper FLEN - n bits are 1. 149 * If so, the least-significant bits of the input are used, otherwise the 150 * input value is treated as an n-bit canonical NaN (v2.2 section 9.2). 151 * 152 * Here, the result is always nan-boxed, even the canonical nan. 153 */ 154 static void gen_check_nanbox_h(TCGv_i64 out, TCGv_i64 in) 155 { 156 TCGv_i64 t_max = tcg_const_i64(0xffffffffffff0000ull); 157 TCGv_i64 t_nan = tcg_const_i64(0xffffffffffff7e00ull); 158 159 tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan); 160 tcg_temp_free_i64(t_max); 161 tcg_temp_free_i64(t_nan); 162 } 163 164 static void gen_check_nanbox_s(TCGv_i64 out, TCGv_i64 in) 165 { 166 TCGv_i64 t_max = tcg_constant_i64(0xffffffff00000000ull); 167 TCGv_i64 t_nan = tcg_constant_i64(0xffffffff7fc00000ull); 168 169 tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan); 170 } 171 172 static void generate_exception(DisasContext *ctx, int excp) 173 { 174 tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next); 175 gen_helper_raise_exception(cpu_env, tcg_constant_i32(excp)); 176 ctx->base.is_jmp = DISAS_NORETURN; 177 } 178 179 static void generate_exception_mtval(DisasContext *ctx, int excp) 180 { 181 tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next); 182 tcg_gen_st_tl(cpu_pc, cpu_env, offsetof(CPURISCVState, badaddr)); 183 gen_helper_raise_exception(cpu_env, tcg_constant_i32(excp)); 184 ctx->base.is_jmp = DISAS_NORETURN; 185 } 186 187 static void gen_exception_illegal(DisasContext *ctx) 188 { 189 generate_exception(ctx, RISCV_EXCP_ILLEGAL_INST); 190 } 191 192 static void gen_exception_inst_addr_mis(DisasContext *ctx) 193 { 194 generate_exception_mtval(ctx, RISCV_EXCP_INST_ADDR_MIS); 195 } 196 197 static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest) 198 { 199 if (translator_use_goto_tb(&ctx->base, dest)) { 200 tcg_gen_goto_tb(n); 201 tcg_gen_movi_tl(cpu_pc, dest); 202 tcg_gen_exit_tb(ctx->base.tb, n); 203 } else { 204 tcg_gen_movi_tl(cpu_pc, dest); 205 tcg_gen_lookup_and_goto_ptr(); 206 } 207 } 208 209 /* 210 * Wrappers for getting reg values. 211 * 212 * The $zero register does not have cpu_gpr[0] allocated -- we supply the 213 * constant zero as a source, and an uninitialized sink as destination. 214 * 215 * Further, we may provide an extension for word operations. 216 */ 217 static TCGv temp_new(DisasContext *ctx) 218 { 219 assert(ctx->ntemp < ARRAY_SIZE(ctx->temp)); 220 return ctx->temp[ctx->ntemp++] = tcg_temp_new(); 221 } 222 223 static TCGv get_gpr(DisasContext *ctx, int reg_num, DisasExtend ext) 224 { 225 TCGv t; 226 227 if (reg_num == 0) { 228 return ctx->zero; 229 } 230 231 switch (get_ol(ctx)) { 232 case MXL_RV32: 233 switch (ext) { 234 case EXT_NONE: 235 break; 236 case EXT_SIGN: 237 t = temp_new(ctx); 238 tcg_gen_ext32s_tl(t, cpu_gpr[reg_num]); 239 return t; 240 case EXT_ZERO: 241 t = temp_new(ctx); 242 tcg_gen_ext32u_tl(t, cpu_gpr[reg_num]); 243 return t; 244 default: 245 g_assert_not_reached(); 246 } 247 break; 248 case MXL_RV64: 249 break; 250 default: 251 g_assert_not_reached(); 252 } 253 return cpu_gpr[reg_num]; 254 } 255 256 static TCGv dest_gpr(DisasContext *ctx, int reg_num) 257 { 258 if (reg_num == 0 || get_olen(ctx) < TARGET_LONG_BITS) { 259 return temp_new(ctx); 260 } 261 return cpu_gpr[reg_num]; 262 } 263 264 static void gen_set_gpr(DisasContext *ctx, int reg_num, TCGv t) 265 { 266 if (reg_num != 0) { 267 switch (get_ol(ctx)) { 268 case MXL_RV32: 269 tcg_gen_ext32s_tl(cpu_gpr[reg_num], t); 270 break; 271 case MXL_RV64: 272 tcg_gen_mov_tl(cpu_gpr[reg_num], t); 273 break; 274 default: 275 g_assert_not_reached(); 276 } 277 } 278 } 279 280 static void gen_jal(DisasContext *ctx, int rd, target_ulong imm) 281 { 282 target_ulong next_pc; 283 284 /* check misaligned: */ 285 next_pc = ctx->base.pc_next + imm; 286 if (!has_ext(ctx, RVC)) { 287 if ((next_pc & 0x3) != 0) { 288 gen_exception_inst_addr_mis(ctx); 289 return; 290 } 291 } 292 if (rd != 0) { 293 tcg_gen_movi_tl(cpu_gpr[rd], ctx->pc_succ_insn); 294 } 295 296 gen_goto_tb(ctx, 0, ctx->base.pc_next + imm); /* must use this for safety */ 297 ctx->base.is_jmp = DISAS_NORETURN; 298 } 299 300 /* 301 * Generates address adjustment for PointerMasking 302 */ 303 static TCGv gen_pm_adjust_address(DisasContext *s, TCGv src) 304 { 305 TCGv temp; 306 if (!s->pm_enabled) { 307 /* Load unmodified address */ 308 return src; 309 } else { 310 temp = temp_new(s); 311 tcg_gen_andc_tl(temp, src, s->pm_mask); 312 tcg_gen_or_tl(temp, temp, s->pm_base); 313 return temp; 314 } 315 } 316 317 #ifndef CONFIG_USER_ONLY 318 /* The states of mstatus_fs are: 319 * 0 = disabled, 1 = initial, 2 = clean, 3 = dirty 320 * We will have already diagnosed disabled state, 321 * and need to turn initial/clean into dirty. 322 */ 323 static void mark_fs_dirty(DisasContext *ctx) 324 { 325 TCGv tmp; 326 327 if (ctx->mstatus_fs != MSTATUS_FS) { 328 /* Remember the state change for the rest of the TB. */ 329 ctx->mstatus_fs = MSTATUS_FS; 330 331 tmp = tcg_temp_new(); 332 tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus)); 333 tcg_gen_ori_tl(tmp, tmp, MSTATUS_FS); 334 tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus)); 335 tcg_temp_free(tmp); 336 } 337 338 if (ctx->virt_enabled && ctx->mstatus_hs_fs != MSTATUS_FS) { 339 /* Remember the stage change for the rest of the TB. */ 340 ctx->mstatus_hs_fs = MSTATUS_FS; 341 342 tmp = tcg_temp_new(); 343 tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs)); 344 tcg_gen_ori_tl(tmp, tmp, MSTATUS_FS); 345 tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs)); 346 tcg_temp_free(tmp); 347 } 348 } 349 #else 350 static inline void mark_fs_dirty(DisasContext *ctx) { } 351 #endif 352 353 #ifndef CONFIG_USER_ONLY 354 /* The states of mstatus_vs are: 355 * 0 = disabled, 1 = initial, 2 = clean, 3 = dirty 356 * We will have already diagnosed disabled state, 357 * and need to turn initial/clean into dirty. 358 */ 359 static void mark_vs_dirty(DisasContext *ctx) 360 { 361 TCGv tmp; 362 363 if (ctx->mstatus_vs != MSTATUS_VS) { 364 /* Remember the state change for the rest of the TB. */ 365 ctx->mstatus_vs = MSTATUS_VS; 366 367 tmp = tcg_temp_new(); 368 tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus)); 369 tcg_gen_ori_tl(tmp, tmp, MSTATUS_VS); 370 tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus)); 371 tcg_temp_free(tmp); 372 } 373 374 if (ctx->virt_enabled && ctx->mstatus_hs_vs != MSTATUS_VS) { 375 /* Remember the stage change for the rest of the TB. */ 376 ctx->mstatus_hs_vs = MSTATUS_VS; 377 378 tmp = tcg_temp_new(); 379 tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs)); 380 tcg_gen_ori_tl(tmp, tmp, MSTATUS_VS); 381 tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs)); 382 tcg_temp_free(tmp); 383 } 384 } 385 #else 386 static inline void mark_vs_dirty(DisasContext *ctx) { } 387 #endif 388 389 static void gen_set_rm(DisasContext *ctx, int rm) 390 { 391 if (ctx->frm == rm) { 392 return; 393 } 394 ctx->frm = rm; 395 gen_helper_set_rounding_mode(cpu_env, tcg_constant_i32(rm)); 396 } 397 398 static int ex_plus_1(DisasContext *ctx, int nf) 399 { 400 return nf + 1; 401 } 402 403 #define EX_SH(amount) \ 404 static int ex_shift_##amount(DisasContext *ctx, int imm) \ 405 { \ 406 return imm << amount; \ 407 } 408 EX_SH(1) 409 EX_SH(2) 410 EX_SH(3) 411 EX_SH(4) 412 EX_SH(12) 413 414 #define REQUIRE_EXT(ctx, ext) do { \ 415 if (!has_ext(ctx, ext)) { \ 416 return false; \ 417 } \ 418 } while (0) 419 420 #define REQUIRE_32BIT(ctx) do { \ 421 if (get_xl(ctx) != MXL_RV32) { \ 422 return false; \ 423 } \ 424 } while (0) 425 426 #define REQUIRE_64BIT(ctx) do { \ 427 if (get_xl(ctx) < MXL_RV64) { \ 428 return false; \ 429 } \ 430 } while (0) 431 432 static int ex_rvc_register(DisasContext *ctx, int reg) 433 { 434 return 8 + reg; 435 } 436 437 static int ex_rvc_shifti(DisasContext *ctx, int imm) 438 { 439 /* For RV128 a shamt of 0 means a shift by 64. */ 440 return imm ? imm : 64; 441 } 442 443 /* Include the auto-generated decoder for 32 bit insn */ 444 #include "decode-insn32.c.inc" 445 446 static bool gen_arith_imm_fn(DisasContext *ctx, arg_i *a, DisasExtend ext, 447 void (*func)(TCGv, TCGv, target_long)) 448 { 449 TCGv dest = dest_gpr(ctx, a->rd); 450 TCGv src1 = get_gpr(ctx, a->rs1, ext); 451 452 func(dest, src1, a->imm); 453 454 gen_set_gpr(ctx, a->rd, dest); 455 return true; 456 } 457 458 static bool gen_arith_imm_tl(DisasContext *ctx, arg_i *a, DisasExtend ext, 459 void (*func)(TCGv, TCGv, TCGv)) 460 { 461 TCGv dest = dest_gpr(ctx, a->rd); 462 TCGv src1 = get_gpr(ctx, a->rs1, ext); 463 TCGv src2 = tcg_constant_tl(a->imm); 464 465 func(dest, src1, src2); 466 467 gen_set_gpr(ctx, a->rd, dest); 468 return true; 469 } 470 471 static bool gen_arith(DisasContext *ctx, arg_r *a, DisasExtend ext, 472 void (*func)(TCGv, TCGv, TCGv)) 473 { 474 TCGv dest = dest_gpr(ctx, a->rd); 475 TCGv src1 = get_gpr(ctx, a->rs1, ext); 476 TCGv src2 = get_gpr(ctx, a->rs2, ext); 477 478 func(dest, src1, src2); 479 480 gen_set_gpr(ctx, a->rd, dest); 481 return true; 482 } 483 484 static bool gen_arith_per_ol(DisasContext *ctx, arg_r *a, DisasExtend ext, 485 void (*f_tl)(TCGv, TCGv, TCGv), 486 void (*f_32)(TCGv, TCGv, TCGv)) 487 { 488 int olen = get_olen(ctx); 489 490 if (olen != TARGET_LONG_BITS) { 491 if (olen == 32) { 492 f_tl = f_32; 493 } else { 494 g_assert_not_reached(); 495 } 496 } 497 return gen_arith(ctx, a, ext, f_tl); 498 } 499 500 static bool gen_shift_imm_fn(DisasContext *ctx, arg_shift *a, DisasExtend ext, 501 void (*func)(TCGv, TCGv, target_long)) 502 { 503 TCGv dest, src1; 504 int max_len = get_olen(ctx); 505 506 if (a->shamt >= max_len) { 507 return false; 508 } 509 510 dest = dest_gpr(ctx, a->rd); 511 src1 = get_gpr(ctx, a->rs1, ext); 512 513 func(dest, src1, a->shamt); 514 515 gen_set_gpr(ctx, a->rd, dest); 516 return true; 517 } 518 519 static bool gen_shift_imm_fn_per_ol(DisasContext *ctx, arg_shift *a, 520 DisasExtend ext, 521 void (*f_tl)(TCGv, TCGv, target_long), 522 void (*f_32)(TCGv, TCGv, target_long)) 523 { 524 int olen = get_olen(ctx); 525 if (olen != TARGET_LONG_BITS) { 526 if (olen == 32) { 527 f_tl = f_32; 528 } else { 529 g_assert_not_reached(); 530 } 531 } 532 return gen_shift_imm_fn(ctx, a, ext, f_tl); 533 } 534 535 static bool gen_shift_imm_tl(DisasContext *ctx, arg_shift *a, DisasExtend ext, 536 void (*func)(TCGv, TCGv, TCGv)) 537 { 538 TCGv dest, src1, src2; 539 int max_len = get_olen(ctx); 540 541 if (a->shamt >= max_len) { 542 return false; 543 } 544 545 dest = dest_gpr(ctx, a->rd); 546 src1 = get_gpr(ctx, a->rs1, ext); 547 src2 = tcg_constant_tl(a->shamt); 548 549 func(dest, src1, src2); 550 551 gen_set_gpr(ctx, a->rd, dest); 552 return true; 553 } 554 555 static bool gen_shift(DisasContext *ctx, arg_r *a, DisasExtend ext, 556 void (*func)(TCGv, TCGv, TCGv)) 557 { 558 TCGv dest = dest_gpr(ctx, a->rd); 559 TCGv src1 = get_gpr(ctx, a->rs1, ext); 560 TCGv src2 = get_gpr(ctx, a->rs2, EXT_NONE); 561 TCGv ext2 = tcg_temp_new(); 562 563 tcg_gen_andi_tl(ext2, src2, get_olen(ctx) - 1); 564 func(dest, src1, ext2); 565 566 gen_set_gpr(ctx, a->rd, dest); 567 tcg_temp_free(ext2); 568 return true; 569 } 570 571 static bool gen_shift_per_ol(DisasContext *ctx, arg_r *a, DisasExtend ext, 572 void (*f_tl)(TCGv, TCGv, TCGv), 573 void (*f_32)(TCGv, TCGv, TCGv)) 574 { 575 int olen = get_olen(ctx); 576 if (olen != TARGET_LONG_BITS) { 577 if (olen == 32) { 578 f_tl = f_32; 579 } else { 580 g_assert_not_reached(); 581 } 582 } 583 return gen_shift(ctx, a, ext, f_tl); 584 } 585 586 static bool gen_unary(DisasContext *ctx, arg_r2 *a, DisasExtend ext, 587 void (*func)(TCGv, TCGv)) 588 { 589 TCGv dest = dest_gpr(ctx, a->rd); 590 TCGv src1 = get_gpr(ctx, a->rs1, ext); 591 592 func(dest, src1); 593 594 gen_set_gpr(ctx, a->rd, dest); 595 return true; 596 } 597 598 static bool gen_unary_per_ol(DisasContext *ctx, arg_r2 *a, DisasExtend ext, 599 void (*f_tl)(TCGv, TCGv), 600 void (*f_32)(TCGv, TCGv)) 601 { 602 int olen = get_olen(ctx); 603 604 if (olen != TARGET_LONG_BITS) { 605 if (olen == 32) { 606 f_tl = f_32; 607 } else { 608 g_assert_not_reached(); 609 } 610 } 611 return gen_unary(ctx, a, ext, f_tl); 612 } 613 614 static uint32_t opcode_at(DisasContextBase *dcbase, target_ulong pc) 615 { 616 DisasContext *ctx = container_of(dcbase, DisasContext, base); 617 CPUState *cpu = ctx->cs; 618 CPURISCVState *env = cpu->env_ptr; 619 620 return cpu_ldl_code(env, pc); 621 } 622 623 /* Include insn module translation function */ 624 #include "insn_trans/trans_rvi.c.inc" 625 #include "insn_trans/trans_rvm.c.inc" 626 #include "insn_trans/trans_rva.c.inc" 627 #include "insn_trans/trans_rvf.c.inc" 628 #include "insn_trans/trans_rvd.c.inc" 629 #include "insn_trans/trans_rvh.c.inc" 630 #include "insn_trans/trans_rvv.c.inc" 631 #include "insn_trans/trans_rvb.c.inc" 632 #include "insn_trans/trans_rvzfh.c.inc" 633 #include "insn_trans/trans_privileged.c.inc" 634 635 /* Include the auto-generated decoder for 16 bit insn */ 636 #include "decode-insn16.c.inc" 637 638 static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) 639 { 640 /* check for compressed insn */ 641 if (extract16(opcode, 0, 2) != 3) { 642 if (!has_ext(ctx, RVC)) { 643 gen_exception_illegal(ctx); 644 } else { 645 ctx->pc_succ_insn = ctx->base.pc_next + 2; 646 if (!decode_insn16(ctx, opcode)) { 647 gen_exception_illegal(ctx); 648 } 649 } 650 } else { 651 uint32_t opcode32 = opcode; 652 opcode32 = deposit32(opcode32, 16, 16, 653 translator_lduw(env, &ctx->base, 654 ctx->base.pc_next + 2)); 655 ctx->pc_succ_insn = ctx->base.pc_next + 4; 656 if (!decode_insn32(ctx, opcode32)) { 657 gen_exception_illegal(ctx); 658 } 659 } 660 } 661 662 static void riscv_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs) 663 { 664 DisasContext *ctx = container_of(dcbase, DisasContext, base); 665 CPURISCVState *env = cs->env_ptr; 666 RISCVCPU *cpu = RISCV_CPU(cs); 667 uint32_t tb_flags = ctx->base.tb->flags; 668 669 ctx->pc_succ_insn = ctx->base.pc_first; 670 ctx->mem_idx = FIELD_EX32(tb_flags, TB_FLAGS, MEM_IDX); 671 ctx->mstatus_fs = tb_flags & TB_FLAGS_MSTATUS_FS; 672 ctx->mstatus_vs = tb_flags & TB_FLAGS_MSTATUS_VS; 673 ctx->priv_ver = env->priv_ver; 674 #if !defined(CONFIG_USER_ONLY) 675 if (riscv_has_ext(env, RVH)) { 676 ctx->virt_enabled = riscv_cpu_virt_enabled(env); 677 } else { 678 ctx->virt_enabled = false; 679 } 680 #else 681 ctx->virt_enabled = false; 682 #endif 683 ctx->misa_ext = env->misa_ext; 684 ctx->frm = -1; /* unknown rounding mode */ 685 ctx->ext_ifencei = cpu->cfg.ext_ifencei; 686 ctx->ext_zfh = cpu->cfg.ext_zfh; 687 ctx->ext_zfhmin = cpu->cfg.ext_zfhmin; 688 ctx->vlen = cpu->cfg.vlen; 689 ctx->mstatus_hs_fs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_FS); 690 ctx->mstatus_hs_vs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_VS); 691 ctx->hlsx = FIELD_EX32(tb_flags, TB_FLAGS, HLSX); 692 ctx->vill = FIELD_EX32(tb_flags, TB_FLAGS, VILL); 693 ctx->sew = FIELD_EX32(tb_flags, TB_FLAGS, SEW); 694 ctx->lmul = FIELD_EX32(tb_flags, TB_FLAGS, LMUL); 695 ctx->mlen = 1 << (ctx->sew + 3 - ctx->lmul); 696 ctx->vl_eq_vlmax = FIELD_EX32(tb_flags, TB_FLAGS, VL_EQ_VLMAX); 697 ctx->xl = FIELD_EX32(tb_flags, TB_FLAGS, XL); 698 ctx->cs = cs; 699 ctx->ntemp = 0; 700 memset(ctx->temp, 0, sizeof(ctx->temp)); 701 ctx->pm_enabled = FIELD_EX32(tb_flags, TB_FLAGS, PM_ENABLED); 702 int priv = tb_flags & TB_FLAGS_PRIV_MMU_MASK; 703 ctx->pm_mask = pm_mask[priv]; 704 ctx->pm_base = pm_base[priv]; 705 706 ctx->zero = tcg_constant_tl(0); 707 } 708 709 static void riscv_tr_tb_start(DisasContextBase *db, CPUState *cpu) 710 { 711 } 712 713 static void riscv_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu) 714 { 715 DisasContext *ctx = container_of(dcbase, DisasContext, base); 716 717 tcg_gen_insn_start(ctx->base.pc_next); 718 } 719 720 static void riscv_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu) 721 { 722 DisasContext *ctx = container_of(dcbase, DisasContext, base); 723 CPURISCVState *env = cpu->env_ptr; 724 uint16_t opcode16 = translator_lduw(env, &ctx->base, ctx->base.pc_next); 725 726 ctx->ol = ctx->xl; 727 decode_opc(env, ctx, opcode16); 728 ctx->base.pc_next = ctx->pc_succ_insn; 729 730 for (int i = ctx->ntemp - 1; i >= 0; --i) { 731 tcg_temp_free(ctx->temp[i]); 732 ctx->temp[i] = NULL; 733 } 734 ctx->ntemp = 0; 735 736 if (ctx->base.is_jmp == DISAS_NEXT) { 737 target_ulong page_start; 738 739 page_start = ctx->base.pc_first & TARGET_PAGE_MASK; 740 if (ctx->base.pc_next - page_start >= TARGET_PAGE_SIZE) { 741 ctx->base.is_jmp = DISAS_TOO_MANY; 742 } 743 } 744 } 745 746 static void riscv_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu) 747 { 748 DisasContext *ctx = container_of(dcbase, DisasContext, base); 749 750 switch (ctx->base.is_jmp) { 751 case DISAS_TOO_MANY: 752 gen_goto_tb(ctx, 0, ctx->base.pc_next); 753 break; 754 case DISAS_NORETURN: 755 break; 756 default: 757 g_assert_not_reached(); 758 } 759 } 760 761 static void riscv_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu) 762 { 763 #ifndef CONFIG_USER_ONLY 764 RISCVCPU *rvcpu = RISCV_CPU(cpu); 765 CPURISCVState *env = &rvcpu->env; 766 #endif 767 768 qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first)); 769 #ifndef CONFIG_USER_ONLY 770 qemu_log("Priv: "TARGET_FMT_ld"; Virt: "TARGET_FMT_ld"\n", env->priv, env->virt); 771 #endif 772 log_target_disas(cpu, dcbase->pc_first, dcbase->tb->size); 773 } 774 775 static const TranslatorOps riscv_tr_ops = { 776 .init_disas_context = riscv_tr_init_disas_context, 777 .tb_start = riscv_tr_tb_start, 778 .insn_start = riscv_tr_insn_start, 779 .translate_insn = riscv_tr_translate_insn, 780 .tb_stop = riscv_tr_tb_stop, 781 .disas_log = riscv_tr_disas_log, 782 }; 783 784 void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 785 { 786 DisasContext ctx; 787 788 translator_loop(&riscv_tr_ops, &ctx.base, cs, tb, max_insns); 789 } 790 791 void riscv_translate_init(void) 792 { 793 int i; 794 795 /* 796 * cpu_gpr[0] is a placeholder for the zero register. Do not use it. 797 * Use the gen_set_gpr and get_gpr helper functions when accessing regs, 798 * unless you specifically block reads/writes to reg 0. 799 */ 800 cpu_gpr[0] = NULL; 801 802 for (i = 1; i < 32; i++) { 803 cpu_gpr[i] = tcg_global_mem_new(cpu_env, 804 offsetof(CPURISCVState, gpr[i]), riscv_int_regnames[i]); 805 } 806 807 for (i = 0; i < 32; i++) { 808 cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env, 809 offsetof(CPURISCVState, fpr[i]), riscv_fpr_regnames[i]); 810 } 811 812 cpu_pc = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, pc), "pc"); 813 cpu_vl = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, vl), "vl"); 814 load_res = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, load_res), 815 "load_res"); 816 load_val = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, load_val), 817 "load_val"); 818 #ifndef CONFIG_USER_ONLY 819 /* Assign PM CSRs to tcg globals */ 820 pm_mask[PRV_U] = 821 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, upmmask), "upmmask"); 822 pm_base[PRV_U] = 823 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, upmbase), "upmbase"); 824 pm_mask[PRV_S] = 825 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, spmmask), "spmmask"); 826 pm_base[PRV_S] = 827 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, spmbase), "spmbase"); 828 pm_mask[PRV_M] = 829 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, mpmmask), "mpmmask"); 830 pm_base[PRV_M] = 831 tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, mpmbase), "mpmbase"); 832 #endif 833 } 834