xref: /openbmc/qemu/target/riscv/translate.c (revision 75804f71)
1 /*
2  * RISC-V emulation for qemu: main translation routines.
3  *
4  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5  *
6  * This program is free software; you can redistribute it and/or modify it
7  * under the terms and conditions of the GNU General Public License,
8  * version 2 or later, as published by the Free Software Foundation.
9  *
10  * This program is distributed in the hope it will be useful, but WITHOUT
11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13  * more details.
14  *
15  * You should have received a copy of the GNU General Public License along with
16  * this program.  If not, see <http://www.gnu.org/licenses/>.
17  */
18 
19 #include "qemu/osdep.h"
20 #include "qemu/log.h"
21 #include "cpu.h"
22 #include "tcg/tcg-op.h"
23 #include "disas/disas.h"
24 #include "exec/cpu_ldst.h"
25 #include "exec/exec-all.h"
26 #include "exec/helper-proto.h"
27 #include "exec/helper-gen.h"
28 
29 #include "exec/translator.h"
30 #include "exec/log.h"
31 
32 #include "instmap.h"
33 #include "internals.h"
34 
35 /* global register indices */
36 static TCGv cpu_gpr[32], cpu_pc, cpu_vl;
37 static TCGv_i64 cpu_fpr[32]; /* assume F and D extensions */
38 static TCGv load_res;
39 static TCGv load_val;
40 /* globals for PM CSRs */
41 static TCGv pm_mask[4];
42 static TCGv pm_base[4];
43 
44 #include "exec/gen-icount.h"
45 
46 /*
47  * If an operation is being performed on less than TARGET_LONG_BITS,
48  * it may require the inputs to be sign- or zero-extended; which will
49  * depend on the exact operation being performed.
50  */
51 typedef enum {
52     EXT_NONE,
53     EXT_SIGN,
54     EXT_ZERO,
55 } DisasExtend;
56 
57 typedef struct DisasContext {
58     DisasContextBase base;
59     /* pc_succ_insn points to the instruction following base.pc_next */
60     target_ulong pc_succ_insn;
61     target_ulong priv_ver;
62     RISCVMXL xl;
63     uint32_t misa_ext;
64     uint32_t opcode;
65     uint32_t mstatus_fs;
66     uint32_t mstatus_vs;
67     uint32_t mstatus_hs_fs;
68     uint32_t mstatus_hs_vs;
69     uint32_t mem_idx;
70     /* Remember the rounding mode encoded in the previous fp instruction,
71        which we have already installed into env->fp_status.  Or -1 for
72        no previous fp instruction.  Note that we exit the TB when writing
73        to any system register, which includes CSR_FRM, so we do not have
74        to reset this known value.  */
75     int frm;
76     RISCVMXL ol;
77     bool virt_enabled;
78     bool ext_ifencei;
79     bool ext_zfh;
80     bool ext_zfhmin;
81     bool hlsx;
82     /* vector extension */
83     bool vill;
84     /*
85      * Encode LMUL to lmul as follows:
86      *     LMUL    vlmul    lmul
87      *      1       000       0
88      *      2       001       1
89      *      4       010       2
90      *      8       011       3
91      *      -       100       -
92      *     1/8      101      -3
93      *     1/4      110      -2
94      *     1/2      111      -1
95      */
96     int8_t lmul;
97     uint8_t sew;
98     uint16_t vlen;
99     bool vl_eq_vlmax;
100     uint8_t ntemp;
101     CPUState *cs;
102     TCGv zero;
103     /* Space for 3 operands plus 1 extra for address computation. */
104     TCGv temp[4];
105     /* PointerMasking extension */
106     bool pm_enabled;
107     TCGv pm_mask;
108     TCGv pm_base;
109 } DisasContext;
110 
111 static inline bool has_ext(DisasContext *ctx, uint32_t ext)
112 {
113     return ctx->misa_ext & ext;
114 }
115 
116 #ifdef TARGET_RISCV32
117 #define get_xl(ctx)    MXL_RV32
118 #elif defined(CONFIG_USER_ONLY)
119 #define get_xl(ctx)    MXL_RV64
120 #else
121 #define get_xl(ctx)    ((ctx)->xl)
122 #endif
123 
124 /* The word size for this machine mode. */
125 static inline int __attribute__((unused)) get_xlen(DisasContext *ctx)
126 {
127     return 16 << get_xl(ctx);
128 }
129 
130 /* The operation length, as opposed to the xlen. */
131 #ifdef TARGET_RISCV32
132 #define get_ol(ctx)    MXL_RV32
133 #else
134 #define get_ol(ctx)    ((ctx)->ol)
135 #endif
136 
137 static inline int get_olen(DisasContext *ctx)
138 {
139     return 16 << get_ol(ctx);
140 }
141 
142 /*
143  * RISC-V requires NaN-boxing of narrower width floating point values.
144  * This applies when a 32-bit value is assigned to a 64-bit FP register.
145  * For consistency and simplicity, we nanbox results even when the RVD
146  * extension is not present.
147  */
148 static void gen_nanbox_s(TCGv_i64 out, TCGv_i64 in)
149 {
150     tcg_gen_ori_i64(out, in, MAKE_64BIT_MASK(32, 32));
151 }
152 
153 static void gen_nanbox_h(TCGv_i64 out, TCGv_i64 in)
154 {
155     tcg_gen_ori_i64(out, in, MAKE_64BIT_MASK(16, 48));
156 }
157 
158 /*
159  * A narrow n-bit operation, where n < FLEN, checks that input operands
160  * are correctly Nan-boxed, i.e., all upper FLEN - n bits are 1.
161  * If so, the least-significant bits of the input are used, otherwise the
162  * input value is treated as an n-bit canonical NaN (v2.2 section 9.2).
163  *
164  * Here, the result is always nan-boxed, even the canonical nan.
165  */
166 static void gen_check_nanbox_h(TCGv_i64 out, TCGv_i64 in)
167 {
168     TCGv_i64 t_max = tcg_const_i64(0xffffffffffff0000ull);
169     TCGv_i64 t_nan = tcg_const_i64(0xffffffffffff7e00ull);
170 
171     tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan);
172     tcg_temp_free_i64(t_max);
173     tcg_temp_free_i64(t_nan);
174 }
175 
176 static void gen_check_nanbox_s(TCGv_i64 out, TCGv_i64 in)
177 {
178     TCGv_i64 t_max = tcg_constant_i64(0xffffffff00000000ull);
179     TCGv_i64 t_nan = tcg_constant_i64(0xffffffff7fc00000ull);
180 
181     tcg_gen_movcond_i64(TCG_COND_GEU, out, in, t_max, in, t_nan);
182 }
183 
184 static void generate_exception(DisasContext *ctx, int excp)
185 {
186     tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next);
187     gen_helper_raise_exception(cpu_env, tcg_constant_i32(excp));
188     ctx->base.is_jmp = DISAS_NORETURN;
189 }
190 
191 static void generate_exception_mtval(DisasContext *ctx, int excp)
192 {
193     tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next);
194     tcg_gen_st_tl(cpu_pc, cpu_env, offsetof(CPURISCVState, badaddr));
195     gen_helper_raise_exception(cpu_env, tcg_constant_i32(excp));
196     ctx->base.is_jmp = DISAS_NORETURN;
197 }
198 
199 static void gen_exception_illegal(DisasContext *ctx)
200 {
201     generate_exception(ctx, RISCV_EXCP_ILLEGAL_INST);
202 }
203 
204 static void gen_exception_inst_addr_mis(DisasContext *ctx)
205 {
206     generate_exception_mtval(ctx, RISCV_EXCP_INST_ADDR_MIS);
207 }
208 
209 static void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
210 {
211     if (translator_use_goto_tb(&ctx->base, dest)) {
212         tcg_gen_goto_tb(n);
213         tcg_gen_movi_tl(cpu_pc, dest);
214         tcg_gen_exit_tb(ctx->base.tb, n);
215     } else {
216         tcg_gen_movi_tl(cpu_pc, dest);
217         tcg_gen_lookup_and_goto_ptr();
218     }
219 }
220 
221 /*
222  * Wrappers for getting reg values.
223  *
224  * The $zero register does not have cpu_gpr[0] allocated -- we supply the
225  * constant zero as a source, and an uninitialized sink as destination.
226  *
227  * Further, we may provide an extension for word operations.
228  */
229 static TCGv temp_new(DisasContext *ctx)
230 {
231     assert(ctx->ntemp < ARRAY_SIZE(ctx->temp));
232     return ctx->temp[ctx->ntemp++] = tcg_temp_new();
233 }
234 
235 static TCGv get_gpr(DisasContext *ctx, int reg_num, DisasExtend ext)
236 {
237     TCGv t;
238 
239     if (reg_num == 0) {
240         return ctx->zero;
241     }
242 
243     switch (get_ol(ctx)) {
244     case MXL_RV32:
245         switch (ext) {
246         case EXT_NONE:
247             break;
248         case EXT_SIGN:
249             t = temp_new(ctx);
250             tcg_gen_ext32s_tl(t, cpu_gpr[reg_num]);
251             return t;
252         case EXT_ZERO:
253             t = temp_new(ctx);
254             tcg_gen_ext32u_tl(t, cpu_gpr[reg_num]);
255             return t;
256         default:
257             g_assert_not_reached();
258         }
259         break;
260     case MXL_RV64:
261         break;
262     default:
263         g_assert_not_reached();
264     }
265     return cpu_gpr[reg_num];
266 }
267 
268 static TCGv dest_gpr(DisasContext *ctx, int reg_num)
269 {
270     if (reg_num == 0 || get_olen(ctx) < TARGET_LONG_BITS) {
271         return temp_new(ctx);
272     }
273     return cpu_gpr[reg_num];
274 }
275 
276 static void gen_set_gpr(DisasContext *ctx, int reg_num, TCGv t)
277 {
278     if (reg_num != 0) {
279         switch (get_ol(ctx)) {
280         case MXL_RV32:
281             tcg_gen_ext32s_tl(cpu_gpr[reg_num], t);
282             break;
283         case MXL_RV64:
284             tcg_gen_mov_tl(cpu_gpr[reg_num], t);
285             break;
286         default:
287             g_assert_not_reached();
288         }
289     }
290 }
291 
292 static void gen_jal(DisasContext *ctx, int rd, target_ulong imm)
293 {
294     target_ulong next_pc;
295 
296     /* check misaligned: */
297     next_pc = ctx->base.pc_next + imm;
298     if (!has_ext(ctx, RVC)) {
299         if ((next_pc & 0x3) != 0) {
300             gen_exception_inst_addr_mis(ctx);
301             return;
302         }
303     }
304     if (rd != 0) {
305         tcg_gen_movi_tl(cpu_gpr[rd], ctx->pc_succ_insn);
306     }
307 
308     gen_goto_tb(ctx, 0, ctx->base.pc_next + imm); /* must use this for safety */
309     ctx->base.is_jmp = DISAS_NORETURN;
310 }
311 
312 /*
313  * Generates address adjustment for PointerMasking
314  */
315 static TCGv gen_pm_adjust_address(DisasContext *s, TCGv src)
316 {
317     TCGv temp;
318     if (!s->pm_enabled) {
319         /* Load unmodified address */
320         return src;
321     } else {
322         temp = temp_new(s);
323         tcg_gen_andc_tl(temp, src, s->pm_mask);
324         tcg_gen_or_tl(temp, temp, s->pm_base);
325         return temp;
326     }
327 }
328 
329 #ifndef CONFIG_USER_ONLY
330 /* The states of mstatus_fs are:
331  * 0 = disabled, 1 = initial, 2 = clean, 3 = dirty
332  * We will have already diagnosed disabled state,
333  * and need to turn initial/clean into dirty.
334  */
335 static void mark_fs_dirty(DisasContext *ctx)
336 {
337     TCGv tmp;
338 
339     if (ctx->mstatus_fs != MSTATUS_FS) {
340         /* Remember the state change for the rest of the TB. */
341         ctx->mstatus_fs = MSTATUS_FS;
342 
343         tmp = tcg_temp_new();
344         tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus));
345         tcg_gen_ori_tl(tmp, tmp, MSTATUS_FS);
346         tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus));
347         tcg_temp_free(tmp);
348     }
349 
350     if (ctx->virt_enabled && ctx->mstatus_hs_fs != MSTATUS_FS) {
351         /* Remember the stage change for the rest of the TB. */
352         ctx->mstatus_hs_fs = MSTATUS_FS;
353 
354         tmp = tcg_temp_new();
355         tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs));
356         tcg_gen_ori_tl(tmp, tmp, MSTATUS_FS);
357         tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs));
358         tcg_temp_free(tmp);
359     }
360 }
361 #else
362 static inline void mark_fs_dirty(DisasContext *ctx) { }
363 #endif
364 
365 #ifndef CONFIG_USER_ONLY
366 /* The states of mstatus_vs are:
367  * 0 = disabled, 1 = initial, 2 = clean, 3 = dirty
368  * We will have already diagnosed disabled state,
369  * and need to turn initial/clean into dirty.
370  */
371 static void mark_vs_dirty(DisasContext *ctx)
372 {
373     TCGv tmp;
374 
375     if (ctx->mstatus_vs != MSTATUS_VS) {
376         /* Remember the state change for the rest of the TB.  */
377         ctx->mstatus_vs = MSTATUS_VS;
378 
379         tmp = tcg_temp_new();
380         tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus));
381         tcg_gen_ori_tl(tmp, tmp, MSTATUS_VS);
382         tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus));
383         tcg_temp_free(tmp);
384     }
385 
386     if (ctx->virt_enabled && ctx->mstatus_hs_vs != MSTATUS_VS) {
387         /* Remember the stage change for the rest of the TB. */
388         ctx->mstatus_hs_vs = MSTATUS_VS;
389 
390         tmp = tcg_temp_new();
391         tcg_gen_ld_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs));
392         tcg_gen_ori_tl(tmp, tmp, MSTATUS_VS);
393         tcg_gen_st_tl(tmp, cpu_env, offsetof(CPURISCVState, mstatus_hs));
394         tcg_temp_free(tmp);
395     }
396 }
397 #else
398 static inline void mark_vs_dirty(DisasContext *ctx) { }
399 #endif
400 
401 static void gen_set_rm(DisasContext *ctx, int rm)
402 {
403     if (ctx->frm == rm) {
404         return;
405     }
406     ctx->frm = rm;
407 
408     if (rm == RISCV_FRM_ROD) {
409         gen_helper_set_rod_rounding_mode(cpu_env);
410         return;
411     }
412 
413     gen_helper_set_rounding_mode(cpu_env, tcg_constant_i32(rm));
414 }
415 
416 static int ex_plus_1(DisasContext *ctx, int nf)
417 {
418     return nf + 1;
419 }
420 
421 #define EX_SH(amount) \
422     static int ex_shift_##amount(DisasContext *ctx, int imm) \
423     {                                         \
424         return imm << amount;                 \
425     }
426 EX_SH(1)
427 EX_SH(2)
428 EX_SH(3)
429 EX_SH(4)
430 EX_SH(12)
431 
432 #define REQUIRE_EXT(ctx, ext) do { \
433     if (!has_ext(ctx, ext)) {      \
434         return false;              \
435     }                              \
436 } while (0)
437 
438 #define REQUIRE_32BIT(ctx) do {    \
439     if (get_xl(ctx) != MXL_RV32) { \
440         return false;              \
441     }                              \
442 } while (0)
443 
444 #define REQUIRE_64BIT(ctx) do {    \
445     if (get_xl(ctx) < MXL_RV64) {  \
446         return false;              \
447     }                              \
448 } while (0)
449 
450 static int ex_rvc_register(DisasContext *ctx, int reg)
451 {
452     return 8 + reg;
453 }
454 
455 static int ex_rvc_shifti(DisasContext *ctx, int imm)
456 {
457     /* For RV128 a shamt of 0 means a shift by 64. */
458     return imm ? imm : 64;
459 }
460 
461 /* Include the auto-generated decoder for 32 bit insn */
462 #include "decode-insn32.c.inc"
463 
464 static bool gen_arith_imm_fn(DisasContext *ctx, arg_i *a, DisasExtend ext,
465                              void (*func)(TCGv, TCGv, target_long))
466 {
467     TCGv dest = dest_gpr(ctx, a->rd);
468     TCGv src1 = get_gpr(ctx, a->rs1, ext);
469 
470     func(dest, src1, a->imm);
471 
472     gen_set_gpr(ctx, a->rd, dest);
473     return true;
474 }
475 
476 static bool gen_arith_imm_tl(DisasContext *ctx, arg_i *a, DisasExtend ext,
477                              void (*func)(TCGv, TCGv, TCGv))
478 {
479     TCGv dest = dest_gpr(ctx, a->rd);
480     TCGv src1 = get_gpr(ctx, a->rs1, ext);
481     TCGv src2 = tcg_constant_tl(a->imm);
482 
483     func(dest, src1, src2);
484 
485     gen_set_gpr(ctx, a->rd, dest);
486     return true;
487 }
488 
489 static bool gen_arith(DisasContext *ctx, arg_r *a, DisasExtend ext,
490                       void (*func)(TCGv, TCGv, TCGv))
491 {
492     TCGv dest = dest_gpr(ctx, a->rd);
493     TCGv src1 = get_gpr(ctx, a->rs1, ext);
494     TCGv src2 = get_gpr(ctx, a->rs2, ext);
495 
496     func(dest, src1, src2);
497 
498     gen_set_gpr(ctx, a->rd, dest);
499     return true;
500 }
501 
502 static bool gen_arith_per_ol(DisasContext *ctx, arg_r *a, DisasExtend ext,
503                              void (*f_tl)(TCGv, TCGv, TCGv),
504                              void (*f_32)(TCGv, TCGv, TCGv))
505 {
506     int olen = get_olen(ctx);
507 
508     if (olen != TARGET_LONG_BITS) {
509         if (olen == 32) {
510             f_tl = f_32;
511         } else {
512             g_assert_not_reached();
513         }
514     }
515     return gen_arith(ctx, a, ext, f_tl);
516 }
517 
518 static bool gen_shift_imm_fn(DisasContext *ctx, arg_shift *a, DisasExtend ext,
519                              void (*func)(TCGv, TCGv, target_long))
520 {
521     TCGv dest, src1;
522     int max_len = get_olen(ctx);
523 
524     if (a->shamt >= max_len) {
525         return false;
526     }
527 
528     dest = dest_gpr(ctx, a->rd);
529     src1 = get_gpr(ctx, a->rs1, ext);
530 
531     func(dest, src1, a->shamt);
532 
533     gen_set_gpr(ctx, a->rd, dest);
534     return true;
535 }
536 
537 static bool gen_shift_imm_fn_per_ol(DisasContext *ctx, arg_shift *a,
538                                     DisasExtend ext,
539                                     void (*f_tl)(TCGv, TCGv, target_long),
540                                     void (*f_32)(TCGv, TCGv, target_long))
541 {
542     int olen = get_olen(ctx);
543     if (olen != TARGET_LONG_BITS) {
544         if (olen == 32) {
545             f_tl = f_32;
546         } else {
547             g_assert_not_reached();
548         }
549     }
550     return gen_shift_imm_fn(ctx, a, ext, f_tl);
551 }
552 
553 static bool gen_shift_imm_tl(DisasContext *ctx, arg_shift *a, DisasExtend ext,
554                              void (*func)(TCGv, TCGv, TCGv))
555 {
556     TCGv dest, src1, src2;
557     int max_len = get_olen(ctx);
558 
559     if (a->shamt >= max_len) {
560         return false;
561     }
562 
563     dest = dest_gpr(ctx, a->rd);
564     src1 = get_gpr(ctx, a->rs1, ext);
565     src2 = tcg_constant_tl(a->shamt);
566 
567     func(dest, src1, src2);
568 
569     gen_set_gpr(ctx, a->rd, dest);
570     return true;
571 }
572 
573 static bool gen_shift(DisasContext *ctx, arg_r *a, DisasExtend ext,
574                       void (*func)(TCGv, TCGv, TCGv))
575 {
576     TCGv dest = dest_gpr(ctx, a->rd);
577     TCGv src1 = get_gpr(ctx, a->rs1, ext);
578     TCGv src2 = get_gpr(ctx, a->rs2, EXT_NONE);
579     TCGv ext2 = tcg_temp_new();
580 
581     tcg_gen_andi_tl(ext2, src2, get_olen(ctx) - 1);
582     func(dest, src1, ext2);
583 
584     gen_set_gpr(ctx, a->rd, dest);
585     tcg_temp_free(ext2);
586     return true;
587 }
588 
589 static bool gen_shift_per_ol(DisasContext *ctx, arg_r *a, DisasExtend ext,
590                              void (*f_tl)(TCGv, TCGv, TCGv),
591                              void (*f_32)(TCGv, TCGv, TCGv))
592 {
593     int olen = get_olen(ctx);
594     if (olen != TARGET_LONG_BITS) {
595         if (olen == 32) {
596             f_tl = f_32;
597         } else {
598             g_assert_not_reached();
599         }
600     }
601     return gen_shift(ctx, a, ext, f_tl);
602 }
603 
604 static bool gen_unary(DisasContext *ctx, arg_r2 *a, DisasExtend ext,
605                       void (*func)(TCGv, TCGv))
606 {
607     TCGv dest = dest_gpr(ctx, a->rd);
608     TCGv src1 = get_gpr(ctx, a->rs1, ext);
609 
610     func(dest, src1);
611 
612     gen_set_gpr(ctx, a->rd, dest);
613     return true;
614 }
615 
616 static bool gen_unary_per_ol(DisasContext *ctx, arg_r2 *a, DisasExtend ext,
617                              void (*f_tl)(TCGv, TCGv),
618                              void (*f_32)(TCGv, TCGv))
619 {
620     int olen = get_olen(ctx);
621 
622     if (olen != TARGET_LONG_BITS) {
623         if (olen == 32) {
624             f_tl = f_32;
625         } else {
626             g_assert_not_reached();
627         }
628     }
629     return gen_unary(ctx, a, ext, f_tl);
630 }
631 
632 static uint32_t opcode_at(DisasContextBase *dcbase, target_ulong pc)
633 {
634     DisasContext *ctx = container_of(dcbase, DisasContext, base);
635     CPUState *cpu = ctx->cs;
636     CPURISCVState *env = cpu->env_ptr;
637 
638     return cpu_ldl_code(env, pc);
639 }
640 
641 /* Include insn module translation function */
642 #include "insn_trans/trans_rvi.c.inc"
643 #include "insn_trans/trans_rvm.c.inc"
644 #include "insn_trans/trans_rva.c.inc"
645 #include "insn_trans/trans_rvf.c.inc"
646 #include "insn_trans/trans_rvd.c.inc"
647 #include "insn_trans/trans_rvh.c.inc"
648 #include "insn_trans/trans_rvv.c.inc"
649 #include "insn_trans/trans_rvb.c.inc"
650 #include "insn_trans/trans_rvzfh.c.inc"
651 #include "insn_trans/trans_privileged.c.inc"
652 
653 /* Include the auto-generated decoder for 16 bit insn */
654 #include "decode-insn16.c.inc"
655 
656 static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode)
657 {
658     /* check for compressed insn */
659     if (extract16(opcode, 0, 2) != 3) {
660         if (!has_ext(ctx, RVC)) {
661             gen_exception_illegal(ctx);
662         } else {
663             ctx->pc_succ_insn = ctx->base.pc_next + 2;
664             if (!decode_insn16(ctx, opcode)) {
665                 gen_exception_illegal(ctx);
666             }
667         }
668     } else {
669         uint32_t opcode32 = opcode;
670         opcode32 = deposit32(opcode32, 16, 16,
671                              translator_lduw(env, &ctx->base,
672                                              ctx->base.pc_next + 2));
673         ctx->pc_succ_insn = ctx->base.pc_next + 4;
674         if (!decode_insn32(ctx, opcode32)) {
675             gen_exception_illegal(ctx);
676         }
677     }
678 }
679 
680 static void riscv_tr_init_disas_context(DisasContextBase *dcbase, CPUState *cs)
681 {
682     DisasContext *ctx = container_of(dcbase, DisasContext, base);
683     CPURISCVState *env = cs->env_ptr;
684     RISCVCPU *cpu = RISCV_CPU(cs);
685     uint32_t tb_flags = ctx->base.tb->flags;
686 
687     ctx->pc_succ_insn = ctx->base.pc_first;
688     ctx->mem_idx = FIELD_EX32(tb_flags, TB_FLAGS, MEM_IDX);
689     ctx->mstatus_fs = tb_flags & TB_FLAGS_MSTATUS_FS;
690     ctx->mstatus_vs = tb_flags & TB_FLAGS_MSTATUS_VS;
691     ctx->priv_ver = env->priv_ver;
692 #if !defined(CONFIG_USER_ONLY)
693     if (riscv_has_ext(env, RVH)) {
694         ctx->virt_enabled = riscv_cpu_virt_enabled(env);
695     } else {
696         ctx->virt_enabled = false;
697     }
698 #else
699     ctx->virt_enabled = false;
700 #endif
701     ctx->misa_ext = env->misa_ext;
702     ctx->frm = -1;  /* unknown rounding mode */
703     ctx->ext_ifencei = cpu->cfg.ext_ifencei;
704     ctx->ext_zfh = cpu->cfg.ext_zfh;
705     ctx->ext_zfhmin = cpu->cfg.ext_zfhmin;
706     ctx->vlen = cpu->cfg.vlen;
707     ctx->mstatus_hs_fs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_FS);
708     ctx->mstatus_hs_vs = FIELD_EX32(tb_flags, TB_FLAGS, MSTATUS_HS_VS);
709     ctx->hlsx = FIELD_EX32(tb_flags, TB_FLAGS, HLSX);
710     ctx->vill = FIELD_EX32(tb_flags, TB_FLAGS, VILL);
711     ctx->sew = FIELD_EX32(tb_flags, TB_FLAGS, SEW);
712     ctx->lmul = sextract32(FIELD_EX32(tb_flags, TB_FLAGS, LMUL), 0, 3);
713     ctx->vl_eq_vlmax = FIELD_EX32(tb_flags, TB_FLAGS, VL_EQ_VLMAX);
714     ctx->xl = FIELD_EX32(tb_flags, TB_FLAGS, XL);
715     ctx->cs = cs;
716     ctx->ntemp = 0;
717     memset(ctx->temp, 0, sizeof(ctx->temp));
718     ctx->pm_enabled = FIELD_EX32(tb_flags, TB_FLAGS, PM_ENABLED);
719     int priv = tb_flags & TB_FLAGS_PRIV_MMU_MASK;
720     ctx->pm_mask = pm_mask[priv];
721     ctx->pm_base = pm_base[priv];
722 
723     ctx->zero = tcg_constant_tl(0);
724 }
725 
726 static void riscv_tr_tb_start(DisasContextBase *db, CPUState *cpu)
727 {
728 }
729 
730 static void riscv_tr_insn_start(DisasContextBase *dcbase, CPUState *cpu)
731 {
732     DisasContext *ctx = container_of(dcbase, DisasContext, base);
733 
734     tcg_gen_insn_start(ctx->base.pc_next);
735 }
736 
737 static void riscv_tr_translate_insn(DisasContextBase *dcbase, CPUState *cpu)
738 {
739     DisasContext *ctx = container_of(dcbase, DisasContext, base);
740     CPURISCVState *env = cpu->env_ptr;
741     uint16_t opcode16 = translator_lduw(env, &ctx->base, ctx->base.pc_next);
742 
743     ctx->ol = ctx->xl;
744     decode_opc(env, ctx, opcode16);
745     ctx->base.pc_next = ctx->pc_succ_insn;
746 
747     for (int i = ctx->ntemp - 1; i >= 0; --i) {
748         tcg_temp_free(ctx->temp[i]);
749         ctx->temp[i] = NULL;
750     }
751     ctx->ntemp = 0;
752 
753     if (ctx->base.is_jmp == DISAS_NEXT) {
754         target_ulong page_start;
755 
756         page_start = ctx->base.pc_first & TARGET_PAGE_MASK;
757         if (ctx->base.pc_next - page_start >= TARGET_PAGE_SIZE) {
758             ctx->base.is_jmp = DISAS_TOO_MANY;
759         }
760     }
761 }
762 
763 static void riscv_tr_tb_stop(DisasContextBase *dcbase, CPUState *cpu)
764 {
765     DisasContext *ctx = container_of(dcbase, DisasContext, base);
766 
767     switch (ctx->base.is_jmp) {
768     case DISAS_TOO_MANY:
769         gen_goto_tb(ctx, 0, ctx->base.pc_next);
770         break;
771     case DISAS_NORETURN:
772         break;
773     default:
774         g_assert_not_reached();
775     }
776 }
777 
778 static void riscv_tr_disas_log(const DisasContextBase *dcbase, CPUState *cpu)
779 {
780 #ifndef CONFIG_USER_ONLY
781     RISCVCPU *rvcpu = RISCV_CPU(cpu);
782     CPURISCVState *env = &rvcpu->env;
783 #endif
784 
785     qemu_log("IN: %s\n", lookup_symbol(dcbase->pc_first));
786 #ifndef CONFIG_USER_ONLY
787     qemu_log("Priv: "TARGET_FMT_ld"; Virt: "TARGET_FMT_ld"\n", env->priv, env->virt);
788 #endif
789     log_target_disas(cpu, dcbase->pc_first, dcbase->tb->size);
790 }
791 
792 static const TranslatorOps riscv_tr_ops = {
793     .init_disas_context = riscv_tr_init_disas_context,
794     .tb_start           = riscv_tr_tb_start,
795     .insn_start         = riscv_tr_insn_start,
796     .translate_insn     = riscv_tr_translate_insn,
797     .tb_stop            = riscv_tr_tb_stop,
798     .disas_log          = riscv_tr_disas_log,
799 };
800 
801 void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
802 {
803     DisasContext ctx;
804 
805     translator_loop(&riscv_tr_ops, &ctx.base, cs, tb, max_insns);
806 }
807 
808 void riscv_translate_init(void)
809 {
810     int i;
811 
812     /*
813      * cpu_gpr[0] is a placeholder for the zero register. Do not use it.
814      * Use the gen_set_gpr and get_gpr helper functions when accessing regs,
815      * unless you specifically block reads/writes to reg 0.
816      */
817     cpu_gpr[0] = NULL;
818 
819     for (i = 1; i < 32; i++) {
820         cpu_gpr[i] = tcg_global_mem_new(cpu_env,
821             offsetof(CPURISCVState, gpr[i]), riscv_int_regnames[i]);
822     }
823 
824     for (i = 0; i < 32; i++) {
825         cpu_fpr[i] = tcg_global_mem_new_i64(cpu_env,
826             offsetof(CPURISCVState, fpr[i]), riscv_fpr_regnames[i]);
827     }
828 
829     cpu_pc = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, pc), "pc");
830     cpu_vl = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, vl), "vl");
831     load_res = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, load_res),
832                              "load_res");
833     load_val = tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, load_val),
834                              "load_val");
835 #ifndef CONFIG_USER_ONLY
836     /* Assign PM CSRs to tcg globals */
837     pm_mask[PRV_U] =
838       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, upmmask), "upmmask");
839     pm_base[PRV_U] =
840       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, upmbase), "upmbase");
841     pm_mask[PRV_S] =
842       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, spmmask), "spmmask");
843     pm_base[PRV_S] =
844       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, spmbase), "spmbase");
845     pm_mask[PRV_M] =
846       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, mpmmask), "mpmmask");
847     pm_base[PRV_M] =
848       tcg_global_mem_new(cpu_env, offsetof(CPURISCVState, mpmbase), "mpmbase");
849 #endif
850 }
851