1 /* RISC-V ISA constants */ 2 3 #ifndef TARGET_RISCV_CPU_BITS_H 4 #define TARGET_RISCV_CPU_BITS_H 5 6 #define get_field(reg, mask) (((reg) & \ 7 (uint64_t)(mask)) / ((mask) & ~((mask) << 1))) 8 #define set_field(reg, mask, val) (((reg) & ~(uint64_t)(mask)) | \ 9 (((uint64_t)(val) * ((mask) & ~((mask) << 1))) & \ 10 (uint64_t)(mask))) 11 12 /* Floating point round mode */ 13 #define FSR_RD_SHIFT 5 14 #define FSR_RD (0x7 << FSR_RD_SHIFT) 15 16 /* Floating point accrued exception flags */ 17 #define FPEXC_NX 0x01 18 #define FPEXC_UF 0x02 19 #define FPEXC_OF 0x04 20 #define FPEXC_DZ 0x08 21 #define FPEXC_NV 0x10 22 23 /* Floating point status register bits */ 24 #define FSR_AEXC_SHIFT 0 25 #define FSR_NVA (FPEXC_NV << FSR_AEXC_SHIFT) 26 #define FSR_OFA (FPEXC_OF << FSR_AEXC_SHIFT) 27 #define FSR_UFA (FPEXC_UF << FSR_AEXC_SHIFT) 28 #define FSR_DZA (FPEXC_DZ << FSR_AEXC_SHIFT) 29 #define FSR_NXA (FPEXC_NX << FSR_AEXC_SHIFT) 30 #define FSR_AEXC (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) 31 32 /* Vector Fixed-Point round model */ 33 #define FSR_VXRM_SHIFT 9 34 #define FSR_VXRM (0x3 << FSR_VXRM_SHIFT) 35 36 /* Vector Fixed-Point saturation flag */ 37 #define FSR_VXSAT_SHIFT 8 38 #define FSR_VXSAT (0x1 << FSR_VXSAT_SHIFT) 39 40 /* Control and Status Registers */ 41 42 /* User Trap Setup */ 43 #define CSR_USTATUS 0x000 44 #define CSR_UIE 0x004 45 #define CSR_UTVEC 0x005 46 47 /* User Trap Handling */ 48 #define CSR_USCRATCH 0x040 49 #define CSR_UEPC 0x041 50 #define CSR_UCAUSE 0x042 51 #define CSR_UTVAL 0x043 52 #define CSR_UIP 0x044 53 54 /* User Floating-Point CSRs */ 55 #define CSR_FFLAGS 0x001 56 #define CSR_FRM 0x002 57 #define CSR_FCSR 0x003 58 59 /* User Vector CSRs */ 60 #define CSR_VSTART 0x008 61 #define CSR_VXSAT 0x009 62 #define CSR_VXRM 0x00a 63 #define CSR_VCSR 0x00f 64 #define CSR_VL 0xc20 65 #define CSR_VTYPE 0xc21 66 #define CSR_VLENB 0xc22 67 68 /* VCSR fields */ 69 #define VCSR_VXSAT_SHIFT 0 70 #define VCSR_VXSAT (0x1 << VCSR_VXSAT_SHIFT) 71 #define VCSR_VXRM_SHIFT 1 72 #define VCSR_VXRM (0x3 << VCSR_VXRM_SHIFT) 73 74 /* User Timers and Counters */ 75 #define CSR_CYCLE 0xc00 76 #define CSR_TIME 0xc01 77 #define CSR_INSTRET 0xc02 78 #define CSR_HPMCOUNTER3 0xc03 79 #define CSR_HPMCOUNTER4 0xc04 80 #define CSR_HPMCOUNTER5 0xc05 81 #define CSR_HPMCOUNTER6 0xc06 82 #define CSR_HPMCOUNTER7 0xc07 83 #define CSR_HPMCOUNTER8 0xc08 84 #define CSR_HPMCOUNTER9 0xc09 85 #define CSR_HPMCOUNTER10 0xc0a 86 #define CSR_HPMCOUNTER11 0xc0b 87 #define CSR_HPMCOUNTER12 0xc0c 88 #define CSR_HPMCOUNTER13 0xc0d 89 #define CSR_HPMCOUNTER14 0xc0e 90 #define CSR_HPMCOUNTER15 0xc0f 91 #define CSR_HPMCOUNTER16 0xc10 92 #define CSR_HPMCOUNTER17 0xc11 93 #define CSR_HPMCOUNTER18 0xc12 94 #define CSR_HPMCOUNTER19 0xc13 95 #define CSR_HPMCOUNTER20 0xc14 96 #define CSR_HPMCOUNTER21 0xc15 97 #define CSR_HPMCOUNTER22 0xc16 98 #define CSR_HPMCOUNTER23 0xc17 99 #define CSR_HPMCOUNTER24 0xc18 100 #define CSR_HPMCOUNTER25 0xc19 101 #define CSR_HPMCOUNTER26 0xc1a 102 #define CSR_HPMCOUNTER27 0xc1b 103 #define CSR_HPMCOUNTER28 0xc1c 104 #define CSR_HPMCOUNTER29 0xc1d 105 #define CSR_HPMCOUNTER30 0xc1e 106 #define CSR_HPMCOUNTER31 0xc1f 107 #define CSR_CYCLEH 0xc80 108 #define CSR_TIMEH 0xc81 109 #define CSR_INSTRETH 0xc82 110 #define CSR_HPMCOUNTER3H 0xc83 111 #define CSR_HPMCOUNTER4H 0xc84 112 #define CSR_HPMCOUNTER5H 0xc85 113 #define CSR_HPMCOUNTER6H 0xc86 114 #define CSR_HPMCOUNTER7H 0xc87 115 #define CSR_HPMCOUNTER8H 0xc88 116 #define CSR_HPMCOUNTER9H 0xc89 117 #define CSR_HPMCOUNTER10H 0xc8a 118 #define CSR_HPMCOUNTER11H 0xc8b 119 #define CSR_HPMCOUNTER12H 0xc8c 120 #define CSR_HPMCOUNTER13H 0xc8d 121 #define CSR_HPMCOUNTER14H 0xc8e 122 #define CSR_HPMCOUNTER15H 0xc8f 123 #define CSR_HPMCOUNTER16H 0xc90 124 #define CSR_HPMCOUNTER17H 0xc91 125 #define CSR_HPMCOUNTER18H 0xc92 126 #define CSR_HPMCOUNTER19H 0xc93 127 #define CSR_HPMCOUNTER20H 0xc94 128 #define CSR_HPMCOUNTER21H 0xc95 129 #define CSR_HPMCOUNTER22H 0xc96 130 #define CSR_HPMCOUNTER23H 0xc97 131 #define CSR_HPMCOUNTER24H 0xc98 132 #define CSR_HPMCOUNTER25H 0xc99 133 #define CSR_HPMCOUNTER26H 0xc9a 134 #define CSR_HPMCOUNTER27H 0xc9b 135 #define CSR_HPMCOUNTER28H 0xc9c 136 #define CSR_HPMCOUNTER29H 0xc9d 137 #define CSR_HPMCOUNTER30H 0xc9e 138 #define CSR_HPMCOUNTER31H 0xc9f 139 140 /* Machine Timers and Counters */ 141 #define CSR_MCYCLE 0xb00 142 #define CSR_MINSTRET 0xb02 143 #define CSR_MCYCLEH 0xb80 144 #define CSR_MINSTRETH 0xb82 145 146 /* Machine Information Registers */ 147 #define CSR_MVENDORID 0xf11 148 #define CSR_MARCHID 0xf12 149 #define CSR_MIMPID 0xf13 150 #define CSR_MHARTID 0xf14 151 #define CSR_MCONFIGPTR 0xf15 152 153 /* Machine Trap Setup */ 154 #define CSR_MSTATUS 0x300 155 #define CSR_MISA 0x301 156 #define CSR_MEDELEG 0x302 157 #define CSR_MIDELEG 0x303 158 #define CSR_MIE 0x304 159 #define CSR_MTVEC 0x305 160 #define CSR_MCOUNTEREN 0x306 161 162 /* 32-bit only */ 163 #define CSR_MSTATUSH 0x310 164 165 /* Machine Trap Handling */ 166 #define CSR_MSCRATCH 0x340 167 #define CSR_MEPC 0x341 168 #define CSR_MCAUSE 0x342 169 #define CSR_MTVAL 0x343 170 #define CSR_MIP 0x344 171 172 /* Machine-Level Window to Indirectly Accessed Registers (AIA) */ 173 #define CSR_MISELECT 0x350 174 #define CSR_MIREG 0x351 175 176 /* Machine-Level Interrupts (AIA) */ 177 #define CSR_MTOPI 0xfb0 178 179 /* Machine-Level IMSIC Interface (AIA) */ 180 #define CSR_MSETEIPNUM 0x358 181 #define CSR_MCLREIPNUM 0x359 182 #define CSR_MSETEIENUM 0x35a 183 #define CSR_MCLREIENUM 0x35b 184 #define CSR_MTOPEI 0x35c 185 186 /* Virtual Interrupts for Supervisor Level (AIA) */ 187 #define CSR_MVIEN 0x308 188 #define CSR_MVIP 0x309 189 190 /* Machine-Level High-Half CSRs (AIA) */ 191 #define CSR_MIDELEGH 0x313 192 #define CSR_MIEH 0x314 193 #define CSR_MVIENH 0x318 194 #define CSR_MVIPH 0x319 195 #define CSR_MIPH 0x354 196 197 /* Supervisor Trap Setup */ 198 #define CSR_SSTATUS 0x100 199 #define CSR_SEDELEG 0x102 200 #define CSR_SIDELEG 0x103 201 #define CSR_SIE 0x104 202 #define CSR_STVEC 0x105 203 #define CSR_SCOUNTEREN 0x106 204 205 /* Supervisor Configuration CSRs */ 206 #define CSR_SENVCFG 0x10A 207 208 /* Supervisor Trap Handling */ 209 #define CSR_SSCRATCH 0x140 210 #define CSR_SEPC 0x141 211 #define CSR_SCAUSE 0x142 212 #define CSR_STVAL 0x143 213 #define CSR_SIP 0x144 214 215 /* Supervisor Protection and Translation */ 216 #define CSR_SPTBR 0x180 217 #define CSR_SATP 0x180 218 219 /* Supervisor-Level Window to Indirectly Accessed Registers (AIA) */ 220 #define CSR_SISELECT 0x150 221 #define CSR_SIREG 0x151 222 223 /* Supervisor-Level Interrupts (AIA) */ 224 #define CSR_STOPI 0xdb0 225 226 /* Supervisor-Level IMSIC Interface (AIA) */ 227 #define CSR_SSETEIPNUM 0x158 228 #define CSR_SCLREIPNUM 0x159 229 #define CSR_SSETEIENUM 0x15a 230 #define CSR_SCLREIENUM 0x15b 231 #define CSR_STOPEI 0x15c 232 233 /* Supervisor-Level High-Half CSRs (AIA) */ 234 #define CSR_SIEH 0x114 235 #define CSR_SIPH 0x154 236 237 /* Hpervisor CSRs */ 238 #define CSR_HSTATUS 0x600 239 #define CSR_HEDELEG 0x602 240 #define CSR_HIDELEG 0x603 241 #define CSR_HIE 0x604 242 #define CSR_HCOUNTEREN 0x606 243 #define CSR_HGEIE 0x607 244 #define CSR_HTVAL 0x643 245 #define CSR_HVIP 0x645 246 #define CSR_HIP 0x644 247 #define CSR_HTINST 0x64A 248 #define CSR_HGEIP 0xE12 249 #define CSR_HGATP 0x680 250 #define CSR_HTIMEDELTA 0x605 251 #define CSR_HTIMEDELTAH 0x615 252 253 /* Hypervisor Configuration CSRs */ 254 #define CSR_HENVCFG 0x60A 255 #define CSR_HENVCFGH 0x61A 256 257 /* Virtual CSRs */ 258 #define CSR_VSSTATUS 0x200 259 #define CSR_VSIE 0x204 260 #define CSR_VSTVEC 0x205 261 #define CSR_VSSCRATCH 0x240 262 #define CSR_VSEPC 0x241 263 #define CSR_VSCAUSE 0x242 264 #define CSR_VSTVAL 0x243 265 #define CSR_VSIP 0x244 266 #define CSR_VSATP 0x280 267 268 #define CSR_MTINST 0x34a 269 #define CSR_MTVAL2 0x34b 270 271 /* Virtual Interrupts and Interrupt Priorities (H-extension with AIA) */ 272 #define CSR_HVIEN 0x608 273 #define CSR_HVICTL 0x609 274 #define CSR_HVIPRIO1 0x646 275 #define CSR_HVIPRIO2 0x647 276 277 /* VS-Level Window to Indirectly Accessed Registers (H-extension with AIA) */ 278 #define CSR_VSISELECT 0x250 279 #define CSR_VSIREG 0x251 280 281 /* VS-Level Interrupts (H-extension with AIA) */ 282 #define CSR_VSTOPI 0xeb0 283 284 /* VS-Level IMSIC Interface (H-extension with AIA) */ 285 #define CSR_VSSETEIPNUM 0x258 286 #define CSR_VSCLREIPNUM 0x259 287 #define CSR_VSSETEIENUM 0x25a 288 #define CSR_VSCLREIENUM 0x25b 289 #define CSR_VSTOPEI 0x25c 290 291 /* Hypervisor and VS-Level High-Half CSRs (H-extension with AIA) */ 292 #define CSR_HIDELEGH 0x613 293 #define CSR_HVIENH 0x618 294 #define CSR_HVIPH 0x655 295 #define CSR_HVIPRIO1H 0x656 296 #define CSR_HVIPRIO2H 0x657 297 #define CSR_VSIEH 0x214 298 #define CSR_VSIPH 0x254 299 300 /* Machine Configuration CSRs */ 301 #define CSR_MENVCFG 0x30A 302 #define CSR_MENVCFGH 0x31A 303 304 /* Enhanced Physical Memory Protection (ePMP) */ 305 #define CSR_MSECCFG 0x747 306 #define CSR_MSECCFGH 0x757 307 /* Physical Memory Protection */ 308 #define CSR_PMPCFG0 0x3a0 309 #define CSR_PMPCFG1 0x3a1 310 #define CSR_PMPCFG2 0x3a2 311 #define CSR_PMPCFG3 0x3a3 312 #define CSR_PMPADDR0 0x3b0 313 #define CSR_PMPADDR1 0x3b1 314 #define CSR_PMPADDR2 0x3b2 315 #define CSR_PMPADDR3 0x3b3 316 #define CSR_PMPADDR4 0x3b4 317 #define CSR_PMPADDR5 0x3b5 318 #define CSR_PMPADDR6 0x3b6 319 #define CSR_PMPADDR7 0x3b7 320 #define CSR_PMPADDR8 0x3b8 321 #define CSR_PMPADDR9 0x3b9 322 #define CSR_PMPADDR10 0x3ba 323 #define CSR_PMPADDR11 0x3bb 324 #define CSR_PMPADDR12 0x3bc 325 #define CSR_PMPADDR13 0x3bd 326 #define CSR_PMPADDR14 0x3be 327 #define CSR_PMPADDR15 0x3bf 328 329 /* Debug/Trace Registers (shared with Debug Mode) */ 330 #define CSR_TSELECT 0x7a0 331 #define CSR_TDATA1 0x7a1 332 #define CSR_TDATA2 0x7a2 333 #define CSR_TDATA3 0x7a3 334 335 /* Debug Mode Registers */ 336 #define CSR_DCSR 0x7b0 337 #define CSR_DPC 0x7b1 338 #define CSR_DSCRATCH 0x7b2 339 340 /* Performance Counters */ 341 #define CSR_MHPMCOUNTER3 0xb03 342 #define CSR_MHPMCOUNTER4 0xb04 343 #define CSR_MHPMCOUNTER5 0xb05 344 #define CSR_MHPMCOUNTER6 0xb06 345 #define CSR_MHPMCOUNTER7 0xb07 346 #define CSR_MHPMCOUNTER8 0xb08 347 #define CSR_MHPMCOUNTER9 0xb09 348 #define CSR_MHPMCOUNTER10 0xb0a 349 #define CSR_MHPMCOUNTER11 0xb0b 350 #define CSR_MHPMCOUNTER12 0xb0c 351 #define CSR_MHPMCOUNTER13 0xb0d 352 #define CSR_MHPMCOUNTER14 0xb0e 353 #define CSR_MHPMCOUNTER15 0xb0f 354 #define CSR_MHPMCOUNTER16 0xb10 355 #define CSR_MHPMCOUNTER17 0xb11 356 #define CSR_MHPMCOUNTER18 0xb12 357 #define CSR_MHPMCOUNTER19 0xb13 358 #define CSR_MHPMCOUNTER20 0xb14 359 #define CSR_MHPMCOUNTER21 0xb15 360 #define CSR_MHPMCOUNTER22 0xb16 361 #define CSR_MHPMCOUNTER23 0xb17 362 #define CSR_MHPMCOUNTER24 0xb18 363 #define CSR_MHPMCOUNTER25 0xb19 364 #define CSR_MHPMCOUNTER26 0xb1a 365 #define CSR_MHPMCOUNTER27 0xb1b 366 #define CSR_MHPMCOUNTER28 0xb1c 367 #define CSR_MHPMCOUNTER29 0xb1d 368 #define CSR_MHPMCOUNTER30 0xb1e 369 #define CSR_MHPMCOUNTER31 0xb1f 370 371 /* Machine counter-inhibit register */ 372 #define CSR_MCOUNTINHIBIT 0x320 373 374 #define CSR_MHPMEVENT3 0x323 375 #define CSR_MHPMEVENT4 0x324 376 #define CSR_MHPMEVENT5 0x325 377 #define CSR_MHPMEVENT6 0x326 378 #define CSR_MHPMEVENT7 0x327 379 #define CSR_MHPMEVENT8 0x328 380 #define CSR_MHPMEVENT9 0x329 381 #define CSR_MHPMEVENT10 0x32a 382 #define CSR_MHPMEVENT11 0x32b 383 #define CSR_MHPMEVENT12 0x32c 384 #define CSR_MHPMEVENT13 0x32d 385 #define CSR_MHPMEVENT14 0x32e 386 #define CSR_MHPMEVENT15 0x32f 387 #define CSR_MHPMEVENT16 0x330 388 #define CSR_MHPMEVENT17 0x331 389 #define CSR_MHPMEVENT18 0x332 390 #define CSR_MHPMEVENT19 0x333 391 #define CSR_MHPMEVENT20 0x334 392 #define CSR_MHPMEVENT21 0x335 393 #define CSR_MHPMEVENT22 0x336 394 #define CSR_MHPMEVENT23 0x337 395 #define CSR_MHPMEVENT24 0x338 396 #define CSR_MHPMEVENT25 0x339 397 #define CSR_MHPMEVENT26 0x33a 398 #define CSR_MHPMEVENT27 0x33b 399 #define CSR_MHPMEVENT28 0x33c 400 #define CSR_MHPMEVENT29 0x33d 401 #define CSR_MHPMEVENT30 0x33e 402 #define CSR_MHPMEVENT31 0x33f 403 #define CSR_MHPMCOUNTER3H 0xb83 404 #define CSR_MHPMCOUNTER4H 0xb84 405 #define CSR_MHPMCOUNTER5H 0xb85 406 #define CSR_MHPMCOUNTER6H 0xb86 407 #define CSR_MHPMCOUNTER7H 0xb87 408 #define CSR_MHPMCOUNTER8H 0xb88 409 #define CSR_MHPMCOUNTER9H 0xb89 410 #define CSR_MHPMCOUNTER10H 0xb8a 411 #define CSR_MHPMCOUNTER11H 0xb8b 412 #define CSR_MHPMCOUNTER12H 0xb8c 413 #define CSR_MHPMCOUNTER13H 0xb8d 414 #define CSR_MHPMCOUNTER14H 0xb8e 415 #define CSR_MHPMCOUNTER15H 0xb8f 416 #define CSR_MHPMCOUNTER16H 0xb90 417 #define CSR_MHPMCOUNTER17H 0xb91 418 #define CSR_MHPMCOUNTER18H 0xb92 419 #define CSR_MHPMCOUNTER19H 0xb93 420 #define CSR_MHPMCOUNTER20H 0xb94 421 #define CSR_MHPMCOUNTER21H 0xb95 422 #define CSR_MHPMCOUNTER22H 0xb96 423 #define CSR_MHPMCOUNTER23H 0xb97 424 #define CSR_MHPMCOUNTER24H 0xb98 425 #define CSR_MHPMCOUNTER25H 0xb99 426 #define CSR_MHPMCOUNTER26H 0xb9a 427 #define CSR_MHPMCOUNTER27H 0xb9b 428 #define CSR_MHPMCOUNTER28H 0xb9c 429 #define CSR_MHPMCOUNTER29H 0xb9d 430 #define CSR_MHPMCOUNTER30H 0xb9e 431 #define CSR_MHPMCOUNTER31H 0xb9f 432 433 /* 434 * User PointerMasking registers 435 * NB: actual CSR numbers might be changed in future 436 */ 437 #define CSR_UMTE 0x4c0 438 #define CSR_UPMMASK 0x4c1 439 #define CSR_UPMBASE 0x4c2 440 441 /* 442 * Machine PointerMasking registers 443 * NB: actual CSR numbers might be changed in future 444 */ 445 #define CSR_MMTE 0x3c0 446 #define CSR_MPMMASK 0x3c1 447 #define CSR_MPMBASE 0x3c2 448 449 /* 450 * Supervisor PointerMaster registers 451 * NB: actual CSR numbers might be changed in future 452 */ 453 #define CSR_SMTE 0x1c0 454 #define CSR_SPMMASK 0x1c1 455 #define CSR_SPMBASE 0x1c2 456 457 /* 458 * Hypervisor PointerMaster registers 459 * NB: actual CSR numbers might be changed in future 460 */ 461 #define CSR_VSMTE 0x2c0 462 #define CSR_VSPMMASK 0x2c1 463 #define CSR_VSPMBASE 0x2c2 464 465 /* Crypto Extension */ 466 #define CSR_SEED 0x015 467 468 /* mstatus CSR bits */ 469 #define MSTATUS_UIE 0x00000001 470 #define MSTATUS_SIE 0x00000002 471 #define MSTATUS_MIE 0x00000008 472 #define MSTATUS_UPIE 0x00000010 473 #define MSTATUS_SPIE 0x00000020 474 #define MSTATUS_UBE 0x00000040 475 #define MSTATUS_MPIE 0x00000080 476 #define MSTATUS_SPP 0x00000100 477 #define MSTATUS_VS 0x00000600 478 #define MSTATUS_MPP 0x00001800 479 #define MSTATUS_FS 0x00006000 480 #define MSTATUS_XS 0x00018000 481 #define MSTATUS_MPRV 0x00020000 482 #define MSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 483 #define MSTATUS_MXR 0x00080000 484 #define MSTATUS_TVM 0x00100000 /* since: priv-1.10 */ 485 #define MSTATUS_TW 0x00200000 /* since: priv-1.10 */ 486 #define MSTATUS_TSR 0x00400000 /* since: priv-1.10 */ 487 #define MSTATUS_GVA 0x4000000000ULL 488 #define MSTATUS_MPV 0x8000000000ULL 489 490 #define MSTATUS64_UXL 0x0000000300000000ULL 491 #define MSTATUS64_SXL 0x0000000C00000000ULL 492 493 #define MSTATUS32_SD 0x80000000 494 #define MSTATUS64_SD 0x8000000000000000ULL 495 #define MSTATUSH128_SD 0x8000000000000000ULL 496 497 #define MISA32_MXL 0xC0000000 498 #define MISA64_MXL 0xC000000000000000ULL 499 500 typedef enum { 501 MXL_RV32 = 1, 502 MXL_RV64 = 2, 503 MXL_RV128 = 3, 504 } RISCVMXL; 505 506 /* sstatus CSR bits */ 507 #define SSTATUS_UIE 0x00000001 508 #define SSTATUS_SIE 0x00000002 509 #define SSTATUS_UPIE 0x00000010 510 #define SSTATUS_SPIE 0x00000020 511 #define SSTATUS_SPP 0x00000100 512 #define SSTATUS_VS 0x00000600 513 #define SSTATUS_FS 0x00006000 514 #define SSTATUS_XS 0x00018000 515 #define SSTATUS_SUM 0x00040000 /* since: priv-1.10 */ 516 #define SSTATUS_MXR 0x00080000 517 518 #define SSTATUS64_UXL 0x0000000300000000ULL 519 520 #define SSTATUS32_SD 0x80000000 521 #define SSTATUS64_SD 0x8000000000000000ULL 522 523 /* hstatus CSR bits */ 524 #define HSTATUS_VSBE 0x00000020 525 #define HSTATUS_GVA 0x00000040 526 #define HSTATUS_SPV 0x00000080 527 #define HSTATUS_SPVP 0x00000100 528 #define HSTATUS_HU 0x00000200 529 #define HSTATUS_VGEIN 0x0003F000 530 #define HSTATUS_VTVM 0x00100000 531 #define HSTATUS_VTW 0x00200000 532 #define HSTATUS_VTSR 0x00400000 533 #define HSTATUS_VSXL 0x300000000 534 535 #define HSTATUS32_WPRI 0xFF8FF87E 536 #define HSTATUS64_WPRI 0xFFFFFFFFFF8FF87EULL 537 538 #define COUNTEREN_CY (1 << 0) 539 #define COUNTEREN_TM (1 << 1) 540 #define COUNTEREN_IR (1 << 2) 541 #define COUNTEREN_HPM3 (1 << 3) 542 543 /* vsstatus CSR bits */ 544 #define VSSTATUS64_UXL 0x0000000300000000ULL 545 546 /* Privilege modes */ 547 #define PRV_U 0 548 #define PRV_S 1 549 #define PRV_H 2 /* Reserved */ 550 #define PRV_M 3 551 552 /* Virtulisation Register Fields */ 553 #define VIRT_ONOFF 1 554 555 /* RV32 satp CSR field masks */ 556 #define SATP32_MODE 0x80000000 557 #define SATP32_ASID 0x7fc00000 558 #define SATP32_PPN 0x003fffff 559 560 /* RV64 satp CSR field masks */ 561 #define SATP64_MODE 0xF000000000000000ULL 562 #define SATP64_ASID 0x0FFFF00000000000ULL 563 #define SATP64_PPN 0x00000FFFFFFFFFFFULL 564 565 /* VM modes (satp.mode) privileged ISA 1.10 */ 566 #define VM_1_10_MBARE 0 567 #define VM_1_10_SV32 1 568 #define VM_1_10_SV39 8 569 #define VM_1_10_SV48 9 570 #define VM_1_10_SV57 10 571 #define VM_1_10_SV64 11 572 573 /* Page table entry (PTE) fields */ 574 #define PTE_V 0x001 /* Valid */ 575 #define PTE_R 0x002 /* Read */ 576 #define PTE_W 0x004 /* Write */ 577 #define PTE_X 0x008 /* Execute */ 578 #define PTE_U 0x010 /* User */ 579 #define PTE_G 0x020 /* Global */ 580 #define PTE_A 0x040 /* Accessed */ 581 #define PTE_D 0x080 /* Dirty */ 582 #define PTE_SOFT 0x300 /* Reserved for Software */ 583 #define PTE_PBMT 0x6000000000000000ULL /* Page-based memory types */ 584 #define PTE_N 0x8000000000000000ULL /* NAPOT translation */ 585 #define PTE_ATTR (PTE_N | PTE_PBMT) /* All attributes bits */ 586 587 /* Page table PPN shift amount */ 588 #define PTE_PPN_SHIFT 10 589 590 /* Page table PPN mask */ 591 #define PTE_PPN_MASK 0x3FFFFFFFFFFC00ULL 592 593 /* Leaf page shift amount */ 594 #define PGSHIFT 12 595 596 /* Default Reset Vector adress */ 597 #define DEFAULT_RSTVEC 0x1000 598 599 /* Exception causes */ 600 typedef enum RISCVException { 601 RISCV_EXCP_NONE = -1, /* sentinel value */ 602 RISCV_EXCP_INST_ADDR_MIS = 0x0, 603 RISCV_EXCP_INST_ACCESS_FAULT = 0x1, 604 RISCV_EXCP_ILLEGAL_INST = 0x2, 605 RISCV_EXCP_BREAKPOINT = 0x3, 606 RISCV_EXCP_LOAD_ADDR_MIS = 0x4, 607 RISCV_EXCP_LOAD_ACCESS_FAULT = 0x5, 608 RISCV_EXCP_STORE_AMO_ADDR_MIS = 0x6, 609 RISCV_EXCP_STORE_AMO_ACCESS_FAULT = 0x7, 610 RISCV_EXCP_U_ECALL = 0x8, 611 RISCV_EXCP_S_ECALL = 0x9, 612 RISCV_EXCP_VS_ECALL = 0xa, 613 RISCV_EXCP_M_ECALL = 0xb, 614 RISCV_EXCP_INST_PAGE_FAULT = 0xc, /* since: priv-1.10.0 */ 615 RISCV_EXCP_LOAD_PAGE_FAULT = 0xd, /* since: priv-1.10.0 */ 616 RISCV_EXCP_STORE_PAGE_FAULT = 0xf, /* since: priv-1.10.0 */ 617 RISCV_EXCP_SEMIHOST = 0x10, 618 RISCV_EXCP_INST_GUEST_PAGE_FAULT = 0x14, 619 RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT = 0x15, 620 RISCV_EXCP_VIRT_INSTRUCTION_FAULT = 0x16, 621 RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT = 0x17, 622 } RISCVException; 623 624 #define RISCV_EXCP_INT_FLAG 0x80000000 625 #define RISCV_EXCP_INT_MASK 0x7fffffff 626 627 /* Interrupt causes */ 628 #define IRQ_U_SOFT 0 629 #define IRQ_S_SOFT 1 630 #define IRQ_VS_SOFT 2 631 #define IRQ_M_SOFT 3 632 #define IRQ_U_TIMER 4 633 #define IRQ_S_TIMER 5 634 #define IRQ_VS_TIMER 6 635 #define IRQ_M_TIMER 7 636 #define IRQ_U_EXT 8 637 #define IRQ_S_EXT 9 638 #define IRQ_VS_EXT 10 639 #define IRQ_M_EXT 11 640 #define IRQ_S_GEXT 12 641 #define IRQ_LOCAL_MAX 16 642 #define IRQ_LOCAL_GUEST_MAX (TARGET_LONG_BITS - 1) 643 644 /* mip masks */ 645 #define MIP_USIP (1 << IRQ_U_SOFT) 646 #define MIP_SSIP (1 << IRQ_S_SOFT) 647 #define MIP_VSSIP (1 << IRQ_VS_SOFT) 648 #define MIP_MSIP (1 << IRQ_M_SOFT) 649 #define MIP_UTIP (1 << IRQ_U_TIMER) 650 #define MIP_STIP (1 << IRQ_S_TIMER) 651 #define MIP_VSTIP (1 << IRQ_VS_TIMER) 652 #define MIP_MTIP (1 << IRQ_M_TIMER) 653 #define MIP_UEIP (1 << IRQ_U_EXT) 654 #define MIP_SEIP (1 << IRQ_S_EXT) 655 #define MIP_VSEIP (1 << IRQ_VS_EXT) 656 #define MIP_MEIP (1 << IRQ_M_EXT) 657 #define MIP_SGEIP (1 << IRQ_S_GEXT) 658 659 /* sip masks */ 660 #define SIP_SSIP MIP_SSIP 661 #define SIP_STIP MIP_STIP 662 #define SIP_SEIP MIP_SEIP 663 664 /* MIE masks */ 665 #define MIE_SEIE (1 << IRQ_S_EXT) 666 #define MIE_UEIE (1 << IRQ_U_EXT) 667 #define MIE_STIE (1 << IRQ_S_TIMER) 668 #define MIE_UTIE (1 << IRQ_U_TIMER) 669 #define MIE_SSIE (1 << IRQ_S_SOFT) 670 #define MIE_USIE (1 << IRQ_U_SOFT) 671 672 /* General PointerMasking CSR bits*/ 673 #define PM_ENABLE 0x00000001ULL 674 #define PM_CURRENT 0x00000002ULL 675 #define PM_INSN 0x00000004ULL 676 #define PM_XS_MASK 0x00000003ULL 677 678 /* PointerMasking XS bits values */ 679 #define PM_EXT_DISABLE 0x00000000ULL 680 #define PM_EXT_INITIAL 0x00000001ULL 681 #define PM_EXT_CLEAN 0x00000002ULL 682 #define PM_EXT_DIRTY 0x00000003ULL 683 684 /* Execution enviornment configuration bits */ 685 #define MENVCFG_FIOM BIT(0) 686 #define MENVCFG_CBIE (3UL << 4) 687 #define MENVCFG_CBCFE BIT(6) 688 #define MENVCFG_CBZE BIT(7) 689 #define MENVCFG_PBMTE (1ULL << 62) 690 #define MENVCFG_STCE (1ULL << 63) 691 692 /* For RV32 */ 693 #define MENVCFGH_PBMTE BIT(30) 694 #define MENVCFGH_STCE BIT(31) 695 696 #define SENVCFG_FIOM MENVCFG_FIOM 697 #define SENVCFG_CBIE MENVCFG_CBIE 698 #define SENVCFG_CBCFE MENVCFG_CBCFE 699 #define SENVCFG_CBZE MENVCFG_CBZE 700 701 #define HENVCFG_FIOM MENVCFG_FIOM 702 #define HENVCFG_CBIE MENVCFG_CBIE 703 #define HENVCFG_CBCFE MENVCFG_CBCFE 704 #define HENVCFG_CBZE MENVCFG_CBZE 705 #define HENVCFG_PBMTE MENVCFG_PBMTE 706 #define HENVCFG_STCE MENVCFG_STCE 707 708 /* For RV32 */ 709 #define HENVCFGH_PBMTE MENVCFGH_PBMTE 710 #define HENVCFGH_STCE MENVCFGH_STCE 711 712 /* Offsets for every pair of control bits per each priv level */ 713 #define XS_OFFSET 0ULL 714 #define U_OFFSET 2ULL 715 #define S_OFFSET 5ULL 716 #define M_OFFSET 8ULL 717 718 #define PM_XS_BITS (PM_XS_MASK << XS_OFFSET) 719 #define U_PM_ENABLE (PM_ENABLE << U_OFFSET) 720 #define U_PM_CURRENT (PM_CURRENT << U_OFFSET) 721 #define U_PM_INSN (PM_INSN << U_OFFSET) 722 #define S_PM_ENABLE (PM_ENABLE << S_OFFSET) 723 #define S_PM_CURRENT (PM_CURRENT << S_OFFSET) 724 #define S_PM_INSN (PM_INSN << S_OFFSET) 725 #define M_PM_ENABLE (PM_ENABLE << M_OFFSET) 726 #define M_PM_CURRENT (PM_CURRENT << M_OFFSET) 727 #define M_PM_INSN (PM_INSN << M_OFFSET) 728 729 /* mmte CSR bits */ 730 #define MMTE_PM_XS_BITS PM_XS_BITS 731 #define MMTE_U_PM_ENABLE U_PM_ENABLE 732 #define MMTE_U_PM_CURRENT U_PM_CURRENT 733 #define MMTE_U_PM_INSN U_PM_INSN 734 #define MMTE_S_PM_ENABLE S_PM_ENABLE 735 #define MMTE_S_PM_CURRENT S_PM_CURRENT 736 #define MMTE_S_PM_INSN S_PM_INSN 737 #define MMTE_M_PM_ENABLE M_PM_ENABLE 738 #define MMTE_M_PM_CURRENT M_PM_CURRENT 739 #define MMTE_M_PM_INSN M_PM_INSN 740 #define MMTE_MASK (MMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | MMTE_U_PM_INSN | \ 741 MMTE_S_PM_ENABLE | MMTE_S_PM_CURRENT | MMTE_S_PM_INSN | \ 742 MMTE_M_PM_ENABLE | MMTE_M_PM_CURRENT | MMTE_M_PM_INSN | \ 743 MMTE_PM_XS_BITS) 744 745 /* (v)smte CSR bits */ 746 #define SMTE_PM_XS_BITS PM_XS_BITS 747 #define SMTE_U_PM_ENABLE U_PM_ENABLE 748 #define SMTE_U_PM_CURRENT U_PM_CURRENT 749 #define SMTE_U_PM_INSN U_PM_INSN 750 #define SMTE_S_PM_ENABLE S_PM_ENABLE 751 #define SMTE_S_PM_CURRENT S_PM_CURRENT 752 #define SMTE_S_PM_INSN S_PM_INSN 753 #define SMTE_MASK (SMTE_U_PM_ENABLE | SMTE_U_PM_CURRENT | SMTE_U_PM_INSN | \ 754 SMTE_S_PM_ENABLE | SMTE_S_PM_CURRENT | SMTE_S_PM_INSN | \ 755 SMTE_PM_XS_BITS) 756 757 /* umte CSR bits */ 758 #define UMTE_U_PM_ENABLE U_PM_ENABLE 759 #define UMTE_U_PM_CURRENT U_PM_CURRENT 760 #define UMTE_U_PM_INSN U_PM_INSN 761 #define UMTE_MASK (UMTE_U_PM_ENABLE | MMTE_U_PM_CURRENT | UMTE_U_PM_INSN) 762 763 /* MISELECT, SISELECT, and VSISELECT bits (AIA) */ 764 #define ISELECT_IPRIO0 0x30 765 #define ISELECT_IPRIO15 0x3f 766 #define ISELECT_IMSIC_EIDELIVERY 0x70 767 #define ISELECT_IMSIC_EITHRESHOLD 0x72 768 #define ISELECT_IMSIC_EIP0 0x80 769 #define ISELECT_IMSIC_EIP63 0xbf 770 #define ISELECT_IMSIC_EIE0 0xc0 771 #define ISELECT_IMSIC_EIE63 0xff 772 #define ISELECT_IMSIC_FIRST ISELECT_IMSIC_EIDELIVERY 773 #define ISELECT_IMSIC_LAST ISELECT_IMSIC_EIE63 774 #define ISELECT_MASK 0x1ff 775 776 /* Dummy [M|S|VS]ISELECT value for emulating [M|S|VS]TOPEI CSRs */ 777 #define ISELECT_IMSIC_TOPEI (ISELECT_MASK + 1) 778 779 /* IMSIC bits (AIA) */ 780 #define IMSIC_TOPEI_IID_SHIFT 16 781 #define IMSIC_TOPEI_IID_MASK 0x7ff 782 #define IMSIC_TOPEI_IPRIO_MASK 0x7ff 783 #define IMSIC_EIPx_BITS 32 784 #define IMSIC_EIEx_BITS 32 785 786 /* MTOPI and STOPI bits (AIA) */ 787 #define TOPI_IID_SHIFT 16 788 #define TOPI_IID_MASK 0xfff 789 #define TOPI_IPRIO_MASK 0xff 790 791 /* Interrupt priority bits (AIA) */ 792 #define IPRIO_IRQ_BITS 8 793 #define IPRIO_MMAXIPRIO 255 794 #define IPRIO_DEFAULT_UPPER 4 795 #define IPRIO_DEFAULT_MIDDLE (IPRIO_DEFAULT_UPPER + 24) 796 #define IPRIO_DEFAULT_M IPRIO_DEFAULT_MIDDLE 797 #define IPRIO_DEFAULT_S (IPRIO_DEFAULT_M + 3) 798 #define IPRIO_DEFAULT_SGEXT (IPRIO_DEFAULT_S + 3) 799 #define IPRIO_DEFAULT_VS (IPRIO_DEFAULT_SGEXT + 1) 800 #define IPRIO_DEFAULT_LOWER (IPRIO_DEFAULT_VS + 3) 801 802 /* HVICTL bits (AIA) */ 803 #define HVICTL_VTI 0x40000000 804 #define HVICTL_IID 0x0fff0000 805 #define HVICTL_IPRIOM 0x00000100 806 #define HVICTL_IPRIO 0x000000ff 807 #define HVICTL_VALID_MASK \ 808 (HVICTL_VTI | HVICTL_IID | HVICTL_IPRIOM | HVICTL_IPRIO) 809 810 /* seed CSR bits */ 811 #define SEED_OPST (0b11 << 30) 812 #define SEED_OPST_BIST (0b00 << 30) 813 #define SEED_OPST_WAIT (0b01 << 30) 814 #define SEED_OPST_ES16 (0b10 << 30) 815 #define SEED_OPST_DEAD (0b11 << 30) 816 #endif 817