1 /* 2 * QEMU RISC-V CPU 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * Copyright (c) 2017-2018 SiFive, Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms and conditions of the GNU General Public License, 9 * version 2 or later, as published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope it will be useful, but WITHOUT 12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14 * more details. 15 * 16 * You should have received a copy of the GNU General Public License along with 17 * this program. If not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef RISCV_CPU_H 21 #define RISCV_CPU_H 22 23 #include "hw/core/cpu.h" 24 #include "hw/registerfields.h" 25 #include "exec/cpu-defs.h" 26 #include "qemu/cpu-float.h" 27 #include "qom/object.h" 28 #include "qemu/int128.h" 29 #include "cpu_bits.h" 30 #include "qapi/qapi-types-common.h" 31 32 #define TCG_GUEST_DEFAULT_MO 0 33 34 /* 35 * RISC-V-specific extra insn start words: 36 * 1: Original instruction opcode 37 */ 38 #define TARGET_INSN_START_EXTRA_WORDS 1 39 40 #define TYPE_RISCV_CPU "riscv-cpu" 41 42 #define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU 43 #define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX) 44 #define CPU_RESOLVING_TYPE TYPE_RISCV_CPU 45 46 #define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any") 47 #define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32") 48 #define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64") 49 #define TYPE_RISCV_CPU_BASE128 RISCV_CPU_TYPE_NAME("x-rv128") 50 #define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex") 51 #define TYPE_RISCV_CPU_SHAKTI_C RISCV_CPU_TYPE_NAME("shakti-c") 52 #define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31") 53 #define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34") 54 #define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51") 55 #define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34") 56 #define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54") 57 #define TYPE_RISCV_CPU_THEAD_C906 RISCV_CPU_TYPE_NAME("thead-c906") 58 #define TYPE_RISCV_CPU_HOST RISCV_CPU_TYPE_NAME("host") 59 60 #if defined(TARGET_RISCV32) 61 # define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE32 62 #elif defined(TARGET_RISCV64) 63 # define TYPE_RISCV_CPU_BASE TYPE_RISCV_CPU_BASE64 64 #endif 65 66 #define RV(x) ((target_ulong)1 << (x - 'A')) 67 68 /* 69 * Consider updating register_cpu_props() when adding 70 * new MISA bits here. 71 */ 72 #define RVI RV('I') 73 #define RVE RV('E') /* E and I are mutually exclusive */ 74 #define RVM RV('M') 75 #define RVA RV('A') 76 #define RVF RV('F') 77 #define RVD RV('D') 78 #define RVV RV('V') 79 #define RVC RV('C') 80 #define RVS RV('S') 81 #define RVU RV('U') 82 #define RVH RV('H') 83 #define RVJ RV('J') 84 85 86 /* Privileged specification version */ 87 enum { 88 PRIV_VERSION_1_10_0 = 0, 89 PRIV_VERSION_1_11_0, 90 PRIV_VERSION_1_12_0, 91 }; 92 93 #define VEXT_VERSION_1_00_0 0x00010000 94 95 enum { 96 TRANSLATE_SUCCESS, 97 TRANSLATE_FAIL, 98 TRANSLATE_PMP_FAIL, 99 TRANSLATE_G_STAGE_FAIL 100 }; 101 102 #define MMU_USER_IDX 3 103 104 #define MAX_RISCV_PMPS (16) 105 106 typedef struct CPUArchState CPURISCVState; 107 108 #if !defined(CONFIG_USER_ONLY) 109 #include "pmp.h" 110 #include "debug.h" 111 #endif 112 113 #define RV_VLEN_MAX 1024 114 #define RV_MAX_MHPMEVENTS 32 115 #define RV_MAX_MHPMCOUNTERS 32 116 117 FIELD(VTYPE, VLMUL, 0, 3) 118 FIELD(VTYPE, VSEW, 3, 3) 119 FIELD(VTYPE, VTA, 6, 1) 120 FIELD(VTYPE, VMA, 7, 1) 121 FIELD(VTYPE, VEDIV, 8, 2) 122 FIELD(VTYPE, RESERVED, 10, sizeof(target_ulong) * 8 - 11) 123 124 typedef struct PMUCTRState { 125 /* Current value of a counter */ 126 target_ulong mhpmcounter_val; 127 /* Current value of a counter in RV32 */ 128 target_ulong mhpmcounterh_val; 129 /* Snapshot values of counter */ 130 target_ulong mhpmcounter_prev; 131 /* Snapshort value of a counter in RV32 */ 132 target_ulong mhpmcounterh_prev; 133 bool started; 134 /* Value beyond UINT32_MAX/UINT64_MAX before overflow interrupt trigger */ 135 target_ulong irq_overflow_left; 136 } PMUCTRState; 137 138 struct CPUArchState { 139 target_ulong gpr[32]; 140 target_ulong gprh[32]; /* 64 top bits of the 128-bit registers */ 141 142 /* vector coprocessor state. */ 143 uint64_t vreg[32 * RV_VLEN_MAX / 64] QEMU_ALIGNED(16); 144 target_ulong vxrm; 145 target_ulong vxsat; 146 target_ulong vl; 147 target_ulong vstart; 148 target_ulong vtype; 149 bool vill; 150 151 target_ulong pc; 152 target_ulong load_res; 153 target_ulong load_val; 154 155 /* Floating-Point state */ 156 uint64_t fpr[32]; /* assume both F and D extensions */ 157 target_ulong frm; 158 float_status fp_status; 159 160 target_ulong badaddr; 161 target_ulong bins; 162 163 target_ulong guest_phys_fault_addr; 164 165 target_ulong priv_ver; 166 target_ulong bext_ver; 167 target_ulong vext_ver; 168 169 /* RISCVMXL, but uint32_t for vmstate migration */ 170 uint32_t misa_mxl; /* current mxl */ 171 uint32_t misa_mxl_max; /* max mxl for this cpu */ 172 uint32_t misa_ext; /* current extensions */ 173 uint32_t misa_ext_mask; /* max ext for this cpu */ 174 uint32_t xl; /* current xlen */ 175 176 /* 128-bit helpers upper part return value */ 177 target_ulong retxh; 178 179 target_ulong jvt; 180 181 #ifdef CONFIG_USER_ONLY 182 uint32_t elf_flags; 183 #endif 184 185 #ifndef CONFIG_USER_ONLY 186 target_ulong priv; 187 /* This contains QEMU specific information about the virt state. */ 188 bool virt_enabled; 189 target_ulong geilen; 190 uint64_t resetvec; 191 192 target_ulong mhartid; 193 /* 194 * For RV32 this is 32-bit mstatus and 32-bit mstatush. 195 * For RV64 this is a 64-bit mstatus. 196 */ 197 uint64_t mstatus; 198 199 uint64_t mip; 200 /* 201 * MIP contains the software writable version of SEIP ORed with the 202 * external interrupt value. The MIP register is always up-to-date. 203 * To keep track of the current source, we also save booleans of the values 204 * here. 205 */ 206 bool external_seip; 207 bool software_seip; 208 209 uint64_t miclaim; 210 211 uint64_t mie; 212 uint64_t mideleg; 213 214 target_ulong satp; /* since: priv-1.10.0 */ 215 target_ulong stval; 216 target_ulong medeleg; 217 218 target_ulong stvec; 219 target_ulong sepc; 220 target_ulong scause; 221 222 target_ulong mtvec; 223 target_ulong mepc; 224 target_ulong mcause; 225 target_ulong mtval; /* since: priv-1.10.0 */ 226 227 /* Machine and Supervisor interrupt priorities */ 228 uint8_t miprio[64]; 229 uint8_t siprio[64]; 230 231 /* AIA CSRs */ 232 target_ulong miselect; 233 target_ulong siselect; 234 235 /* Hypervisor CSRs */ 236 target_ulong hstatus; 237 target_ulong hedeleg; 238 uint64_t hideleg; 239 target_ulong hcounteren; 240 target_ulong htval; 241 target_ulong htinst; 242 target_ulong hgatp; 243 target_ulong hgeie; 244 target_ulong hgeip; 245 uint64_t htimedelta; 246 247 /* Hypervisor controlled virtual interrupt priorities */ 248 target_ulong hvictl; 249 uint8_t hviprio[64]; 250 251 /* Upper 64-bits of 128-bit CSRs */ 252 uint64_t mscratchh; 253 uint64_t sscratchh; 254 255 /* Virtual CSRs */ 256 /* 257 * For RV32 this is 32-bit vsstatus and 32-bit vsstatush. 258 * For RV64 this is a 64-bit vsstatus. 259 */ 260 uint64_t vsstatus; 261 target_ulong vstvec; 262 target_ulong vsscratch; 263 target_ulong vsepc; 264 target_ulong vscause; 265 target_ulong vstval; 266 target_ulong vsatp; 267 268 /* AIA VS-mode CSRs */ 269 target_ulong vsiselect; 270 271 target_ulong mtval2; 272 target_ulong mtinst; 273 274 /* HS Backup CSRs */ 275 target_ulong stvec_hs; 276 target_ulong sscratch_hs; 277 target_ulong sepc_hs; 278 target_ulong scause_hs; 279 target_ulong stval_hs; 280 target_ulong satp_hs; 281 uint64_t mstatus_hs; 282 283 /* 284 * Signals whether the current exception occurred with two-stage address 285 * translation active. 286 */ 287 bool two_stage_lookup; 288 /* 289 * Signals whether the current exception occurred while doing two-stage 290 * address translation for the VS-stage page table walk. 291 */ 292 bool two_stage_indirect_lookup; 293 294 target_ulong scounteren; 295 target_ulong mcounteren; 296 297 target_ulong mcountinhibit; 298 299 /* PMU counter state */ 300 PMUCTRState pmu_ctrs[RV_MAX_MHPMCOUNTERS]; 301 302 /* PMU event selector configured values. First three are unused */ 303 target_ulong mhpmevent_val[RV_MAX_MHPMEVENTS]; 304 305 /* PMU event selector configured values for RV32 */ 306 target_ulong mhpmeventh_val[RV_MAX_MHPMEVENTS]; 307 308 target_ulong sscratch; 309 target_ulong mscratch; 310 311 /* Sstc CSRs */ 312 uint64_t stimecmp; 313 314 uint64_t vstimecmp; 315 316 /* physical memory protection */ 317 pmp_table_t pmp_state; 318 target_ulong mseccfg; 319 320 /* trigger module */ 321 target_ulong trigger_cur; 322 target_ulong tdata1[RV_MAX_TRIGGERS]; 323 target_ulong tdata2[RV_MAX_TRIGGERS]; 324 target_ulong tdata3[RV_MAX_TRIGGERS]; 325 struct CPUBreakpoint *cpu_breakpoint[RV_MAX_TRIGGERS]; 326 struct CPUWatchpoint *cpu_watchpoint[RV_MAX_TRIGGERS]; 327 QEMUTimer *itrigger_timer[RV_MAX_TRIGGERS]; 328 int64_t last_icount; 329 bool itrigger_enabled; 330 331 /* machine specific rdtime callback */ 332 uint64_t (*rdtime_fn)(void *); 333 void *rdtime_fn_arg; 334 335 /* machine specific AIA ireg read-modify-write callback */ 336 #define AIA_MAKE_IREG(__isel, __priv, __virt, __vgein, __xlen) \ 337 ((((__xlen) & 0xff) << 24) | \ 338 (((__vgein) & 0x3f) << 20) | \ 339 (((__virt) & 0x1) << 18) | \ 340 (((__priv) & 0x3) << 16) | \ 341 (__isel & 0xffff)) 342 #define AIA_IREG_ISEL(__ireg) ((__ireg) & 0xffff) 343 #define AIA_IREG_PRIV(__ireg) (((__ireg) >> 16) & 0x3) 344 #define AIA_IREG_VIRT(__ireg) (((__ireg) >> 18) & 0x1) 345 #define AIA_IREG_VGEIN(__ireg) (((__ireg) >> 20) & 0x3f) 346 #define AIA_IREG_XLEN(__ireg) (((__ireg) >> 24) & 0xff) 347 int (*aia_ireg_rmw_fn[4])(void *arg, target_ulong reg, 348 target_ulong *val, target_ulong new_val, target_ulong write_mask); 349 void *aia_ireg_rmw_fn_arg[4]; 350 351 /* True if in debugger mode. */ 352 bool debugger; 353 354 /* 355 * CSRs for PointerMasking extension 356 */ 357 target_ulong mmte; 358 target_ulong mpmmask; 359 target_ulong mpmbase; 360 target_ulong spmmask; 361 target_ulong spmbase; 362 target_ulong upmmask; 363 target_ulong upmbase; 364 365 /* CSRs for execution enviornment configuration */ 366 uint64_t menvcfg; 367 uint64_t mstateen[SMSTATEEN_MAX_COUNT]; 368 uint64_t hstateen[SMSTATEEN_MAX_COUNT]; 369 uint64_t sstateen[SMSTATEEN_MAX_COUNT]; 370 target_ulong senvcfg; 371 uint64_t henvcfg; 372 #endif 373 target_ulong cur_pmmask; 374 target_ulong cur_pmbase; 375 376 /* Fields from here on are preserved across CPU reset. */ 377 QEMUTimer *stimer; /* Internal timer for S-mode interrupt */ 378 QEMUTimer *vstimer; /* Internal timer for VS-mode interrupt */ 379 bool vstime_irq; 380 381 hwaddr kernel_addr; 382 hwaddr fdt_addr; 383 384 /* kvm timer */ 385 bool kvm_timer_dirty; 386 uint64_t kvm_timer_time; 387 uint64_t kvm_timer_compare; 388 uint64_t kvm_timer_state; 389 uint64_t kvm_timer_frequency; 390 }; 391 392 OBJECT_DECLARE_CPU_TYPE(RISCVCPU, RISCVCPUClass, RISCV_CPU) 393 394 /* 395 * RISCVCPUClass: 396 * @parent_realize: The parent class' realize handler. 397 * @parent_phases: The parent class' reset phase handlers. 398 * 399 * A RISCV CPU model. 400 */ 401 struct RISCVCPUClass { 402 /* < private > */ 403 CPUClass parent_class; 404 /* < public > */ 405 DeviceRealize parent_realize; 406 ResettablePhases parent_phases; 407 }; 408 409 /* 410 * map is a 16-bit bitmap: the most significant set bit in map is the maximum 411 * satp mode that is supported. It may be chosen by the user and must respect 412 * what qemu implements (valid_1_10_32/64) and what the hw is capable of 413 * (supported bitmap below). 414 * 415 * init is a 16-bit bitmap used to make sure the user selected a correct 416 * configuration as per the specification. 417 * 418 * supported is a 16-bit bitmap used to reflect the hw capabilities. 419 */ 420 typedef struct { 421 uint16_t map, init, supported; 422 } RISCVSATPMap; 423 424 struct RISCVCPUConfig { 425 bool ext_e; 426 bool ext_g; 427 bool ext_m; 428 bool ext_s; 429 bool ext_u; 430 bool ext_h; 431 bool ext_j; 432 bool ext_v; 433 bool ext_zba; 434 bool ext_zbb; 435 bool ext_zbc; 436 bool ext_zbkb; 437 bool ext_zbkc; 438 bool ext_zbkx; 439 bool ext_zbs; 440 bool ext_zca; 441 bool ext_zcb; 442 bool ext_zcd; 443 bool ext_zce; 444 bool ext_zcf; 445 bool ext_zcmp; 446 bool ext_zcmt; 447 bool ext_zk; 448 bool ext_zkn; 449 bool ext_zknd; 450 bool ext_zkne; 451 bool ext_zknh; 452 bool ext_zkr; 453 bool ext_zks; 454 bool ext_zksed; 455 bool ext_zksh; 456 bool ext_zkt; 457 bool ext_ifencei; 458 bool ext_icsr; 459 bool ext_icbom; 460 bool ext_icboz; 461 bool ext_zicond; 462 bool ext_zihintpause; 463 bool ext_smstateen; 464 bool ext_sstc; 465 bool ext_svadu; 466 bool ext_svinval; 467 bool ext_svnapot; 468 bool ext_svpbmt; 469 bool ext_zdinx; 470 bool ext_zawrs; 471 bool ext_zfh; 472 bool ext_zfhmin; 473 bool ext_zfinx; 474 bool ext_zhinx; 475 bool ext_zhinxmin; 476 bool ext_zve32f; 477 bool ext_zve64f; 478 bool ext_zve64d; 479 bool ext_zmmul; 480 bool ext_zvfh; 481 bool ext_zvfhmin; 482 bool ext_smaia; 483 bool ext_ssaia; 484 bool ext_sscofpmf; 485 bool rvv_ta_all_1s; 486 bool rvv_ma_all_1s; 487 488 uint32_t mvendorid; 489 uint64_t marchid; 490 uint64_t mimpid; 491 492 /* Vendor-specific custom extensions */ 493 bool ext_xtheadba; 494 bool ext_xtheadbb; 495 bool ext_xtheadbs; 496 bool ext_xtheadcmo; 497 bool ext_xtheadcondmov; 498 bool ext_xtheadfmemidx; 499 bool ext_xtheadfmv; 500 bool ext_xtheadmac; 501 bool ext_xtheadmemidx; 502 bool ext_xtheadmempair; 503 bool ext_xtheadsync; 504 bool ext_XVentanaCondOps; 505 506 uint8_t pmu_num; 507 char *priv_spec; 508 char *user_spec; 509 char *bext_spec; 510 char *vext_spec; 511 uint16_t vlen; 512 uint16_t elen; 513 uint16_t cbom_blocksize; 514 uint16_t cboz_blocksize; 515 bool mmu; 516 bool pmp; 517 bool epmp; 518 bool debug; 519 bool misa_w; 520 521 bool short_isa_string; 522 523 #ifndef CONFIG_USER_ONLY 524 RISCVSATPMap satp_mode; 525 #endif 526 }; 527 528 typedef struct RISCVCPUConfig RISCVCPUConfig; 529 530 /* 531 * RISCVCPU: 532 * @env: #CPURISCVState 533 * 534 * A RISCV CPU. 535 */ 536 struct ArchCPU { 537 /* < private > */ 538 CPUState parent_obj; 539 /* < public > */ 540 CPUNegativeOffsetState neg; 541 CPURISCVState env; 542 543 char *dyn_csr_xml; 544 char *dyn_vreg_xml; 545 546 /* Configuration Settings */ 547 RISCVCPUConfig cfg; 548 549 QEMUTimer *pmu_timer; 550 /* A bitmask of Available programmable counters */ 551 uint32_t pmu_avail_ctrs; 552 /* Mapping of events to counters */ 553 GHashTable *pmu_event_ctr_map; 554 }; 555 556 static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext) 557 { 558 return (env->misa_ext & ext) != 0; 559 } 560 561 #include "cpu_user.h" 562 563 extern const char * const riscv_int_regnames[]; 564 extern const char * const riscv_int_regnamesh[]; 565 extern const char * const riscv_fpr_regnames[]; 566 567 const char *riscv_cpu_get_trap_name(target_ulong cause, bool async); 568 void riscv_cpu_do_interrupt(CPUState *cpu); 569 int riscv_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs, 570 int cpuid, DumpState *s); 571 int riscv_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs, 572 int cpuid, DumpState *s); 573 int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 574 int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 575 int riscv_cpu_hviprio_index2irq(int index, int *out_irq, int *out_rdzero); 576 uint8_t riscv_cpu_default_priority(int irq); 577 uint64_t riscv_cpu_all_pending(CPURISCVState *env); 578 int riscv_cpu_mirq_pending(CPURISCVState *env); 579 int riscv_cpu_sirq_pending(CPURISCVState *env); 580 int riscv_cpu_vsirq_pending(CPURISCVState *env); 581 bool riscv_cpu_fp_enabled(CPURISCVState *env); 582 target_ulong riscv_cpu_get_geilen(CPURISCVState *env); 583 void riscv_cpu_set_geilen(CPURISCVState *env, target_ulong geilen); 584 bool riscv_cpu_vector_enabled(CPURISCVState *env); 585 void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable); 586 bool riscv_cpu_two_stage_lookup(int mmu_idx); 587 int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch); 588 G_NORETURN void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 589 MMUAccessType access_type, 590 int mmu_idx, uintptr_t retaddr); 591 bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 592 MMUAccessType access_type, int mmu_idx, 593 bool probe, uintptr_t retaddr); 594 char *riscv_isa_string(RISCVCPU *cpu); 595 void riscv_cpu_list(void); 596 597 #define cpu_list riscv_cpu_list 598 #define cpu_mmu_index riscv_cpu_mmu_index 599 600 #ifndef CONFIG_USER_ONLY 601 void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 602 vaddr addr, unsigned size, 603 MMUAccessType access_type, 604 int mmu_idx, MemTxAttrs attrs, 605 MemTxResult response, uintptr_t retaddr); 606 hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 607 bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request); 608 void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env); 609 int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint64_t interrupts); 610 uint64_t riscv_cpu_update_mip(CPURISCVState *env, uint64_t mask, 611 uint64_t value); 612 #define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */ 613 void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(void *), 614 void *arg); 615 void riscv_cpu_set_aia_ireg_rmw_fn(CPURISCVState *env, uint32_t priv, 616 int (*rmw_fn)(void *arg, 617 target_ulong reg, 618 target_ulong *val, 619 target_ulong new_val, 620 target_ulong write_mask), 621 void *rmw_fn_arg); 622 623 RISCVException smstateen_acc_ok(CPURISCVState *env, int index, uint64_t bit); 624 #endif 625 void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv); 626 627 void riscv_translate_init(void); 628 G_NORETURN void riscv_raise_exception(CPURISCVState *env, 629 uint32_t exception, uintptr_t pc); 630 631 target_ulong riscv_cpu_get_fflags(CPURISCVState *env); 632 void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong); 633 634 #define TB_FLAGS_PRIV_MMU_MASK 3 635 #define TB_FLAGS_PRIV_HYP_ACCESS_MASK (1 << 2) 636 #define TB_FLAGS_MSTATUS_FS MSTATUS_FS 637 #define TB_FLAGS_MSTATUS_VS MSTATUS_VS 638 639 #include "exec/cpu-all.h" 640 641 FIELD(TB_FLAGS, MEM_IDX, 0, 3) 642 FIELD(TB_FLAGS, LMUL, 3, 3) 643 FIELD(TB_FLAGS, SEW, 6, 3) 644 /* Skip MSTATUS_VS (0x600) bits */ 645 FIELD(TB_FLAGS, VL_EQ_VLMAX, 11, 1) 646 FIELD(TB_FLAGS, VILL, 12, 1) 647 /* Skip MSTATUS_FS (0x6000) bits */ 648 /* Is a Hypervisor instruction load/store allowed? */ 649 FIELD(TB_FLAGS, HLSX, 15, 1) 650 FIELD(TB_FLAGS, MSTATUS_HS_FS, 16, 2) 651 FIELD(TB_FLAGS, MSTATUS_HS_VS, 18, 2) 652 /* The combination of MXL/SXL/UXL that applies to the current cpu mode. */ 653 FIELD(TB_FLAGS, XL, 20, 2) 654 /* If PointerMasking should be applied */ 655 FIELD(TB_FLAGS, PM_MASK_ENABLED, 22, 1) 656 FIELD(TB_FLAGS, PM_BASE_ENABLED, 23, 1) 657 FIELD(TB_FLAGS, VTA, 24, 1) 658 FIELD(TB_FLAGS, VMA, 25, 1) 659 /* Native debug itrigger */ 660 FIELD(TB_FLAGS, ITRIGGER, 26, 1) 661 662 #ifdef TARGET_RISCV32 663 #define riscv_cpu_mxl(env) ((void)(env), MXL_RV32) 664 #else 665 static inline RISCVMXL riscv_cpu_mxl(CPURISCVState *env) 666 { 667 return env->misa_mxl; 668 } 669 #endif 670 #define riscv_cpu_mxl_bits(env) (1UL << (4 + riscv_cpu_mxl(env))) 671 672 static inline const RISCVCPUConfig *riscv_cpu_cfg(CPURISCVState *env) 673 { 674 return &env_archcpu(env)->cfg; 675 } 676 677 #if defined(TARGET_RISCV32) 678 #define cpu_recompute_xl(env) ((void)(env), MXL_RV32) 679 #else 680 static inline RISCVMXL cpu_recompute_xl(CPURISCVState *env) 681 { 682 RISCVMXL xl = env->misa_mxl; 683 #if !defined(CONFIG_USER_ONLY) 684 /* 685 * When emulating a 32-bit-only cpu, use RV32. 686 * When emulating a 64-bit cpu, and MXL has been reduced to RV32, 687 * MSTATUSH doesn't have UXL/SXL, therefore XLEN cannot be widened 688 * back to RV64 for lower privs. 689 */ 690 if (xl != MXL_RV32) { 691 switch (env->priv) { 692 case PRV_M: 693 break; 694 case PRV_U: 695 xl = get_field(env->mstatus, MSTATUS64_UXL); 696 break; 697 default: /* PRV_S | PRV_H */ 698 xl = get_field(env->mstatus, MSTATUS64_SXL); 699 break; 700 } 701 } 702 #endif 703 return xl; 704 } 705 #endif 706 707 static inline int riscv_cpu_xlen(CPURISCVState *env) 708 { 709 return 16 << env->xl; 710 } 711 712 #ifdef TARGET_RISCV32 713 #define riscv_cpu_sxl(env) ((void)(env), MXL_RV32) 714 #else 715 static inline RISCVMXL riscv_cpu_sxl(CPURISCVState *env) 716 { 717 #ifdef CONFIG_USER_ONLY 718 return env->misa_mxl; 719 #else 720 return get_field(env->mstatus, MSTATUS64_SXL); 721 #endif 722 } 723 #endif 724 725 /* 726 * Encode LMUL to lmul as follows: 727 * LMUL vlmul lmul 728 * 1 000 0 729 * 2 001 1 730 * 4 010 2 731 * 8 011 3 732 * - 100 - 733 * 1/8 101 -3 734 * 1/4 110 -2 735 * 1/2 111 -1 736 * 737 * then, we can calculate VLMAX = vlen >> (vsew + 3 - lmul) 738 * e.g. vlen = 256 bits, SEW = 16, LMUL = 1/8 739 * => VLMAX = vlen >> (1 + 3 - (-3)) 740 * = 256 >> 7 741 * = 2 742 */ 743 static inline uint32_t vext_get_vlmax(RISCVCPU *cpu, target_ulong vtype) 744 { 745 uint8_t sew = FIELD_EX64(vtype, VTYPE, VSEW); 746 int8_t lmul = sextract32(FIELD_EX64(vtype, VTYPE, VLMUL), 0, 3); 747 return cpu->cfg.vlen >> (sew + 3 - lmul); 748 } 749 750 void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc, 751 target_ulong *cs_base, uint32_t *pflags); 752 753 void riscv_cpu_update_mask(CPURISCVState *env); 754 755 RISCVException riscv_csrrw(CPURISCVState *env, int csrno, 756 target_ulong *ret_value, 757 target_ulong new_value, target_ulong write_mask); 758 RISCVException riscv_csrrw_debug(CPURISCVState *env, int csrno, 759 target_ulong *ret_value, 760 target_ulong new_value, 761 target_ulong write_mask); 762 763 static inline void riscv_csr_write(CPURISCVState *env, int csrno, 764 target_ulong val) 765 { 766 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS)); 767 } 768 769 static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno) 770 { 771 target_ulong val = 0; 772 riscv_csrrw(env, csrno, &val, 0, 0); 773 return val; 774 } 775 776 typedef RISCVException (*riscv_csr_predicate_fn)(CPURISCVState *env, 777 int csrno); 778 typedef RISCVException (*riscv_csr_read_fn)(CPURISCVState *env, int csrno, 779 target_ulong *ret_value); 780 typedef RISCVException (*riscv_csr_write_fn)(CPURISCVState *env, int csrno, 781 target_ulong new_value); 782 typedef RISCVException (*riscv_csr_op_fn)(CPURISCVState *env, int csrno, 783 target_ulong *ret_value, 784 target_ulong new_value, 785 target_ulong write_mask); 786 787 RISCVException riscv_csrrw_i128(CPURISCVState *env, int csrno, 788 Int128 *ret_value, 789 Int128 new_value, Int128 write_mask); 790 791 typedef RISCVException (*riscv_csr_read128_fn)(CPURISCVState *env, int csrno, 792 Int128 *ret_value); 793 typedef RISCVException (*riscv_csr_write128_fn)(CPURISCVState *env, int csrno, 794 Int128 new_value); 795 796 typedef struct { 797 const char *name; 798 riscv_csr_predicate_fn predicate; 799 riscv_csr_read_fn read; 800 riscv_csr_write_fn write; 801 riscv_csr_op_fn op; 802 riscv_csr_read128_fn read128; 803 riscv_csr_write128_fn write128; 804 /* The default priv spec version should be PRIV_VERSION_1_10_0 (i.e 0) */ 805 uint32_t min_priv_ver; 806 } riscv_csr_operations; 807 808 /* CSR function table constants */ 809 enum { 810 CSR_TABLE_SIZE = 0x1000 811 }; 812 813 /* 814 * The event id are encoded based on the encoding specified in the 815 * SBI specification v0.3 816 */ 817 818 enum riscv_pmu_event_idx { 819 RISCV_PMU_EVENT_HW_CPU_CYCLES = 0x01, 820 RISCV_PMU_EVENT_HW_INSTRUCTIONS = 0x02, 821 RISCV_PMU_EVENT_CACHE_DTLB_READ_MISS = 0x10019, 822 RISCV_PMU_EVENT_CACHE_DTLB_WRITE_MISS = 0x1001B, 823 RISCV_PMU_EVENT_CACHE_ITLB_PREFETCH_MISS = 0x10021, 824 }; 825 826 /* CSR function table */ 827 extern riscv_csr_operations csr_ops[CSR_TABLE_SIZE]; 828 829 extern const bool valid_vm_1_10_32[], valid_vm_1_10_64[]; 830 831 void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops); 832 void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops); 833 834 void riscv_cpu_register_gdb_regs_for_features(CPUState *cs); 835 836 uint8_t satp_mode_max_from_map(uint32_t map); 837 const char *satp_mode_str(uint8_t satp_mode, bool is_32_bit); 838 839 #endif /* RISCV_CPU_H */ 840