1 /* 2 * QEMU RISC-V CPU 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * Copyright (c) 2017-2018 SiFive, Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms and conditions of the GNU General Public License, 9 * version 2 or later, as published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope it will be useful, but WITHOUT 12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14 * more details. 15 * 16 * You should have received a copy of the GNU General Public License along with 17 * this program. If not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef RISCV_CPU_H 21 #define RISCV_CPU_H 22 23 #include "hw/core/cpu.h" 24 #include "exec/cpu-defs.h" 25 #include "fpu/softfloat-types.h" 26 27 #define TCG_GUEST_DEFAULT_MO 0 28 29 #define TYPE_RISCV_CPU "riscv-cpu" 30 31 #define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU 32 #define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX) 33 #define CPU_RESOLVING_TYPE TYPE_RISCV_CPU 34 35 #define TYPE_RISCV_CPU_ANY RISCV_CPU_TYPE_NAME("any") 36 #define TYPE_RISCV_CPU_BASE32 RISCV_CPU_TYPE_NAME("rv32") 37 #define TYPE_RISCV_CPU_BASE64 RISCV_CPU_TYPE_NAME("rv64") 38 #define TYPE_RISCV_CPU_IBEX RISCV_CPU_TYPE_NAME("lowrisc-ibex") 39 #define TYPE_RISCV_CPU_SIFIVE_E31 RISCV_CPU_TYPE_NAME("sifive-e31") 40 #define TYPE_RISCV_CPU_SIFIVE_E34 RISCV_CPU_TYPE_NAME("sifive-e34") 41 #define TYPE_RISCV_CPU_SIFIVE_E51 RISCV_CPU_TYPE_NAME("sifive-e51") 42 #define TYPE_RISCV_CPU_SIFIVE_U34 RISCV_CPU_TYPE_NAME("sifive-u34") 43 #define TYPE_RISCV_CPU_SIFIVE_U54 RISCV_CPU_TYPE_NAME("sifive-u54") 44 45 #define RV32 ((target_ulong)1 << (TARGET_LONG_BITS - 2)) 46 #define RV64 ((target_ulong)2 << (TARGET_LONG_BITS - 2)) 47 48 #if defined(TARGET_RISCV32) 49 #define RVXLEN RV32 50 #elif defined(TARGET_RISCV64) 51 #define RVXLEN RV64 52 #endif 53 54 #define RV(x) ((target_ulong)1 << (x - 'A')) 55 56 #define RVI RV('I') 57 #define RVE RV('E') /* E and I are mutually exclusive */ 58 #define RVM RV('M') 59 #define RVA RV('A') 60 #define RVF RV('F') 61 #define RVD RV('D') 62 #define RVC RV('C') 63 #define RVS RV('S') 64 #define RVU RV('U') 65 #define RVH RV('H') 66 67 /* S extension denotes that Supervisor mode exists, however it is possible 68 to have a core that support S mode but does not have an MMU and there 69 is currently no bit in misa to indicate whether an MMU exists or not 70 so a cpu features bitfield is required, likewise for optional PMP support */ 71 enum { 72 RISCV_FEATURE_MMU, 73 RISCV_FEATURE_PMP, 74 RISCV_FEATURE_MISA 75 }; 76 77 #define PRIV_VERSION_1_10_0 0x00011000 78 #define PRIV_VERSION_1_11_0 0x00011100 79 80 #define TRANSLATE_PMP_FAIL 2 81 #define TRANSLATE_FAIL 1 82 #define TRANSLATE_SUCCESS 0 83 #define MMU_USER_IDX 3 84 85 #define MAX_RISCV_PMPS (16) 86 87 typedef struct CPURISCVState CPURISCVState; 88 89 #include "pmp.h" 90 91 struct CPURISCVState { 92 target_ulong gpr[32]; 93 uint64_t fpr[32]; /* assume both F and D extensions */ 94 target_ulong pc; 95 target_ulong load_res; 96 target_ulong load_val; 97 98 target_ulong frm; 99 100 target_ulong badaddr; 101 target_ulong guest_phys_fault_addr; 102 103 target_ulong priv_ver; 104 target_ulong misa; 105 target_ulong misa_mask; 106 107 uint32_t features; 108 109 #ifdef CONFIG_USER_ONLY 110 uint32_t elf_flags; 111 #endif 112 113 #ifndef CONFIG_USER_ONLY 114 target_ulong priv; 115 /* This contains QEMU specific information about the virt state. */ 116 target_ulong virt; 117 target_ulong resetvec; 118 119 target_ulong mhartid; 120 target_ulong mstatus; 121 122 target_ulong mip; 123 124 #ifdef TARGET_RISCV32 125 target_ulong mstatush; 126 #endif 127 128 uint32_t miclaim; 129 130 target_ulong mie; 131 target_ulong mideleg; 132 133 target_ulong sptbr; /* until: priv-1.9.1 */ 134 target_ulong satp; /* since: priv-1.10.0 */ 135 target_ulong sbadaddr; 136 target_ulong mbadaddr; 137 target_ulong medeleg; 138 139 target_ulong stvec; 140 target_ulong sepc; 141 target_ulong scause; 142 143 target_ulong mtvec; 144 target_ulong mepc; 145 target_ulong mcause; 146 target_ulong mtval; /* since: priv-1.10.0 */ 147 148 /* Hypervisor CSRs */ 149 target_ulong hstatus; 150 target_ulong hedeleg; 151 target_ulong hideleg; 152 target_ulong hcounteren; 153 target_ulong htval; 154 target_ulong htinst; 155 target_ulong hgatp; 156 uint64_t htimedelta; 157 158 /* Virtual CSRs */ 159 target_ulong vsstatus; 160 target_ulong vstvec; 161 target_ulong vsscratch; 162 target_ulong vsepc; 163 target_ulong vscause; 164 target_ulong vstval; 165 target_ulong vsatp; 166 #ifdef TARGET_RISCV32 167 target_ulong vsstatush; 168 #endif 169 170 target_ulong mtval2; 171 target_ulong mtinst; 172 173 /* HS Backup CSRs */ 174 target_ulong stvec_hs; 175 target_ulong sscratch_hs; 176 target_ulong sepc_hs; 177 target_ulong scause_hs; 178 target_ulong stval_hs; 179 target_ulong satp_hs; 180 target_ulong mstatus_hs; 181 #ifdef TARGET_RISCV32 182 target_ulong mstatush_hs; 183 #endif 184 185 target_ulong scounteren; 186 target_ulong mcounteren; 187 188 target_ulong sscratch; 189 target_ulong mscratch; 190 191 /* temporary htif regs */ 192 uint64_t mfromhost; 193 uint64_t mtohost; 194 uint64_t timecmp; 195 196 /* physical memory protection */ 197 pmp_table_t pmp_state; 198 199 /* machine specific rdtime callback */ 200 uint64_t (*rdtime_fn)(void); 201 202 /* True if in debugger mode. */ 203 bool debugger; 204 #endif 205 206 float_status fp_status; 207 208 /* Fields from here on are preserved across CPU reset. */ 209 QEMUTimer *timer; /* Internal timer */ 210 }; 211 212 #define RISCV_CPU_CLASS(klass) \ 213 OBJECT_CLASS_CHECK(RISCVCPUClass, (klass), TYPE_RISCV_CPU) 214 #define RISCV_CPU(obj) \ 215 OBJECT_CHECK(RISCVCPU, (obj), TYPE_RISCV_CPU) 216 #define RISCV_CPU_GET_CLASS(obj) \ 217 OBJECT_GET_CLASS(RISCVCPUClass, (obj), TYPE_RISCV_CPU) 218 219 /** 220 * RISCVCPUClass: 221 * @parent_realize: The parent class' realize handler. 222 * @parent_reset: The parent class' reset handler. 223 * 224 * A RISCV CPU model. 225 */ 226 typedef struct RISCVCPUClass { 227 /*< private >*/ 228 CPUClass parent_class; 229 /*< public >*/ 230 DeviceRealize parent_realize; 231 DeviceReset parent_reset; 232 } RISCVCPUClass; 233 234 /** 235 * RISCVCPU: 236 * @env: #CPURISCVState 237 * 238 * A RISCV CPU. 239 */ 240 typedef struct RISCVCPU { 241 /*< private >*/ 242 CPUState parent_obj; 243 /*< public >*/ 244 CPUNegativeOffsetState neg; 245 CPURISCVState env; 246 247 /* Configuration Settings */ 248 struct { 249 bool ext_i; 250 bool ext_e; 251 bool ext_g; 252 bool ext_m; 253 bool ext_a; 254 bool ext_f; 255 bool ext_d; 256 bool ext_c; 257 bool ext_s; 258 bool ext_u; 259 bool ext_h; 260 bool ext_counters; 261 bool ext_ifencei; 262 bool ext_icsr; 263 264 char *priv_spec; 265 char *user_spec; 266 bool mmu; 267 bool pmp; 268 } cfg; 269 } RISCVCPU; 270 271 static inline int riscv_has_ext(CPURISCVState *env, target_ulong ext) 272 { 273 return (env->misa & ext) != 0; 274 } 275 276 static inline bool riscv_feature(CPURISCVState *env, int feature) 277 { 278 return env->features & (1ULL << feature); 279 } 280 281 #include "cpu_user.h" 282 #include "cpu_bits.h" 283 284 extern const char * const riscv_int_regnames[]; 285 extern const char * const riscv_fpr_regnames[]; 286 extern const char * const riscv_excp_names[]; 287 extern const char * const riscv_intr_names[]; 288 289 void riscv_cpu_do_interrupt(CPUState *cpu); 290 int riscv_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 291 int riscv_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 292 bool riscv_cpu_exec_interrupt(CPUState *cs, int interrupt_request); 293 bool riscv_cpu_fp_enabled(CPURISCVState *env); 294 bool riscv_cpu_virt_enabled(CPURISCVState *env); 295 void riscv_cpu_set_virt_enabled(CPURISCVState *env, bool enable); 296 bool riscv_cpu_force_hs_excep_enabled(CPURISCVState *env); 297 void riscv_cpu_set_force_hs_excep(CPURISCVState *env, bool enable); 298 int riscv_cpu_mmu_index(CPURISCVState *env, bool ifetch); 299 hwaddr riscv_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 300 void riscv_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 301 MMUAccessType access_type, int mmu_idx, 302 uintptr_t retaddr); 303 bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 304 MMUAccessType access_type, int mmu_idx, 305 bool probe, uintptr_t retaddr); 306 void riscv_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 307 vaddr addr, unsigned size, 308 MMUAccessType access_type, 309 int mmu_idx, MemTxAttrs attrs, 310 MemTxResult response, uintptr_t retaddr); 311 char *riscv_isa_string(RISCVCPU *cpu); 312 void riscv_cpu_list(void); 313 314 #define cpu_signal_handler riscv_cpu_signal_handler 315 #define cpu_list riscv_cpu_list 316 #define cpu_mmu_index riscv_cpu_mmu_index 317 318 #ifndef CONFIG_USER_ONLY 319 void riscv_cpu_swap_hypervisor_regs(CPURISCVState *env); 320 int riscv_cpu_claim_interrupts(RISCVCPU *cpu, uint32_t interrupts); 321 uint32_t riscv_cpu_update_mip(RISCVCPU *cpu, uint32_t mask, uint32_t value); 322 #define BOOL_TO_MASK(x) (-!!(x)) /* helper for riscv_cpu_update_mip value */ 323 void riscv_cpu_set_rdtime_fn(CPURISCVState *env, uint64_t (*fn)(void)); 324 #endif 325 void riscv_cpu_set_mode(CPURISCVState *env, target_ulong newpriv); 326 327 void riscv_translate_init(void); 328 int riscv_cpu_signal_handler(int host_signum, void *pinfo, void *puc); 329 void QEMU_NORETURN riscv_raise_exception(CPURISCVState *env, 330 uint32_t exception, uintptr_t pc); 331 332 target_ulong riscv_cpu_get_fflags(CPURISCVState *env); 333 void riscv_cpu_set_fflags(CPURISCVState *env, target_ulong); 334 335 #define TB_FLAGS_MMU_MASK 3 336 #define TB_FLAGS_MSTATUS_FS MSTATUS_FS 337 338 static inline void cpu_get_tb_cpu_state(CPURISCVState *env, target_ulong *pc, 339 target_ulong *cs_base, uint32_t *flags) 340 { 341 *pc = env->pc; 342 *cs_base = 0; 343 #ifdef CONFIG_USER_ONLY 344 *flags = TB_FLAGS_MSTATUS_FS; 345 #else 346 *flags = cpu_mmu_index(env, 0); 347 if (riscv_cpu_fp_enabled(env)) { 348 *flags |= env->mstatus & MSTATUS_FS; 349 } 350 #endif 351 } 352 353 int riscv_csrrw(CPURISCVState *env, int csrno, target_ulong *ret_value, 354 target_ulong new_value, target_ulong write_mask); 355 int riscv_csrrw_debug(CPURISCVState *env, int csrno, target_ulong *ret_value, 356 target_ulong new_value, target_ulong write_mask); 357 358 static inline void riscv_csr_write(CPURISCVState *env, int csrno, 359 target_ulong val) 360 { 361 riscv_csrrw(env, csrno, NULL, val, MAKE_64BIT_MASK(0, TARGET_LONG_BITS)); 362 } 363 364 static inline target_ulong riscv_csr_read(CPURISCVState *env, int csrno) 365 { 366 target_ulong val = 0; 367 riscv_csrrw(env, csrno, &val, 0, 0); 368 return val; 369 } 370 371 typedef int (*riscv_csr_predicate_fn)(CPURISCVState *env, int csrno); 372 typedef int (*riscv_csr_read_fn)(CPURISCVState *env, int csrno, 373 target_ulong *ret_value); 374 typedef int (*riscv_csr_write_fn)(CPURISCVState *env, int csrno, 375 target_ulong new_value); 376 typedef int (*riscv_csr_op_fn)(CPURISCVState *env, int csrno, 377 target_ulong *ret_value, target_ulong new_value, target_ulong write_mask); 378 379 typedef struct { 380 riscv_csr_predicate_fn predicate; 381 riscv_csr_read_fn read; 382 riscv_csr_write_fn write; 383 riscv_csr_op_fn op; 384 } riscv_csr_operations; 385 386 void riscv_get_csr_ops(int csrno, riscv_csr_operations *ops); 387 void riscv_set_csr_ops(int csrno, riscv_csr_operations *ops); 388 389 void riscv_cpu_register_gdb_regs_for_features(CPUState *cs); 390 391 typedef CPURISCVState CPUArchState; 392 typedef RISCVCPU ArchCPU; 393 394 #include "exec/cpu-all.h" 395 396 #endif /* RISCV_CPU_H */ 397