1 /* 2 * QEMU RISC-V CPU 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * Copyright (c) 2017-2018 SiFive, Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms and conditions of the GNU General Public License, 9 * version 2 or later, as published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope it will be useful, but WITHOUT 12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14 * more details. 15 * 16 * You should have received a copy of the GNU General Public License along with 17 * this program. If not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "qemu/qemu-print.h" 22 #include "qemu/ctype.h" 23 #include "qemu/log.h" 24 #include "cpu.h" 25 #include "exec/exec-all.h" 26 #include "qapi/error.h" 27 #include "qemu/error-report.h" 28 #include "hw/qdev-properties.h" 29 #include "migration/vmstate.h" 30 #include "fpu/softfloat-helpers.h" 31 32 /* RISC-V CPU definitions */ 33 34 static const char riscv_exts[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG"; 35 36 const char * const riscv_int_regnames[] = { 37 "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1", 38 "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3", 39 "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4", 40 "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11", 41 "x28/t3", "x29/t4", "x30/t5", "x31/t6" 42 }; 43 44 const char * const riscv_fpr_regnames[] = { 45 "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5", 46 "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1", 47 "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7", 48 "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7", 49 "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9", 50 "f30/ft10", "f31/ft11" 51 }; 52 53 const char * const riscv_excp_names[] = { 54 "misaligned_fetch", 55 "fault_fetch", 56 "illegal_instruction", 57 "breakpoint", 58 "misaligned_load", 59 "fault_load", 60 "misaligned_store", 61 "fault_store", 62 "user_ecall", 63 "supervisor_ecall", 64 "hypervisor_ecall", 65 "machine_ecall", 66 "exec_page_fault", 67 "load_page_fault", 68 "reserved", 69 "store_page_fault", 70 "reserved", 71 "reserved", 72 "reserved", 73 "reserved", 74 "guest_exec_page_fault", 75 "guest_load_page_fault", 76 "reserved", 77 "guest_store_page_fault", 78 }; 79 80 const char * const riscv_intr_names[] = { 81 "u_software", 82 "s_software", 83 "vs_software", 84 "m_software", 85 "u_timer", 86 "s_timer", 87 "vs_timer", 88 "m_timer", 89 "u_external", 90 "vs_external", 91 "h_external", 92 "m_external", 93 "reserved", 94 "reserved", 95 "reserved", 96 "reserved" 97 }; 98 99 static void set_misa(CPURISCVState *env, target_ulong misa) 100 { 101 env->misa_mask = env->misa = misa; 102 } 103 104 static void set_priv_version(CPURISCVState *env, int priv_ver) 105 { 106 env->priv_ver = priv_ver; 107 } 108 109 static void set_feature(CPURISCVState *env, int feature) 110 { 111 env->features |= (1ULL << feature); 112 } 113 114 static void set_resetvec(CPURISCVState *env, int resetvec) 115 { 116 #ifndef CONFIG_USER_ONLY 117 env->resetvec = resetvec; 118 #endif 119 } 120 121 static void riscv_any_cpu_init(Object *obj) 122 { 123 CPURISCVState *env = &RISCV_CPU(obj)->env; 124 set_misa(env, RVXLEN | RVI | RVM | RVA | RVF | RVD | RVC | RVU); 125 set_priv_version(env, PRIV_VERSION_1_11_0); 126 set_resetvec(env, DEFAULT_RSTVEC); 127 } 128 129 #if defined(TARGET_RISCV32) 130 131 static void riscv_base32_cpu_init(Object *obj) 132 { 133 CPURISCVState *env = &RISCV_CPU(obj)->env; 134 /* We set this in the realise function */ 135 set_misa(env, 0); 136 set_resetvec(env, DEFAULT_RSTVEC); 137 } 138 139 static void rv32gcsu_priv1_10_0_cpu_init(Object *obj) 140 { 141 CPURISCVState *env = &RISCV_CPU(obj)->env; 142 set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 143 set_priv_version(env, PRIV_VERSION_1_10_0); 144 set_resetvec(env, DEFAULT_RSTVEC); 145 set_feature(env, RISCV_FEATURE_MMU); 146 set_feature(env, RISCV_FEATURE_PMP); 147 } 148 149 static void rv32imacu_nommu_cpu_init(Object *obj) 150 { 151 CPURISCVState *env = &RISCV_CPU(obj)->env; 152 set_misa(env, RV32 | RVI | RVM | RVA | RVC | RVU); 153 set_priv_version(env, PRIV_VERSION_1_10_0); 154 set_resetvec(env, DEFAULT_RSTVEC); 155 set_feature(env, RISCV_FEATURE_PMP); 156 } 157 158 static void rv32imafcu_nommu_cpu_init(Object *obj) 159 { 160 CPURISCVState *env = &RISCV_CPU(obj)->env; 161 set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVC | RVU); 162 set_priv_version(env, PRIV_VERSION_1_10_0); 163 set_resetvec(env, DEFAULT_RSTVEC); 164 set_feature(env, RISCV_FEATURE_PMP); 165 } 166 167 #elif defined(TARGET_RISCV64) 168 169 static void riscv_base64_cpu_init(Object *obj) 170 { 171 CPURISCVState *env = &RISCV_CPU(obj)->env; 172 /* We set this in the realise function */ 173 set_misa(env, 0); 174 set_resetvec(env, DEFAULT_RSTVEC); 175 } 176 177 static void rv64gcsu_priv1_10_0_cpu_init(Object *obj) 178 { 179 CPURISCVState *env = &RISCV_CPU(obj)->env; 180 set_misa(env, RV64 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 181 set_priv_version(env, PRIV_VERSION_1_10_0); 182 set_resetvec(env, DEFAULT_RSTVEC); 183 set_feature(env, RISCV_FEATURE_MMU); 184 set_feature(env, RISCV_FEATURE_PMP); 185 } 186 187 static void rv64imacu_nommu_cpu_init(Object *obj) 188 { 189 CPURISCVState *env = &RISCV_CPU(obj)->env; 190 set_misa(env, RV64 | RVI | RVM | RVA | RVC | RVU); 191 set_priv_version(env, PRIV_VERSION_1_10_0); 192 set_resetvec(env, DEFAULT_RSTVEC); 193 set_feature(env, RISCV_FEATURE_PMP); 194 } 195 196 #endif 197 198 static ObjectClass *riscv_cpu_class_by_name(const char *cpu_model) 199 { 200 ObjectClass *oc; 201 char *typename; 202 char **cpuname; 203 204 cpuname = g_strsplit(cpu_model, ",", 1); 205 typename = g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname[0]); 206 oc = object_class_by_name(typename); 207 g_strfreev(cpuname); 208 g_free(typename); 209 if (!oc || !object_class_dynamic_cast(oc, TYPE_RISCV_CPU) || 210 object_class_is_abstract(oc)) { 211 return NULL; 212 } 213 return oc; 214 } 215 216 static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags) 217 { 218 RISCVCPU *cpu = RISCV_CPU(cs); 219 CPURISCVState *env = &cpu->env; 220 int i; 221 222 #if !defined(CONFIG_USER_ONLY) 223 if (riscv_has_ext(env, RVH)) { 224 qemu_fprintf(f, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env)); 225 } 226 #endif 227 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "pc ", env->pc); 228 #ifndef CONFIG_USER_ONLY 229 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mhartid ", env->mhartid); 230 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatus ", env->mstatus); 231 #ifdef TARGET_RISCV32 232 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatush ", env->mstatush); 233 #endif 234 if (riscv_has_ext(env, RVH)) { 235 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hstatus ", env->hstatus); 236 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsstatus ", env->vsstatus); 237 } 238 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mip ", env->mip); 239 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mie ", env->mie); 240 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mideleg ", env->mideleg); 241 if (riscv_has_ext(env, RVH)) { 242 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hideleg ", env->hideleg); 243 } 244 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "medeleg ", env->medeleg); 245 if (riscv_has_ext(env, RVH)) { 246 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hedeleg ", env->hedeleg); 247 } 248 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtvec ", env->mtvec); 249 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stvec ", env->stvec); 250 if (riscv_has_ext(env, RVH)) { 251 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vstvec ", env->vstvec); 252 } 253 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mepc ", env->mepc); 254 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "sepc ", env->sepc); 255 if (riscv_has_ext(env, RVH)) { 256 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsepc ", env->vsepc); 257 } 258 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mcause ", env->mcause); 259 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "scause ", env->scause); 260 if (riscv_has_ext(env, RVH)) { 261 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vscause ", env->vscause); 262 } 263 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval ", env->mtval); 264 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stval ", env->sbadaddr); 265 if (riscv_has_ext(env, RVH)) { 266 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "htval ", env->htval); 267 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval2 ", env->mtval2); 268 } 269 #endif 270 271 for (i = 0; i < 32; i++) { 272 qemu_fprintf(f, " %s " TARGET_FMT_lx, 273 riscv_int_regnames[i], env->gpr[i]); 274 if ((i & 3) == 3) { 275 qemu_fprintf(f, "\n"); 276 } 277 } 278 if (flags & CPU_DUMP_FPU) { 279 for (i = 0; i < 32; i++) { 280 qemu_fprintf(f, " %s %016" PRIx64, 281 riscv_fpr_regnames[i], env->fpr[i]); 282 if ((i & 3) == 3) { 283 qemu_fprintf(f, "\n"); 284 } 285 } 286 } 287 } 288 289 static void riscv_cpu_set_pc(CPUState *cs, vaddr value) 290 { 291 RISCVCPU *cpu = RISCV_CPU(cs); 292 CPURISCVState *env = &cpu->env; 293 env->pc = value; 294 } 295 296 static void riscv_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) 297 { 298 RISCVCPU *cpu = RISCV_CPU(cs); 299 CPURISCVState *env = &cpu->env; 300 env->pc = tb->pc; 301 } 302 303 static bool riscv_cpu_has_work(CPUState *cs) 304 { 305 #ifndef CONFIG_USER_ONLY 306 RISCVCPU *cpu = RISCV_CPU(cs); 307 CPURISCVState *env = &cpu->env; 308 /* 309 * Definition of the WFI instruction requires it to ignore the privilege 310 * mode and delegation registers, but respect individual enables 311 */ 312 return (env->mip & env->mie) != 0; 313 #else 314 return true; 315 #endif 316 } 317 318 void restore_state_to_opc(CPURISCVState *env, TranslationBlock *tb, 319 target_ulong *data) 320 { 321 env->pc = data[0]; 322 } 323 324 static void riscv_cpu_reset(DeviceState *dev) 325 { 326 CPUState *cs = CPU(dev); 327 RISCVCPU *cpu = RISCV_CPU(cs); 328 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(cpu); 329 CPURISCVState *env = &cpu->env; 330 331 mcc->parent_reset(dev); 332 #ifndef CONFIG_USER_ONLY 333 env->priv = PRV_M; 334 env->mstatus &= ~(MSTATUS_MIE | MSTATUS_MPRV); 335 env->mcause = 0; 336 env->pc = env->resetvec; 337 #endif 338 cs->exception_index = EXCP_NONE; 339 env->load_res = -1; 340 set_default_nan_mode(1, &env->fp_status); 341 } 342 343 static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info) 344 { 345 #if defined(TARGET_RISCV32) 346 info->print_insn = print_insn_riscv32; 347 #elif defined(TARGET_RISCV64) 348 info->print_insn = print_insn_riscv64; 349 #endif 350 } 351 352 static void riscv_cpu_realize(DeviceState *dev, Error **errp) 353 { 354 CPUState *cs = CPU(dev); 355 RISCVCPU *cpu = RISCV_CPU(dev); 356 CPURISCVState *env = &cpu->env; 357 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(dev); 358 int priv_version = PRIV_VERSION_1_11_0; 359 target_ulong target_misa = 0; 360 Error *local_err = NULL; 361 362 cpu_exec_realizefn(cs, &local_err); 363 if (local_err != NULL) { 364 error_propagate(errp, local_err); 365 return; 366 } 367 368 if (cpu->cfg.priv_spec) { 369 if (!g_strcmp0(cpu->cfg.priv_spec, "v1.11.0")) { 370 priv_version = PRIV_VERSION_1_11_0; 371 } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.10.0")) { 372 priv_version = PRIV_VERSION_1_10_0; 373 } else { 374 error_setg(errp, 375 "Unsupported privilege spec version '%s'", 376 cpu->cfg.priv_spec); 377 return; 378 } 379 } 380 381 set_priv_version(env, priv_version); 382 383 if (cpu->cfg.mmu) { 384 set_feature(env, RISCV_FEATURE_MMU); 385 } 386 387 if (cpu->cfg.pmp) { 388 set_feature(env, RISCV_FEATURE_PMP); 389 } 390 391 /* If misa isn't set (rv32 and rv64 machines) set it here */ 392 if (!env->misa) { 393 /* Do some ISA extension error checking */ 394 if (cpu->cfg.ext_i && cpu->cfg.ext_e) { 395 error_setg(errp, 396 "I and E extensions are incompatible"); 397 return; 398 } 399 400 if (!cpu->cfg.ext_i && !cpu->cfg.ext_e) { 401 error_setg(errp, 402 "Either I or E extension must be set"); 403 return; 404 } 405 406 if (cpu->cfg.ext_g && !(cpu->cfg.ext_i & cpu->cfg.ext_m & 407 cpu->cfg.ext_a & cpu->cfg.ext_f & 408 cpu->cfg.ext_d)) { 409 warn_report("Setting G will also set IMAFD"); 410 cpu->cfg.ext_i = true; 411 cpu->cfg.ext_m = true; 412 cpu->cfg.ext_a = true; 413 cpu->cfg.ext_f = true; 414 cpu->cfg.ext_d = true; 415 } 416 417 /* Set the ISA extensions, checks should have happened above */ 418 if (cpu->cfg.ext_i) { 419 target_misa |= RVI; 420 } 421 if (cpu->cfg.ext_e) { 422 target_misa |= RVE; 423 } 424 if (cpu->cfg.ext_m) { 425 target_misa |= RVM; 426 } 427 if (cpu->cfg.ext_a) { 428 target_misa |= RVA; 429 } 430 if (cpu->cfg.ext_f) { 431 target_misa |= RVF; 432 } 433 if (cpu->cfg.ext_d) { 434 target_misa |= RVD; 435 } 436 if (cpu->cfg.ext_c) { 437 target_misa |= RVC; 438 } 439 if (cpu->cfg.ext_s) { 440 target_misa |= RVS; 441 } 442 if (cpu->cfg.ext_u) { 443 target_misa |= RVU; 444 } 445 if (cpu->cfg.ext_h) { 446 target_misa |= RVH; 447 } 448 449 set_misa(env, RVXLEN | target_misa); 450 } 451 452 riscv_cpu_register_gdb_regs_for_features(cs); 453 454 qemu_init_vcpu(cs); 455 cpu_reset(cs); 456 457 mcc->parent_realize(dev, errp); 458 } 459 460 static void riscv_cpu_init(Object *obj) 461 { 462 RISCVCPU *cpu = RISCV_CPU(obj); 463 464 cpu_set_cpustate_pointers(cpu); 465 } 466 467 static const VMStateDescription vmstate_riscv_cpu = { 468 .name = "cpu", 469 .unmigratable = 1, 470 }; 471 472 static Property riscv_cpu_properties[] = { 473 DEFINE_PROP_BOOL("i", RISCVCPU, cfg.ext_i, true), 474 DEFINE_PROP_BOOL("e", RISCVCPU, cfg.ext_e, false), 475 DEFINE_PROP_BOOL("g", RISCVCPU, cfg.ext_g, true), 476 DEFINE_PROP_BOOL("m", RISCVCPU, cfg.ext_m, true), 477 DEFINE_PROP_BOOL("a", RISCVCPU, cfg.ext_a, true), 478 DEFINE_PROP_BOOL("f", RISCVCPU, cfg.ext_f, true), 479 DEFINE_PROP_BOOL("d", RISCVCPU, cfg.ext_d, true), 480 DEFINE_PROP_BOOL("c", RISCVCPU, cfg.ext_c, true), 481 DEFINE_PROP_BOOL("s", RISCVCPU, cfg.ext_s, true), 482 DEFINE_PROP_BOOL("u", RISCVCPU, cfg.ext_u, true), 483 /* This is experimental so mark with 'x-' */ 484 DEFINE_PROP_BOOL("x-h", RISCVCPU, cfg.ext_h, false), 485 DEFINE_PROP_BOOL("Counters", RISCVCPU, cfg.ext_counters, true), 486 DEFINE_PROP_BOOL("Zifencei", RISCVCPU, cfg.ext_ifencei, true), 487 DEFINE_PROP_BOOL("Zicsr", RISCVCPU, cfg.ext_icsr, true), 488 DEFINE_PROP_STRING("priv_spec", RISCVCPU, cfg.priv_spec), 489 DEFINE_PROP_BOOL("mmu", RISCVCPU, cfg.mmu, true), 490 DEFINE_PROP_BOOL("pmp", RISCVCPU, cfg.pmp, true), 491 DEFINE_PROP_END_OF_LIST(), 492 }; 493 494 static void riscv_cpu_class_init(ObjectClass *c, void *data) 495 { 496 RISCVCPUClass *mcc = RISCV_CPU_CLASS(c); 497 CPUClass *cc = CPU_CLASS(c); 498 DeviceClass *dc = DEVICE_CLASS(c); 499 500 device_class_set_parent_realize(dc, riscv_cpu_realize, 501 &mcc->parent_realize); 502 503 device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset); 504 505 cc->class_by_name = riscv_cpu_class_by_name; 506 cc->has_work = riscv_cpu_has_work; 507 cc->do_interrupt = riscv_cpu_do_interrupt; 508 cc->cpu_exec_interrupt = riscv_cpu_exec_interrupt; 509 cc->dump_state = riscv_cpu_dump_state; 510 cc->set_pc = riscv_cpu_set_pc; 511 cc->synchronize_from_tb = riscv_cpu_synchronize_from_tb; 512 cc->gdb_read_register = riscv_cpu_gdb_read_register; 513 cc->gdb_write_register = riscv_cpu_gdb_write_register; 514 cc->gdb_num_core_regs = 33; 515 #if defined(TARGET_RISCV32) 516 cc->gdb_core_xml_file = "riscv-32bit-cpu.xml"; 517 #elif defined(TARGET_RISCV64) 518 cc->gdb_core_xml_file = "riscv-64bit-cpu.xml"; 519 #endif 520 cc->gdb_stop_before_watchpoint = true; 521 cc->disas_set_info = riscv_cpu_disas_set_info; 522 #ifndef CONFIG_USER_ONLY 523 cc->do_transaction_failed = riscv_cpu_do_transaction_failed; 524 cc->do_unaligned_access = riscv_cpu_do_unaligned_access; 525 cc->get_phys_page_debug = riscv_cpu_get_phys_page_debug; 526 #endif 527 #ifdef CONFIG_TCG 528 cc->tcg_initialize = riscv_translate_init; 529 cc->tlb_fill = riscv_cpu_tlb_fill; 530 #endif 531 /* For now, mark unmigratable: */ 532 cc->vmsd = &vmstate_riscv_cpu; 533 device_class_set_props(dc, riscv_cpu_properties); 534 } 535 536 char *riscv_isa_string(RISCVCPU *cpu) 537 { 538 int i; 539 const size_t maxlen = sizeof("rv128") + sizeof(riscv_exts) + 1; 540 char *isa_str = g_new(char, maxlen); 541 char *p = isa_str + snprintf(isa_str, maxlen, "rv%d", TARGET_LONG_BITS); 542 for (i = 0; i < sizeof(riscv_exts); i++) { 543 if (cpu->env.misa & RV(riscv_exts[i])) { 544 *p++ = qemu_tolower(riscv_exts[i]); 545 } 546 } 547 *p = '\0'; 548 return isa_str; 549 } 550 551 static gint riscv_cpu_list_compare(gconstpointer a, gconstpointer b) 552 { 553 ObjectClass *class_a = (ObjectClass *)a; 554 ObjectClass *class_b = (ObjectClass *)b; 555 const char *name_a, *name_b; 556 557 name_a = object_class_get_name(class_a); 558 name_b = object_class_get_name(class_b); 559 return strcmp(name_a, name_b); 560 } 561 562 static void riscv_cpu_list_entry(gpointer data, gpointer user_data) 563 { 564 const char *typename = object_class_get_name(OBJECT_CLASS(data)); 565 int len = strlen(typename) - strlen(RISCV_CPU_TYPE_SUFFIX); 566 567 qemu_printf("%.*s\n", len, typename); 568 } 569 570 void riscv_cpu_list(void) 571 { 572 GSList *list; 573 574 list = object_class_get_list(TYPE_RISCV_CPU, false); 575 list = g_slist_sort(list, riscv_cpu_list_compare); 576 g_slist_foreach(list, riscv_cpu_list_entry, NULL); 577 g_slist_free(list); 578 } 579 580 #define DEFINE_CPU(type_name, initfn) \ 581 { \ 582 .name = type_name, \ 583 .parent = TYPE_RISCV_CPU, \ 584 .instance_init = initfn \ 585 } 586 587 static const TypeInfo riscv_cpu_type_infos[] = { 588 { 589 .name = TYPE_RISCV_CPU, 590 .parent = TYPE_CPU, 591 .instance_size = sizeof(RISCVCPU), 592 .instance_init = riscv_cpu_init, 593 .abstract = true, 594 .class_size = sizeof(RISCVCPUClass), 595 .class_init = riscv_cpu_class_init, 596 }, 597 DEFINE_CPU(TYPE_RISCV_CPU_ANY, riscv_any_cpu_init), 598 #if defined(TARGET_RISCV32) 599 DEFINE_CPU(TYPE_RISCV_CPU_BASE32, riscv_base32_cpu_init), 600 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31, rv32imacu_nommu_cpu_init), 601 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34, rv32imafcu_nommu_cpu_init), 602 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34, rv32gcsu_priv1_10_0_cpu_init), 603 #elif defined(TARGET_RISCV64) 604 DEFINE_CPU(TYPE_RISCV_CPU_BASE64, riscv_base64_cpu_init), 605 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51, rv64imacu_nommu_cpu_init), 606 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54, rv64gcsu_priv1_10_0_cpu_init), 607 #endif 608 }; 609 610 DEFINE_TYPES(riscv_cpu_type_infos) 611