1 /* 2 * QEMU RISC-V CPU 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * Copyright (c) 2017-2018 SiFive, Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms and conditions of the GNU General Public License, 9 * version 2 or later, as published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope it will be useful, but WITHOUT 12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14 * more details. 15 * 16 * You should have received a copy of the GNU General Public License along with 17 * this program. If not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "qemu/qemu-print.h" 22 #include "qemu/ctype.h" 23 #include "qemu/log.h" 24 #include "cpu.h" 25 #include "internals.h" 26 #include "exec/exec-all.h" 27 #include "qapi/error.h" 28 #include "qemu/error-report.h" 29 #include "hw/qdev-properties.h" 30 #include "migration/vmstate.h" 31 #include "fpu/softfloat-helpers.h" 32 #include "sysemu/kvm.h" 33 #include "kvm_riscv.h" 34 35 /* RISC-V CPU definitions */ 36 37 #define RISCV_CPU_MARCHID ((QEMU_VERSION_MAJOR << 16) | \ 38 (QEMU_VERSION_MINOR << 8) | \ 39 (QEMU_VERSION_MICRO)) 40 #define RISCV_CPU_MIPID RISCV_CPU_MARCHID 41 42 static const char riscv_single_letter_exts[] = "IEMAFDQCPVH"; 43 44 struct isa_ext_data { 45 const char *name; 46 bool enabled; 47 }; 48 49 const char * const riscv_int_regnames[] = { 50 "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1", 51 "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3", 52 "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4", 53 "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11", 54 "x28/t3", "x29/t4", "x30/t5", "x31/t6" 55 }; 56 57 const char * const riscv_int_regnamesh[] = { 58 "x0h/zeroh", "x1h/rah", "x2h/sph", "x3h/gph", "x4h/tph", "x5h/t0h", 59 "x6h/t1h", "x7h/t2h", "x8h/s0h", "x9h/s1h", "x10h/a0h", "x11h/a1h", 60 "x12h/a2h", "x13h/a3h", "x14h/a4h", "x15h/a5h", "x16h/a6h", "x17h/a7h", 61 "x18h/s2h", "x19h/s3h", "x20h/s4h", "x21h/s5h", "x22h/s6h", "x23h/s7h", 62 "x24h/s8h", "x25h/s9h", "x26h/s10h", "x27h/s11h", "x28h/t3h", "x29h/t4h", 63 "x30h/t5h", "x31h/t6h" 64 }; 65 66 const char * const riscv_fpr_regnames[] = { 67 "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5", 68 "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1", 69 "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7", 70 "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7", 71 "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9", 72 "f30/ft10", "f31/ft11" 73 }; 74 75 static const char * const riscv_excp_names[] = { 76 "misaligned_fetch", 77 "fault_fetch", 78 "illegal_instruction", 79 "breakpoint", 80 "misaligned_load", 81 "fault_load", 82 "misaligned_store", 83 "fault_store", 84 "user_ecall", 85 "supervisor_ecall", 86 "hypervisor_ecall", 87 "machine_ecall", 88 "exec_page_fault", 89 "load_page_fault", 90 "reserved", 91 "store_page_fault", 92 "reserved", 93 "reserved", 94 "reserved", 95 "reserved", 96 "guest_exec_page_fault", 97 "guest_load_page_fault", 98 "reserved", 99 "guest_store_page_fault", 100 }; 101 102 static const char * const riscv_intr_names[] = { 103 "u_software", 104 "s_software", 105 "vs_software", 106 "m_software", 107 "u_timer", 108 "s_timer", 109 "vs_timer", 110 "m_timer", 111 "u_external", 112 "s_external", 113 "vs_external", 114 "m_external", 115 "reserved", 116 "reserved", 117 "reserved", 118 "reserved" 119 }; 120 121 const char *riscv_cpu_get_trap_name(target_ulong cause, bool async) 122 { 123 if (async) { 124 return (cause < ARRAY_SIZE(riscv_intr_names)) ? 125 riscv_intr_names[cause] : "(unknown)"; 126 } else { 127 return (cause < ARRAY_SIZE(riscv_excp_names)) ? 128 riscv_excp_names[cause] : "(unknown)"; 129 } 130 } 131 132 static void set_misa(CPURISCVState *env, RISCVMXL mxl, uint32_t ext) 133 { 134 env->misa_mxl_max = env->misa_mxl = mxl; 135 env->misa_ext_mask = env->misa_ext = ext; 136 } 137 138 static void set_priv_version(CPURISCVState *env, int priv_ver) 139 { 140 env->priv_ver = priv_ver; 141 } 142 143 static void set_vext_version(CPURISCVState *env, int vext_ver) 144 { 145 env->vext_ver = vext_ver; 146 } 147 148 static void set_resetvec(CPURISCVState *env, target_ulong resetvec) 149 { 150 #ifndef CONFIG_USER_ONLY 151 env->resetvec = resetvec; 152 #endif 153 } 154 155 static void riscv_any_cpu_init(Object *obj) 156 { 157 CPURISCVState *env = &RISCV_CPU(obj)->env; 158 #if defined(TARGET_RISCV32) 159 set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVD | RVC | RVU); 160 #elif defined(TARGET_RISCV64) 161 set_misa(env, MXL_RV64, RVI | RVM | RVA | RVF | RVD | RVC | RVU); 162 #endif 163 set_priv_version(env, PRIV_VERSION_1_12_0); 164 } 165 166 #if defined(TARGET_RISCV64) 167 static void rv64_base_cpu_init(Object *obj) 168 { 169 CPURISCVState *env = &RISCV_CPU(obj)->env; 170 /* We set this in the realise function */ 171 set_misa(env, MXL_RV64, 0); 172 } 173 174 static void rv64_sifive_u_cpu_init(Object *obj) 175 { 176 CPURISCVState *env = &RISCV_CPU(obj)->env; 177 set_misa(env, MXL_RV64, RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 178 set_priv_version(env, PRIV_VERSION_1_10_0); 179 } 180 181 static void rv64_sifive_e_cpu_init(Object *obj) 182 { 183 CPURISCVState *env = &RISCV_CPU(obj)->env; 184 set_misa(env, MXL_RV64, RVI | RVM | RVA | RVC | RVU); 185 set_priv_version(env, PRIV_VERSION_1_10_0); 186 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 187 } 188 189 static void rv128_base_cpu_init(Object *obj) 190 { 191 if (qemu_tcg_mttcg_enabled()) { 192 /* Missing 128-bit aligned atomics */ 193 error_report("128-bit RISC-V currently does not work with Multi " 194 "Threaded TCG. Please use: -accel tcg,thread=single"); 195 exit(EXIT_FAILURE); 196 } 197 CPURISCVState *env = &RISCV_CPU(obj)->env; 198 /* We set this in the realise function */ 199 set_misa(env, MXL_RV128, 0); 200 } 201 #else 202 static void rv32_base_cpu_init(Object *obj) 203 { 204 CPURISCVState *env = &RISCV_CPU(obj)->env; 205 /* We set this in the realise function */ 206 set_misa(env, MXL_RV32, 0); 207 } 208 209 static void rv32_sifive_u_cpu_init(Object *obj) 210 { 211 CPURISCVState *env = &RISCV_CPU(obj)->env; 212 set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 213 set_priv_version(env, PRIV_VERSION_1_10_0); 214 } 215 216 static void rv32_sifive_e_cpu_init(Object *obj) 217 { 218 CPURISCVState *env = &RISCV_CPU(obj)->env; 219 set_misa(env, MXL_RV32, RVI | RVM | RVA | RVC | RVU); 220 set_priv_version(env, PRIV_VERSION_1_10_0); 221 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 222 } 223 224 static void rv32_ibex_cpu_init(Object *obj) 225 { 226 CPURISCVState *env = &RISCV_CPU(obj)->env; 227 set_misa(env, MXL_RV32, RVI | RVM | RVC | RVU); 228 set_priv_version(env, PRIV_VERSION_1_10_0); 229 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 230 qdev_prop_set_bit(DEVICE(obj), "x-epmp", true); 231 } 232 233 static void rv32_imafcu_nommu_cpu_init(Object *obj) 234 { 235 CPURISCVState *env = &RISCV_CPU(obj)->env; 236 set_misa(env, MXL_RV32, RVI | RVM | RVA | RVF | RVC | RVU); 237 set_priv_version(env, PRIV_VERSION_1_10_0); 238 set_resetvec(env, DEFAULT_RSTVEC); 239 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 240 } 241 #endif 242 243 #if defined(CONFIG_KVM) 244 static void riscv_host_cpu_init(Object *obj) 245 { 246 CPURISCVState *env = &RISCV_CPU(obj)->env; 247 #if defined(TARGET_RISCV32) 248 set_misa(env, MXL_RV32, 0); 249 #elif defined(TARGET_RISCV64) 250 set_misa(env, MXL_RV64, 0); 251 #endif 252 } 253 #endif 254 255 static ObjectClass *riscv_cpu_class_by_name(const char *cpu_model) 256 { 257 ObjectClass *oc; 258 char *typename; 259 char **cpuname; 260 261 cpuname = g_strsplit(cpu_model, ",", 1); 262 typename = g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname[0]); 263 oc = object_class_by_name(typename); 264 g_strfreev(cpuname); 265 g_free(typename); 266 if (!oc || !object_class_dynamic_cast(oc, TYPE_RISCV_CPU) || 267 object_class_is_abstract(oc)) { 268 return NULL; 269 } 270 return oc; 271 } 272 273 static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags) 274 { 275 RISCVCPU *cpu = RISCV_CPU(cs); 276 CPURISCVState *env = &cpu->env; 277 int i; 278 279 #if !defined(CONFIG_USER_ONLY) 280 if (riscv_has_ext(env, RVH)) { 281 qemu_fprintf(f, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env)); 282 } 283 #endif 284 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "pc ", env->pc); 285 #ifndef CONFIG_USER_ONLY 286 { 287 static const int dump_csrs[] = { 288 CSR_MHARTID, 289 CSR_MSTATUS, 290 CSR_MSTATUSH, 291 CSR_HSTATUS, 292 CSR_VSSTATUS, 293 CSR_MIP, 294 CSR_MIE, 295 CSR_MIDELEG, 296 CSR_HIDELEG, 297 CSR_MEDELEG, 298 CSR_HEDELEG, 299 CSR_MTVEC, 300 CSR_STVEC, 301 CSR_VSTVEC, 302 CSR_MEPC, 303 CSR_SEPC, 304 CSR_VSEPC, 305 CSR_MCAUSE, 306 CSR_SCAUSE, 307 CSR_VSCAUSE, 308 CSR_MTVAL, 309 CSR_STVAL, 310 CSR_HTVAL, 311 CSR_MTVAL2, 312 CSR_MSCRATCH, 313 CSR_SSCRATCH, 314 CSR_SATP, 315 CSR_MMTE, 316 CSR_UPMBASE, 317 CSR_UPMMASK, 318 CSR_SPMBASE, 319 CSR_SPMMASK, 320 CSR_MPMBASE, 321 CSR_MPMMASK, 322 }; 323 324 for (int i = 0; i < ARRAY_SIZE(dump_csrs); ++i) { 325 int csrno = dump_csrs[i]; 326 target_ulong val = 0; 327 RISCVException res = riscv_csrrw_debug(env, csrno, &val, 0, 0); 328 329 /* 330 * Rely on the smode, hmode, etc, predicates within csr.c 331 * to do the filtering of the registers that are present. 332 */ 333 if (res == RISCV_EXCP_NONE) { 334 qemu_fprintf(f, " %-8s " TARGET_FMT_lx "\n", 335 csr_ops[csrno].name, val); 336 } 337 } 338 } 339 #endif 340 341 for (i = 0; i < 32; i++) { 342 qemu_fprintf(f, " %-8s " TARGET_FMT_lx, 343 riscv_int_regnames[i], env->gpr[i]); 344 if ((i & 3) == 3) { 345 qemu_fprintf(f, "\n"); 346 } 347 } 348 if (flags & CPU_DUMP_FPU) { 349 for (i = 0; i < 32; i++) { 350 qemu_fprintf(f, " %-8s %016" PRIx64, 351 riscv_fpr_regnames[i], env->fpr[i]); 352 if ((i & 3) == 3) { 353 qemu_fprintf(f, "\n"); 354 } 355 } 356 } 357 } 358 359 static void riscv_cpu_set_pc(CPUState *cs, vaddr value) 360 { 361 RISCVCPU *cpu = RISCV_CPU(cs); 362 CPURISCVState *env = &cpu->env; 363 364 if (env->xl == MXL_RV32) { 365 env->pc = (int32_t)value; 366 } else { 367 env->pc = value; 368 } 369 } 370 371 static void riscv_cpu_synchronize_from_tb(CPUState *cs, 372 const TranslationBlock *tb) 373 { 374 RISCVCPU *cpu = RISCV_CPU(cs); 375 CPURISCVState *env = &cpu->env; 376 RISCVMXL xl = FIELD_EX32(tb->flags, TB_FLAGS, XL); 377 378 if (xl == MXL_RV32) { 379 env->pc = (int32_t)tb->pc; 380 } else { 381 env->pc = tb->pc; 382 } 383 } 384 385 static bool riscv_cpu_has_work(CPUState *cs) 386 { 387 #ifndef CONFIG_USER_ONLY 388 RISCVCPU *cpu = RISCV_CPU(cs); 389 CPURISCVState *env = &cpu->env; 390 /* 391 * Definition of the WFI instruction requires it to ignore the privilege 392 * mode and delegation registers, but respect individual enables 393 */ 394 return (env->mip & env->mie) != 0; 395 #else 396 return true; 397 #endif 398 } 399 400 void restore_state_to_opc(CPURISCVState *env, TranslationBlock *tb, 401 target_ulong *data) 402 { 403 RISCVMXL xl = FIELD_EX32(tb->flags, TB_FLAGS, XL); 404 if (xl == MXL_RV32) { 405 env->pc = (int32_t)data[0]; 406 } else { 407 env->pc = data[0]; 408 } 409 } 410 411 static void riscv_cpu_reset(DeviceState *dev) 412 { 413 #ifndef CONFIG_USER_ONLY 414 uint8_t iprio; 415 int i, irq, rdzero; 416 #endif 417 CPUState *cs = CPU(dev); 418 RISCVCPU *cpu = RISCV_CPU(cs); 419 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(cpu); 420 CPURISCVState *env = &cpu->env; 421 422 mcc->parent_reset(dev); 423 #ifndef CONFIG_USER_ONLY 424 env->misa_mxl = env->misa_mxl_max; 425 env->priv = PRV_M; 426 env->mstatus &= ~(MSTATUS_MIE | MSTATUS_MPRV); 427 if (env->misa_mxl > MXL_RV32) { 428 /* 429 * The reset status of SXL/UXL is undefined, but mstatus is WARL 430 * and we must ensure that the value after init is valid for read. 431 */ 432 env->mstatus = set_field(env->mstatus, MSTATUS64_SXL, env->misa_mxl); 433 env->mstatus = set_field(env->mstatus, MSTATUS64_UXL, env->misa_mxl); 434 if (riscv_has_ext(env, RVH)) { 435 env->vsstatus = set_field(env->vsstatus, 436 MSTATUS64_SXL, env->misa_mxl); 437 env->vsstatus = set_field(env->vsstatus, 438 MSTATUS64_UXL, env->misa_mxl); 439 env->mstatus_hs = set_field(env->mstatus_hs, 440 MSTATUS64_SXL, env->misa_mxl); 441 env->mstatus_hs = set_field(env->mstatus_hs, 442 MSTATUS64_UXL, env->misa_mxl); 443 } 444 } 445 env->mcause = 0; 446 env->miclaim = MIP_SGEIP; 447 env->pc = env->resetvec; 448 env->two_stage_lookup = false; 449 450 /* Initialized default priorities of local interrupts. */ 451 for (i = 0; i < ARRAY_SIZE(env->miprio); i++) { 452 iprio = riscv_cpu_default_priority(i); 453 env->miprio[i] = (i == IRQ_M_EXT) ? 0 : iprio; 454 env->siprio[i] = (i == IRQ_S_EXT) ? 0 : iprio; 455 env->hviprio[i] = 0; 456 } 457 i = 0; 458 while (!riscv_cpu_hviprio_index2irq(i, &irq, &rdzero)) { 459 if (!rdzero) { 460 env->hviprio[irq] = env->miprio[irq]; 461 } 462 i++; 463 } 464 /* mmte is supposed to have pm.current hardwired to 1 */ 465 env->mmte |= (PM_EXT_INITIAL | MMTE_M_PM_CURRENT); 466 #endif 467 env->xl = riscv_cpu_mxl(env); 468 riscv_cpu_update_mask(env); 469 cs->exception_index = RISCV_EXCP_NONE; 470 env->load_res = -1; 471 set_default_nan_mode(1, &env->fp_status); 472 473 #ifndef CONFIG_USER_ONLY 474 if (riscv_feature(env, RISCV_FEATURE_DEBUG)) { 475 riscv_trigger_init(env); 476 } 477 478 if (kvm_enabled()) { 479 kvm_riscv_reset_vcpu(cpu); 480 } 481 #endif 482 } 483 484 static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info) 485 { 486 RISCVCPU *cpu = RISCV_CPU(s); 487 488 switch (riscv_cpu_mxl(&cpu->env)) { 489 case MXL_RV32: 490 info->print_insn = print_insn_riscv32; 491 break; 492 case MXL_RV64: 493 info->print_insn = print_insn_riscv64; 494 break; 495 case MXL_RV128: 496 info->print_insn = print_insn_riscv128; 497 break; 498 default: 499 g_assert_not_reached(); 500 } 501 } 502 503 static void riscv_cpu_realize(DeviceState *dev, Error **errp) 504 { 505 CPUState *cs = CPU(dev); 506 RISCVCPU *cpu = RISCV_CPU(dev); 507 CPURISCVState *env = &cpu->env; 508 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(dev); 509 CPUClass *cc = CPU_CLASS(mcc); 510 int priv_version = 0; 511 Error *local_err = NULL; 512 513 cpu_exec_realizefn(cs, &local_err); 514 if (local_err != NULL) { 515 error_propagate(errp, local_err); 516 return; 517 } 518 519 if (cpu->cfg.priv_spec) { 520 if (!g_strcmp0(cpu->cfg.priv_spec, "v1.12.0")) { 521 priv_version = PRIV_VERSION_1_12_0; 522 } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.11.0")) { 523 priv_version = PRIV_VERSION_1_11_0; 524 } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.10.0")) { 525 priv_version = PRIV_VERSION_1_10_0; 526 } else { 527 error_setg(errp, 528 "Unsupported privilege spec version '%s'", 529 cpu->cfg.priv_spec); 530 return; 531 } 532 } 533 534 if (priv_version) { 535 set_priv_version(env, priv_version); 536 } else if (!env->priv_ver) { 537 set_priv_version(env, PRIV_VERSION_1_12_0); 538 } 539 540 if (cpu->cfg.mmu) { 541 riscv_set_feature(env, RISCV_FEATURE_MMU); 542 } 543 544 if (cpu->cfg.pmp) { 545 riscv_set_feature(env, RISCV_FEATURE_PMP); 546 547 /* 548 * Enhanced PMP should only be available 549 * on harts with PMP support 550 */ 551 if (cpu->cfg.epmp) { 552 riscv_set_feature(env, RISCV_FEATURE_EPMP); 553 } 554 } 555 556 if (cpu->cfg.aia) { 557 riscv_set_feature(env, RISCV_FEATURE_AIA); 558 } 559 560 if (cpu->cfg.debug) { 561 riscv_set_feature(env, RISCV_FEATURE_DEBUG); 562 } 563 564 set_resetvec(env, cpu->cfg.resetvec); 565 566 /* Validate that MISA_MXL is set properly. */ 567 switch (env->misa_mxl_max) { 568 #ifdef TARGET_RISCV64 569 case MXL_RV64: 570 case MXL_RV128: 571 cc->gdb_core_xml_file = "riscv-64bit-cpu.xml"; 572 break; 573 #endif 574 case MXL_RV32: 575 cc->gdb_core_xml_file = "riscv-32bit-cpu.xml"; 576 break; 577 default: 578 g_assert_not_reached(); 579 } 580 assert(env->misa_mxl_max == env->misa_mxl); 581 582 /* If only MISA_EXT is unset for misa, then set it from properties */ 583 if (env->misa_ext == 0) { 584 uint32_t ext = 0; 585 586 /* Do some ISA extension error checking */ 587 if (cpu->cfg.ext_i && cpu->cfg.ext_e) { 588 error_setg(errp, 589 "I and E extensions are incompatible"); 590 return; 591 } 592 593 if (!cpu->cfg.ext_i && !cpu->cfg.ext_e) { 594 error_setg(errp, 595 "Either I or E extension must be set"); 596 return; 597 } 598 599 if (cpu->cfg.ext_g && !(cpu->cfg.ext_i & cpu->cfg.ext_m & 600 cpu->cfg.ext_a & cpu->cfg.ext_f & 601 cpu->cfg.ext_d)) { 602 warn_report("Setting G will also set IMAFD"); 603 cpu->cfg.ext_i = true; 604 cpu->cfg.ext_m = true; 605 cpu->cfg.ext_a = true; 606 cpu->cfg.ext_f = true; 607 cpu->cfg.ext_d = true; 608 } 609 610 if (cpu->cfg.ext_zdinx || cpu->cfg.ext_zhinx || 611 cpu->cfg.ext_zhinxmin) { 612 cpu->cfg.ext_zfinx = true; 613 } 614 615 if (cpu->cfg.ext_zk) { 616 cpu->cfg.ext_zkn = true; 617 cpu->cfg.ext_zkr = true; 618 cpu->cfg.ext_zkt = true; 619 } 620 621 if (cpu->cfg.ext_zkn) { 622 cpu->cfg.ext_zbkb = true; 623 cpu->cfg.ext_zbkc = true; 624 cpu->cfg.ext_zbkx = true; 625 cpu->cfg.ext_zkne = true; 626 cpu->cfg.ext_zknd = true; 627 cpu->cfg.ext_zknh = true; 628 } 629 630 if (cpu->cfg.ext_zks) { 631 cpu->cfg.ext_zbkb = true; 632 cpu->cfg.ext_zbkc = true; 633 cpu->cfg.ext_zbkx = true; 634 cpu->cfg.ext_zksed = true; 635 cpu->cfg.ext_zksh = true; 636 } 637 638 /* Set the ISA extensions, checks should have happened above */ 639 if (cpu->cfg.ext_i) { 640 ext |= RVI; 641 } 642 if (cpu->cfg.ext_e) { 643 ext |= RVE; 644 } 645 if (cpu->cfg.ext_m) { 646 ext |= RVM; 647 } 648 if (cpu->cfg.ext_a) { 649 ext |= RVA; 650 } 651 if (cpu->cfg.ext_f) { 652 ext |= RVF; 653 } 654 if (cpu->cfg.ext_d) { 655 ext |= RVD; 656 } 657 if (cpu->cfg.ext_c) { 658 ext |= RVC; 659 } 660 if (cpu->cfg.ext_s) { 661 ext |= RVS; 662 } 663 if (cpu->cfg.ext_u) { 664 ext |= RVU; 665 } 666 if (cpu->cfg.ext_h) { 667 ext |= RVH; 668 } 669 if (cpu->cfg.ext_v) { 670 int vext_version = VEXT_VERSION_1_00_0; 671 ext |= RVV; 672 if (!is_power_of_2(cpu->cfg.vlen)) { 673 error_setg(errp, 674 "Vector extension VLEN must be power of 2"); 675 return; 676 } 677 if (cpu->cfg.vlen > RV_VLEN_MAX || cpu->cfg.vlen < 128) { 678 error_setg(errp, 679 "Vector extension implementation only supports VLEN " 680 "in the range [128, %d]", RV_VLEN_MAX); 681 return; 682 } 683 if (!is_power_of_2(cpu->cfg.elen)) { 684 error_setg(errp, 685 "Vector extension ELEN must be power of 2"); 686 return; 687 } 688 if (cpu->cfg.elen > 64 || cpu->cfg.vlen < 8) { 689 error_setg(errp, 690 "Vector extension implementation only supports ELEN " 691 "in the range [8, 64]"); 692 return; 693 } 694 if (cpu->cfg.vext_spec) { 695 if (!g_strcmp0(cpu->cfg.vext_spec, "v1.0")) { 696 vext_version = VEXT_VERSION_1_00_0; 697 } else { 698 error_setg(errp, 699 "Unsupported vector spec version '%s'", 700 cpu->cfg.vext_spec); 701 return; 702 } 703 } else { 704 qemu_log("vector version is not specified, " 705 "use the default value v1.0\n"); 706 } 707 set_vext_version(env, vext_version); 708 } 709 if ((cpu->cfg.ext_zve32f || cpu->cfg.ext_zve64f) && !cpu->cfg.ext_f) { 710 error_setg(errp, "Zve32f/Zve64f extension depends upon RVF."); 711 return; 712 } 713 if (cpu->cfg.ext_j) { 714 ext |= RVJ; 715 } 716 if (cpu->cfg.ext_zfinx && ((ext & (RVF | RVD)) || cpu->cfg.ext_zfh || 717 cpu->cfg.ext_zfhmin)) { 718 error_setg(errp, 719 "'Zfinx' cannot be supported together with 'F', 'D', 'Zfh'," 720 " 'Zfhmin'"); 721 return; 722 } 723 724 set_misa(env, env->misa_mxl, ext); 725 } 726 727 riscv_cpu_register_gdb_regs_for_features(cs); 728 729 qemu_init_vcpu(cs); 730 cpu_reset(cs); 731 732 mcc->parent_realize(dev, errp); 733 } 734 735 #ifndef CONFIG_USER_ONLY 736 static void riscv_cpu_set_irq(void *opaque, int irq, int level) 737 { 738 RISCVCPU *cpu = RISCV_CPU(opaque); 739 CPURISCVState *env = &cpu->env; 740 741 if (irq < IRQ_LOCAL_MAX) { 742 switch (irq) { 743 case IRQ_U_SOFT: 744 case IRQ_S_SOFT: 745 case IRQ_VS_SOFT: 746 case IRQ_M_SOFT: 747 case IRQ_U_TIMER: 748 case IRQ_S_TIMER: 749 case IRQ_VS_TIMER: 750 case IRQ_M_TIMER: 751 case IRQ_U_EXT: 752 case IRQ_VS_EXT: 753 case IRQ_M_EXT: 754 if (kvm_enabled()) { 755 kvm_riscv_set_irq(cpu, irq, level); 756 } else { 757 riscv_cpu_update_mip(cpu, 1 << irq, BOOL_TO_MASK(level)); 758 } 759 break; 760 case IRQ_S_EXT: 761 if (kvm_enabled()) { 762 kvm_riscv_set_irq(cpu, irq, level); 763 } else { 764 env->external_seip = level; 765 riscv_cpu_update_mip(cpu, 1 << irq, 766 BOOL_TO_MASK(level | env->software_seip)); 767 } 768 break; 769 default: 770 g_assert_not_reached(); 771 } 772 } else if (irq < (IRQ_LOCAL_MAX + IRQ_LOCAL_GUEST_MAX)) { 773 /* Require H-extension for handling guest local interrupts */ 774 if (!riscv_has_ext(env, RVH)) { 775 g_assert_not_reached(); 776 } 777 778 /* Compute bit position in HGEIP CSR */ 779 irq = irq - IRQ_LOCAL_MAX + 1; 780 if (env->geilen < irq) { 781 g_assert_not_reached(); 782 } 783 784 /* Update HGEIP CSR */ 785 env->hgeip &= ~((target_ulong)1 << irq); 786 if (level) { 787 env->hgeip |= (target_ulong)1 << irq; 788 } 789 790 /* Update mip.SGEIP bit */ 791 riscv_cpu_update_mip(cpu, MIP_SGEIP, 792 BOOL_TO_MASK(!!(env->hgeie & env->hgeip))); 793 } else { 794 g_assert_not_reached(); 795 } 796 } 797 #endif /* CONFIG_USER_ONLY */ 798 799 static void riscv_cpu_init(Object *obj) 800 { 801 RISCVCPU *cpu = RISCV_CPU(obj); 802 803 cpu_set_cpustate_pointers(cpu); 804 805 #ifndef CONFIG_USER_ONLY 806 qdev_init_gpio_in(DEVICE(cpu), riscv_cpu_set_irq, 807 IRQ_LOCAL_MAX + IRQ_LOCAL_GUEST_MAX); 808 #endif /* CONFIG_USER_ONLY */ 809 } 810 811 static Property riscv_cpu_properties[] = { 812 /* Defaults for standard extensions */ 813 DEFINE_PROP_BOOL("i", RISCVCPU, cfg.ext_i, true), 814 DEFINE_PROP_BOOL("e", RISCVCPU, cfg.ext_e, false), 815 DEFINE_PROP_BOOL("g", RISCVCPU, cfg.ext_g, true), 816 DEFINE_PROP_BOOL("m", RISCVCPU, cfg.ext_m, true), 817 DEFINE_PROP_BOOL("a", RISCVCPU, cfg.ext_a, true), 818 DEFINE_PROP_BOOL("f", RISCVCPU, cfg.ext_f, true), 819 DEFINE_PROP_BOOL("d", RISCVCPU, cfg.ext_d, true), 820 DEFINE_PROP_BOOL("c", RISCVCPU, cfg.ext_c, true), 821 DEFINE_PROP_BOOL("s", RISCVCPU, cfg.ext_s, true), 822 DEFINE_PROP_BOOL("u", RISCVCPU, cfg.ext_u, true), 823 DEFINE_PROP_BOOL("v", RISCVCPU, cfg.ext_v, false), 824 DEFINE_PROP_BOOL("h", RISCVCPU, cfg.ext_h, true), 825 DEFINE_PROP_BOOL("Counters", RISCVCPU, cfg.ext_counters, true), 826 DEFINE_PROP_BOOL("Zifencei", RISCVCPU, cfg.ext_ifencei, true), 827 DEFINE_PROP_BOOL("Zicsr", RISCVCPU, cfg.ext_icsr, true), 828 DEFINE_PROP_BOOL("Zfh", RISCVCPU, cfg.ext_zfh, false), 829 DEFINE_PROP_BOOL("Zfhmin", RISCVCPU, cfg.ext_zfhmin, false), 830 DEFINE_PROP_BOOL("Zve32f", RISCVCPU, cfg.ext_zve32f, false), 831 DEFINE_PROP_BOOL("Zve64f", RISCVCPU, cfg.ext_zve64f, false), 832 DEFINE_PROP_BOOL("mmu", RISCVCPU, cfg.mmu, true), 833 DEFINE_PROP_BOOL("pmp", RISCVCPU, cfg.pmp, true), 834 DEFINE_PROP_BOOL("debug", RISCVCPU, cfg.debug, true), 835 836 DEFINE_PROP_STRING("priv_spec", RISCVCPU, cfg.priv_spec), 837 DEFINE_PROP_STRING("vext_spec", RISCVCPU, cfg.vext_spec), 838 DEFINE_PROP_UINT16("vlen", RISCVCPU, cfg.vlen, 128), 839 DEFINE_PROP_UINT16("elen", RISCVCPU, cfg.elen, 64), 840 841 DEFINE_PROP_UINT32("mvendorid", RISCVCPU, cfg.mvendorid, 0), 842 DEFINE_PROP_UINT64("marchid", RISCVCPU, cfg.marchid, RISCV_CPU_MARCHID), 843 DEFINE_PROP_UINT64("mipid", RISCVCPU, cfg.mipid, RISCV_CPU_MIPID), 844 845 DEFINE_PROP_BOOL("svinval", RISCVCPU, cfg.ext_svinval, false), 846 DEFINE_PROP_BOOL("svnapot", RISCVCPU, cfg.ext_svnapot, false), 847 DEFINE_PROP_BOOL("svpbmt", RISCVCPU, cfg.ext_svpbmt, false), 848 849 DEFINE_PROP_BOOL("zba", RISCVCPU, cfg.ext_zba, true), 850 DEFINE_PROP_BOOL("zbb", RISCVCPU, cfg.ext_zbb, true), 851 DEFINE_PROP_BOOL("zbc", RISCVCPU, cfg.ext_zbc, true), 852 DEFINE_PROP_BOOL("zbs", RISCVCPU, cfg.ext_zbs, true), 853 854 DEFINE_PROP_BOOL("zdinx", RISCVCPU, cfg.ext_zdinx, false), 855 DEFINE_PROP_BOOL("zfinx", RISCVCPU, cfg.ext_zfinx, false), 856 DEFINE_PROP_BOOL("zhinx", RISCVCPU, cfg.ext_zhinx, false), 857 DEFINE_PROP_BOOL("zhinxmin", RISCVCPU, cfg.ext_zhinxmin, false), 858 859 /* Vendor-specific custom extensions */ 860 DEFINE_PROP_BOOL("xventanacondops", RISCVCPU, cfg.ext_XVentanaCondOps, false), 861 862 /* These are experimental so mark with 'x-' */ 863 DEFINE_PROP_BOOL("x-j", RISCVCPU, cfg.ext_j, false), 864 /* ePMP 0.9.3 */ 865 DEFINE_PROP_BOOL("x-epmp", RISCVCPU, cfg.epmp, false), 866 DEFINE_PROP_BOOL("x-aia", RISCVCPU, cfg.aia, false), 867 868 DEFINE_PROP_UINT64("resetvec", RISCVCPU, cfg.resetvec, DEFAULT_RSTVEC), 869 DEFINE_PROP_END_OF_LIST(), 870 }; 871 872 static gchar *riscv_gdb_arch_name(CPUState *cs) 873 { 874 RISCVCPU *cpu = RISCV_CPU(cs); 875 CPURISCVState *env = &cpu->env; 876 877 switch (riscv_cpu_mxl(env)) { 878 case MXL_RV32: 879 return g_strdup("riscv:rv32"); 880 case MXL_RV64: 881 case MXL_RV128: 882 return g_strdup("riscv:rv64"); 883 default: 884 g_assert_not_reached(); 885 } 886 } 887 888 static const char *riscv_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) 889 { 890 RISCVCPU *cpu = RISCV_CPU(cs); 891 892 if (strcmp(xmlname, "riscv-csr.xml") == 0) { 893 return cpu->dyn_csr_xml; 894 } else if (strcmp(xmlname, "riscv-vector.xml") == 0) { 895 return cpu->dyn_vreg_xml; 896 } 897 898 return NULL; 899 } 900 901 #ifndef CONFIG_USER_ONLY 902 #include "hw/core/sysemu-cpu-ops.h" 903 904 static const struct SysemuCPUOps riscv_sysemu_ops = { 905 .get_phys_page_debug = riscv_cpu_get_phys_page_debug, 906 .write_elf64_note = riscv_cpu_write_elf64_note, 907 .write_elf32_note = riscv_cpu_write_elf32_note, 908 .legacy_vmsd = &vmstate_riscv_cpu, 909 }; 910 #endif 911 912 #include "hw/core/tcg-cpu-ops.h" 913 914 static const struct TCGCPUOps riscv_tcg_ops = { 915 .initialize = riscv_translate_init, 916 .synchronize_from_tb = riscv_cpu_synchronize_from_tb, 917 918 #ifndef CONFIG_USER_ONLY 919 .tlb_fill = riscv_cpu_tlb_fill, 920 .cpu_exec_interrupt = riscv_cpu_exec_interrupt, 921 .do_interrupt = riscv_cpu_do_interrupt, 922 .do_transaction_failed = riscv_cpu_do_transaction_failed, 923 .do_unaligned_access = riscv_cpu_do_unaligned_access, 924 .debug_excp_handler = riscv_cpu_debug_excp_handler, 925 .debug_check_breakpoint = riscv_cpu_debug_check_breakpoint, 926 .debug_check_watchpoint = riscv_cpu_debug_check_watchpoint, 927 #endif /* !CONFIG_USER_ONLY */ 928 }; 929 930 static void riscv_cpu_class_init(ObjectClass *c, void *data) 931 { 932 RISCVCPUClass *mcc = RISCV_CPU_CLASS(c); 933 CPUClass *cc = CPU_CLASS(c); 934 DeviceClass *dc = DEVICE_CLASS(c); 935 936 device_class_set_parent_realize(dc, riscv_cpu_realize, 937 &mcc->parent_realize); 938 939 device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset); 940 941 cc->class_by_name = riscv_cpu_class_by_name; 942 cc->has_work = riscv_cpu_has_work; 943 cc->dump_state = riscv_cpu_dump_state; 944 cc->set_pc = riscv_cpu_set_pc; 945 cc->gdb_read_register = riscv_cpu_gdb_read_register; 946 cc->gdb_write_register = riscv_cpu_gdb_write_register; 947 cc->gdb_num_core_regs = 33; 948 cc->gdb_stop_before_watchpoint = true; 949 cc->disas_set_info = riscv_cpu_disas_set_info; 950 #ifndef CONFIG_USER_ONLY 951 cc->sysemu_ops = &riscv_sysemu_ops; 952 #endif 953 cc->gdb_arch_name = riscv_gdb_arch_name; 954 cc->gdb_get_dynamic_xml = riscv_gdb_get_dynamic_xml; 955 cc->tcg_ops = &riscv_tcg_ops; 956 957 device_class_set_props(dc, riscv_cpu_properties); 958 } 959 960 #define ISA_EDATA_ENTRY(name, prop) {#name, cpu->cfg.prop} 961 962 static void riscv_isa_string_ext(RISCVCPU *cpu, char **isa_str, int max_str_len) 963 { 964 char *old = *isa_str; 965 char *new = *isa_str; 966 int i; 967 968 /** 969 * Here are the ordering rules of extension naming defined by RISC-V 970 * specification : 971 * 1. All extensions should be separated from other multi-letter extensions 972 * by an underscore. 973 * 2. The first letter following the 'Z' conventionally indicates the most 974 * closely related alphabetical extension category, IMAFDQLCBKJTPVH. 975 * If multiple 'Z' extensions are named, they should be ordered first 976 * by category, then alphabetically within a category. 977 * 3. Standard supervisor-level extensions (starts with 'S') should be 978 * listed after standard unprivileged extensions. If multiple 979 * supervisor-level extensions are listed, they should be ordered 980 * alphabetically. 981 * 4. Non-standard extensions (starts with 'X') must be listed after all 982 * standard extensions. They must be separated from other multi-letter 983 * extensions by an underscore. 984 */ 985 struct isa_ext_data isa_edata_arr[] = { 986 ISA_EDATA_ENTRY(zfh, ext_zfh), 987 ISA_EDATA_ENTRY(zfhmin, ext_zfhmin), 988 ISA_EDATA_ENTRY(zfinx, ext_zfinx), 989 ISA_EDATA_ENTRY(zhinx, ext_zhinx), 990 ISA_EDATA_ENTRY(zhinxmin, ext_zhinxmin), 991 ISA_EDATA_ENTRY(zdinx, ext_zdinx), 992 ISA_EDATA_ENTRY(zba, ext_zba), 993 ISA_EDATA_ENTRY(zbb, ext_zbb), 994 ISA_EDATA_ENTRY(zbc, ext_zbc), 995 ISA_EDATA_ENTRY(zbs, ext_zbs), 996 ISA_EDATA_ENTRY(zve32f, ext_zve32f), 997 ISA_EDATA_ENTRY(zve64f, ext_zve64f), 998 ISA_EDATA_ENTRY(svinval, ext_svinval), 999 ISA_EDATA_ENTRY(svnapot, ext_svnapot), 1000 ISA_EDATA_ENTRY(svpbmt, ext_svpbmt), 1001 }; 1002 1003 for (i = 0; i < ARRAY_SIZE(isa_edata_arr); i++) { 1004 if (isa_edata_arr[i].enabled) { 1005 new = g_strconcat(old, "_", isa_edata_arr[i].name, NULL); 1006 g_free(old); 1007 old = new; 1008 } 1009 } 1010 1011 *isa_str = new; 1012 } 1013 1014 char *riscv_isa_string(RISCVCPU *cpu) 1015 { 1016 int i; 1017 const size_t maxlen = sizeof("rv128") + sizeof(riscv_single_letter_exts); 1018 char *isa_str = g_new(char, maxlen); 1019 char *p = isa_str + snprintf(isa_str, maxlen, "rv%d", TARGET_LONG_BITS); 1020 for (i = 0; i < sizeof(riscv_single_letter_exts) - 1; i++) { 1021 if (cpu->env.misa_ext & RV(riscv_single_letter_exts[i])) { 1022 *p++ = qemu_tolower(riscv_single_letter_exts[i]); 1023 } 1024 } 1025 *p = '\0'; 1026 riscv_isa_string_ext(cpu, &isa_str, maxlen); 1027 return isa_str; 1028 } 1029 1030 static gint riscv_cpu_list_compare(gconstpointer a, gconstpointer b) 1031 { 1032 ObjectClass *class_a = (ObjectClass *)a; 1033 ObjectClass *class_b = (ObjectClass *)b; 1034 const char *name_a, *name_b; 1035 1036 name_a = object_class_get_name(class_a); 1037 name_b = object_class_get_name(class_b); 1038 return strcmp(name_a, name_b); 1039 } 1040 1041 static void riscv_cpu_list_entry(gpointer data, gpointer user_data) 1042 { 1043 const char *typename = object_class_get_name(OBJECT_CLASS(data)); 1044 int len = strlen(typename) - strlen(RISCV_CPU_TYPE_SUFFIX); 1045 1046 qemu_printf("%.*s\n", len, typename); 1047 } 1048 1049 void riscv_cpu_list(void) 1050 { 1051 GSList *list; 1052 1053 list = object_class_get_list(TYPE_RISCV_CPU, false); 1054 list = g_slist_sort(list, riscv_cpu_list_compare); 1055 g_slist_foreach(list, riscv_cpu_list_entry, NULL); 1056 g_slist_free(list); 1057 } 1058 1059 #define DEFINE_CPU(type_name, initfn) \ 1060 { \ 1061 .name = type_name, \ 1062 .parent = TYPE_RISCV_CPU, \ 1063 .instance_init = initfn \ 1064 } 1065 1066 static const TypeInfo riscv_cpu_type_infos[] = { 1067 { 1068 .name = TYPE_RISCV_CPU, 1069 .parent = TYPE_CPU, 1070 .instance_size = sizeof(RISCVCPU), 1071 .instance_align = __alignof__(RISCVCPU), 1072 .instance_init = riscv_cpu_init, 1073 .abstract = true, 1074 .class_size = sizeof(RISCVCPUClass), 1075 .class_init = riscv_cpu_class_init, 1076 }, 1077 DEFINE_CPU(TYPE_RISCV_CPU_ANY, riscv_any_cpu_init), 1078 #if defined(CONFIG_KVM) 1079 DEFINE_CPU(TYPE_RISCV_CPU_HOST, riscv_host_cpu_init), 1080 #endif 1081 #if defined(TARGET_RISCV32) 1082 DEFINE_CPU(TYPE_RISCV_CPU_BASE32, rv32_base_cpu_init), 1083 DEFINE_CPU(TYPE_RISCV_CPU_IBEX, rv32_ibex_cpu_init), 1084 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31, rv32_sifive_e_cpu_init), 1085 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34, rv32_imafcu_nommu_cpu_init), 1086 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34, rv32_sifive_u_cpu_init), 1087 #elif defined(TARGET_RISCV64) 1088 DEFINE_CPU(TYPE_RISCV_CPU_BASE64, rv64_base_cpu_init), 1089 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51, rv64_sifive_e_cpu_init), 1090 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54, rv64_sifive_u_cpu_init), 1091 DEFINE_CPU(TYPE_RISCV_CPU_SHAKTI_C, rv64_sifive_u_cpu_init), 1092 DEFINE_CPU(TYPE_RISCV_CPU_BASE128, rv128_base_cpu_init), 1093 #endif 1094 }; 1095 1096 DEFINE_TYPES(riscv_cpu_type_infos) 1097