1 /* 2 * QEMU RISC-V CPU 3 * 4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5 * Copyright (c) 2017-2018 SiFive, Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify it 8 * under the terms and conditions of the GNU General Public License, 9 * version 2 or later, as published by the Free Software Foundation. 10 * 11 * This program is distributed in the hope it will be useful, but WITHOUT 12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 14 * more details. 15 * 16 * You should have received a copy of the GNU General Public License along with 17 * this program. If not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "qemu/qemu-print.h" 22 #include "qemu/ctype.h" 23 #include "qemu/log.h" 24 #include "cpu.h" 25 #include "internals.h" 26 #include "exec/exec-all.h" 27 #include "qapi/error.h" 28 #include "qemu/error-report.h" 29 #include "hw/qdev-properties.h" 30 #include "migration/vmstate.h" 31 #include "fpu/softfloat-helpers.h" 32 33 /* RISC-V CPU definitions */ 34 35 static const char riscv_exts[26] = "IEMAFDQCLBJTPVNSUHKORWXYZG"; 36 37 const char * const riscv_int_regnames[] = { 38 "x0/zero", "x1/ra", "x2/sp", "x3/gp", "x4/tp", "x5/t0", "x6/t1", 39 "x7/t2", "x8/s0", "x9/s1", "x10/a0", "x11/a1", "x12/a2", "x13/a3", 40 "x14/a4", "x15/a5", "x16/a6", "x17/a7", "x18/s2", "x19/s3", "x20/s4", 41 "x21/s5", "x22/s6", "x23/s7", "x24/s8", "x25/s9", "x26/s10", "x27/s11", 42 "x28/t3", "x29/t4", "x30/t5", "x31/t6" 43 }; 44 45 const char * const riscv_fpr_regnames[] = { 46 "f0/ft0", "f1/ft1", "f2/ft2", "f3/ft3", "f4/ft4", "f5/ft5", 47 "f6/ft6", "f7/ft7", "f8/fs0", "f9/fs1", "f10/fa0", "f11/fa1", 48 "f12/fa2", "f13/fa3", "f14/fa4", "f15/fa5", "f16/fa6", "f17/fa7", 49 "f18/fs2", "f19/fs3", "f20/fs4", "f21/fs5", "f22/fs6", "f23/fs7", 50 "f24/fs8", "f25/fs9", "f26/fs10", "f27/fs11", "f28/ft8", "f29/ft9", 51 "f30/ft10", "f31/ft11" 52 }; 53 54 static const char * const riscv_excp_names[] = { 55 "misaligned_fetch", 56 "fault_fetch", 57 "illegal_instruction", 58 "breakpoint", 59 "misaligned_load", 60 "fault_load", 61 "misaligned_store", 62 "fault_store", 63 "user_ecall", 64 "supervisor_ecall", 65 "hypervisor_ecall", 66 "machine_ecall", 67 "exec_page_fault", 68 "load_page_fault", 69 "reserved", 70 "store_page_fault", 71 "reserved", 72 "reserved", 73 "reserved", 74 "reserved", 75 "guest_exec_page_fault", 76 "guest_load_page_fault", 77 "reserved", 78 "guest_store_page_fault", 79 }; 80 81 static const char * const riscv_intr_names[] = { 82 "u_software", 83 "s_software", 84 "vs_software", 85 "m_software", 86 "u_timer", 87 "s_timer", 88 "vs_timer", 89 "m_timer", 90 "u_external", 91 "s_external", 92 "vs_external", 93 "m_external", 94 "reserved", 95 "reserved", 96 "reserved", 97 "reserved" 98 }; 99 100 const char *riscv_cpu_get_trap_name(target_ulong cause, bool async) 101 { 102 if (async) { 103 return (cause < ARRAY_SIZE(riscv_intr_names)) ? 104 riscv_intr_names[cause] : "(unknown)"; 105 } else { 106 return (cause < ARRAY_SIZE(riscv_excp_names)) ? 107 riscv_excp_names[cause] : "(unknown)"; 108 } 109 } 110 111 bool riscv_cpu_is_32bit(CPURISCVState *env) 112 { 113 if (env->misa & RV64) { 114 return false; 115 } 116 117 return true; 118 } 119 120 static void set_misa(CPURISCVState *env, target_ulong misa) 121 { 122 env->misa_mask = env->misa = misa; 123 } 124 125 static void set_priv_version(CPURISCVState *env, int priv_ver) 126 { 127 env->priv_ver = priv_ver; 128 } 129 130 static void set_vext_version(CPURISCVState *env, int vext_ver) 131 { 132 env->vext_ver = vext_ver; 133 } 134 135 static void set_feature(CPURISCVState *env, int feature) 136 { 137 env->features |= (1ULL << feature); 138 } 139 140 static void set_resetvec(CPURISCVState *env, target_ulong resetvec) 141 { 142 #ifndef CONFIG_USER_ONLY 143 env->resetvec = resetvec; 144 #endif 145 } 146 147 static void riscv_any_cpu_init(Object *obj) 148 { 149 CPURISCVState *env = &RISCV_CPU(obj)->env; 150 #if defined(TARGET_RISCV32) 151 set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVD | RVC | RVU); 152 #elif defined(TARGET_RISCV64) 153 set_misa(env, RV64 | RVI | RVM | RVA | RVF | RVD | RVC | RVU); 154 #endif 155 set_priv_version(env, PRIV_VERSION_1_11_0); 156 } 157 158 #if defined(TARGET_RISCV64) 159 static void rv64_base_cpu_init(Object *obj) 160 { 161 CPURISCVState *env = &RISCV_CPU(obj)->env; 162 /* We set this in the realise function */ 163 set_misa(env, RV64); 164 } 165 166 static void rv64_sifive_u_cpu_init(Object *obj) 167 { 168 CPURISCVState *env = &RISCV_CPU(obj)->env; 169 set_misa(env, RV64 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 170 set_priv_version(env, PRIV_VERSION_1_10_0); 171 } 172 173 static void rv64_sifive_e_cpu_init(Object *obj) 174 { 175 CPURISCVState *env = &RISCV_CPU(obj)->env; 176 set_misa(env, RV64 | RVI | RVM | RVA | RVC | RVU); 177 set_priv_version(env, PRIV_VERSION_1_10_0); 178 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 179 } 180 #else 181 static void rv32_base_cpu_init(Object *obj) 182 { 183 CPURISCVState *env = &RISCV_CPU(obj)->env; 184 /* We set this in the realise function */ 185 set_misa(env, RV32); 186 } 187 188 static void rv32_sifive_u_cpu_init(Object *obj) 189 { 190 CPURISCVState *env = &RISCV_CPU(obj)->env; 191 set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVD | RVC | RVS | RVU); 192 set_priv_version(env, PRIV_VERSION_1_10_0); 193 } 194 195 static void rv32_sifive_e_cpu_init(Object *obj) 196 { 197 CPURISCVState *env = &RISCV_CPU(obj)->env; 198 set_misa(env, RV32 | RVI | RVM | RVA | RVC | RVU); 199 set_priv_version(env, PRIV_VERSION_1_10_0); 200 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 201 } 202 203 static void rv32_ibex_cpu_init(Object *obj) 204 { 205 CPURISCVState *env = &RISCV_CPU(obj)->env; 206 set_misa(env, RV32 | RVI | RVM | RVC | RVU); 207 set_priv_version(env, PRIV_VERSION_1_10_0); 208 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 209 qdev_prop_set_bit(DEVICE(obj), "x-epmp", true); 210 } 211 212 static void rv32_imafcu_nommu_cpu_init(Object *obj) 213 { 214 CPURISCVState *env = &RISCV_CPU(obj)->env; 215 set_misa(env, RV32 | RVI | RVM | RVA | RVF | RVC | RVU); 216 set_priv_version(env, PRIV_VERSION_1_10_0); 217 set_resetvec(env, DEFAULT_RSTVEC); 218 qdev_prop_set_bit(DEVICE(obj), "mmu", false); 219 } 220 #endif 221 222 static ObjectClass *riscv_cpu_class_by_name(const char *cpu_model) 223 { 224 ObjectClass *oc; 225 char *typename; 226 char **cpuname; 227 228 cpuname = g_strsplit(cpu_model, ",", 1); 229 typename = g_strdup_printf(RISCV_CPU_TYPE_NAME("%s"), cpuname[0]); 230 oc = object_class_by_name(typename); 231 g_strfreev(cpuname); 232 g_free(typename); 233 if (!oc || !object_class_dynamic_cast(oc, TYPE_RISCV_CPU) || 234 object_class_is_abstract(oc)) { 235 return NULL; 236 } 237 return oc; 238 } 239 240 static void riscv_cpu_dump_state(CPUState *cs, FILE *f, int flags) 241 { 242 RISCVCPU *cpu = RISCV_CPU(cs); 243 CPURISCVState *env = &cpu->env; 244 int i; 245 246 #if !defined(CONFIG_USER_ONLY) 247 if (riscv_has_ext(env, RVH)) { 248 qemu_fprintf(f, " %s %d\n", "V = ", riscv_cpu_virt_enabled(env)); 249 } 250 #endif 251 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "pc ", env->pc); 252 #ifndef CONFIG_USER_ONLY 253 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mhartid ", env->mhartid); 254 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatus ", (target_ulong)env->mstatus); 255 if (riscv_cpu_is_32bit(env)) { 256 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mstatush ", 257 (target_ulong)(env->mstatus >> 32)); 258 } 259 if (riscv_has_ext(env, RVH)) { 260 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hstatus ", env->hstatus); 261 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsstatus ", 262 (target_ulong)env->vsstatus); 263 } 264 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mip ", env->mip); 265 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mie ", env->mie); 266 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mideleg ", env->mideleg); 267 if (riscv_has_ext(env, RVH)) { 268 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hideleg ", env->hideleg); 269 } 270 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "medeleg ", env->medeleg); 271 if (riscv_has_ext(env, RVH)) { 272 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "hedeleg ", env->hedeleg); 273 } 274 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtvec ", env->mtvec); 275 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stvec ", env->stvec); 276 if (riscv_has_ext(env, RVH)) { 277 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vstvec ", env->vstvec); 278 } 279 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mepc ", env->mepc); 280 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "sepc ", env->sepc); 281 if (riscv_has_ext(env, RVH)) { 282 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vsepc ", env->vsepc); 283 } 284 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mcause ", env->mcause); 285 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "scause ", env->scause); 286 if (riscv_has_ext(env, RVH)) { 287 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "vscause ", env->vscause); 288 } 289 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval ", env->mtval); 290 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "stval ", env->stval); 291 if (riscv_has_ext(env, RVH)) { 292 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "htval ", env->htval); 293 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mtval2 ", env->mtval2); 294 } 295 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "mscratch", env->mscratch); 296 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "sscratch", env->sscratch); 297 qemu_fprintf(f, " %s " TARGET_FMT_lx "\n", "satp ", env->satp); 298 #endif 299 300 for (i = 0; i < 32; i++) { 301 qemu_fprintf(f, " %s " TARGET_FMT_lx, 302 riscv_int_regnames[i], env->gpr[i]); 303 if ((i & 3) == 3) { 304 qemu_fprintf(f, "\n"); 305 } 306 } 307 if (flags & CPU_DUMP_FPU) { 308 for (i = 0; i < 32; i++) { 309 qemu_fprintf(f, " %s %016" PRIx64, 310 riscv_fpr_regnames[i], env->fpr[i]); 311 if ((i & 3) == 3) { 312 qemu_fprintf(f, "\n"); 313 } 314 } 315 } 316 } 317 318 static void riscv_cpu_set_pc(CPUState *cs, vaddr value) 319 { 320 RISCVCPU *cpu = RISCV_CPU(cs); 321 CPURISCVState *env = &cpu->env; 322 env->pc = value; 323 } 324 325 static void riscv_cpu_synchronize_from_tb(CPUState *cs, 326 const TranslationBlock *tb) 327 { 328 RISCVCPU *cpu = RISCV_CPU(cs); 329 CPURISCVState *env = &cpu->env; 330 env->pc = tb->pc; 331 } 332 333 static bool riscv_cpu_has_work(CPUState *cs) 334 { 335 #ifndef CONFIG_USER_ONLY 336 RISCVCPU *cpu = RISCV_CPU(cs); 337 CPURISCVState *env = &cpu->env; 338 /* 339 * Definition of the WFI instruction requires it to ignore the privilege 340 * mode and delegation registers, but respect individual enables 341 */ 342 return (env->mip & env->mie) != 0; 343 #else 344 return true; 345 #endif 346 } 347 348 void restore_state_to_opc(CPURISCVState *env, TranslationBlock *tb, 349 target_ulong *data) 350 { 351 env->pc = data[0]; 352 } 353 354 static void riscv_cpu_reset(DeviceState *dev) 355 { 356 CPUState *cs = CPU(dev); 357 RISCVCPU *cpu = RISCV_CPU(cs); 358 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(cpu); 359 CPURISCVState *env = &cpu->env; 360 361 mcc->parent_reset(dev); 362 #ifndef CONFIG_USER_ONLY 363 env->priv = PRV_M; 364 env->mstatus &= ~(MSTATUS_MIE | MSTATUS_MPRV); 365 env->mcause = 0; 366 env->pc = env->resetvec; 367 env->two_stage_lookup = false; 368 #endif 369 cs->exception_index = RISCV_EXCP_NONE; 370 env->load_res = -1; 371 set_default_nan_mode(1, &env->fp_status); 372 } 373 374 static void riscv_cpu_disas_set_info(CPUState *s, disassemble_info *info) 375 { 376 RISCVCPU *cpu = RISCV_CPU(s); 377 if (riscv_cpu_is_32bit(&cpu->env)) { 378 info->print_insn = print_insn_riscv32; 379 } else { 380 info->print_insn = print_insn_riscv64; 381 } 382 } 383 384 static void riscv_cpu_realize(DeviceState *dev, Error **errp) 385 { 386 CPUState *cs = CPU(dev); 387 RISCVCPU *cpu = RISCV_CPU(dev); 388 CPURISCVState *env = &cpu->env; 389 RISCVCPUClass *mcc = RISCV_CPU_GET_CLASS(dev); 390 int priv_version = PRIV_VERSION_1_11_0; 391 int vext_version = VEXT_VERSION_0_07_1; 392 target_ulong target_misa = env->misa; 393 Error *local_err = NULL; 394 395 cpu_exec_realizefn(cs, &local_err); 396 if (local_err != NULL) { 397 error_propagate(errp, local_err); 398 return; 399 } 400 401 if (cpu->cfg.priv_spec) { 402 if (!g_strcmp0(cpu->cfg.priv_spec, "v1.11.0")) { 403 priv_version = PRIV_VERSION_1_11_0; 404 } else if (!g_strcmp0(cpu->cfg.priv_spec, "v1.10.0")) { 405 priv_version = PRIV_VERSION_1_10_0; 406 } else { 407 error_setg(errp, 408 "Unsupported privilege spec version '%s'", 409 cpu->cfg.priv_spec); 410 return; 411 } 412 } 413 414 set_priv_version(env, priv_version); 415 set_vext_version(env, vext_version); 416 417 if (cpu->cfg.mmu) { 418 set_feature(env, RISCV_FEATURE_MMU); 419 } 420 421 if (cpu->cfg.pmp) { 422 set_feature(env, RISCV_FEATURE_PMP); 423 424 /* 425 * Enhanced PMP should only be available 426 * on harts with PMP support 427 */ 428 if (cpu->cfg.epmp) { 429 set_feature(env, RISCV_FEATURE_EPMP); 430 } 431 } 432 433 set_resetvec(env, cpu->cfg.resetvec); 434 435 /* If only XLEN is set for misa, then set misa from properties */ 436 if (env->misa == RV32 || env->misa == RV64) { 437 /* Do some ISA extension error checking */ 438 if (cpu->cfg.ext_i && cpu->cfg.ext_e) { 439 error_setg(errp, 440 "I and E extensions are incompatible"); 441 return; 442 } 443 444 if (!cpu->cfg.ext_i && !cpu->cfg.ext_e) { 445 error_setg(errp, 446 "Either I or E extension must be set"); 447 return; 448 } 449 450 if (cpu->cfg.ext_g && !(cpu->cfg.ext_i & cpu->cfg.ext_m & 451 cpu->cfg.ext_a & cpu->cfg.ext_f & 452 cpu->cfg.ext_d)) { 453 warn_report("Setting G will also set IMAFD"); 454 cpu->cfg.ext_i = true; 455 cpu->cfg.ext_m = true; 456 cpu->cfg.ext_a = true; 457 cpu->cfg.ext_f = true; 458 cpu->cfg.ext_d = true; 459 } 460 461 /* Set the ISA extensions, checks should have happened above */ 462 if (cpu->cfg.ext_i) { 463 target_misa |= RVI; 464 } 465 if (cpu->cfg.ext_e) { 466 target_misa |= RVE; 467 } 468 if (cpu->cfg.ext_m) { 469 target_misa |= RVM; 470 } 471 if (cpu->cfg.ext_a) { 472 target_misa |= RVA; 473 } 474 if (cpu->cfg.ext_f) { 475 target_misa |= RVF; 476 } 477 if (cpu->cfg.ext_d) { 478 target_misa |= RVD; 479 } 480 if (cpu->cfg.ext_c) { 481 target_misa |= RVC; 482 } 483 if (cpu->cfg.ext_s) { 484 target_misa |= RVS; 485 } 486 if (cpu->cfg.ext_u) { 487 target_misa |= RVU; 488 } 489 if (cpu->cfg.ext_h) { 490 target_misa |= RVH; 491 } 492 if (cpu->cfg.ext_b) { 493 target_misa |= RVB; 494 } 495 if (cpu->cfg.ext_v) { 496 target_misa |= RVV; 497 if (!is_power_of_2(cpu->cfg.vlen)) { 498 error_setg(errp, 499 "Vector extension VLEN must be power of 2"); 500 return; 501 } 502 if (cpu->cfg.vlen > RV_VLEN_MAX || cpu->cfg.vlen < 128) { 503 error_setg(errp, 504 "Vector extension implementation only supports VLEN " 505 "in the range [128, %d]", RV_VLEN_MAX); 506 return; 507 } 508 if (!is_power_of_2(cpu->cfg.elen)) { 509 error_setg(errp, 510 "Vector extension ELEN must be power of 2"); 511 return; 512 } 513 if (cpu->cfg.elen > 64 || cpu->cfg.vlen < 8) { 514 error_setg(errp, 515 "Vector extension implementation only supports ELEN " 516 "in the range [8, 64]"); 517 return; 518 } 519 if (cpu->cfg.vext_spec) { 520 if (!g_strcmp0(cpu->cfg.vext_spec, "v0.7.1")) { 521 vext_version = VEXT_VERSION_0_07_1; 522 } else { 523 error_setg(errp, 524 "Unsupported vector spec version '%s'", 525 cpu->cfg.vext_spec); 526 return; 527 } 528 } else { 529 qemu_log("vector version is not specified, " 530 "use the default value v0.7.1\n"); 531 } 532 set_vext_version(env, vext_version); 533 } 534 535 set_misa(env, target_misa); 536 } 537 538 riscv_cpu_register_gdb_regs_for_features(cs); 539 540 qemu_init_vcpu(cs); 541 cpu_reset(cs); 542 543 mcc->parent_realize(dev, errp); 544 } 545 546 static void riscv_cpu_init(Object *obj) 547 { 548 RISCVCPU *cpu = RISCV_CPU(obj); 549 550 cpu_set_cpustate_pointers(cpu); 551 } 552 553 static Property riscv_cpu_properties[] = { 554 DEFINE_PROP_BOOL("i", RISCVCPU, cfg.ext_i, true), 555 DEFINE_PROP_BOOL("e", RISCVCPU, cfg.ext_e, false), 556 DEFINE_PROP_BOOL("g", RISCVCPU, cfg.ext_g, true), 557 DEFINE_PROP_BOOL("m", RISCVCPU, cfg.ext_m, true), 558 DEFINE_PROP_BOOL("a", RISCVCPU, cfg.ext_a, true), 559 DEFINE_PROP_BOOL("f", RISCVCPU, cfg.ext_f, true), 560 DEFINE_PROP_BOOL("d", RISCVCPU, cfg.ext_d, true), 561 DEFINE_PROP_BOOL("c", RISCVCPU, cfg.ext_c, true), 562 DEFINE_PROP_BOOL("s", RISCVCPU, cfg.ext_s, true), 563 DEFINE_PROP_BOOL("u", RISCVCPU, cfg.ext_u, true), 564 /* This is experimental so mark with 'x-' */ 565 DEFINE_PROP_BOOL("x-b", RISCVCPU, cfg.ext_b, false), 566 DEFINE_PROP_BOOL("x-h", RISCVCPU, cfg.ext_h, false), 567 DEFINE_PROP_BOOL("x-v", RISCVCPU, cfg.ext_v, false), 568 DEFINE_PROP_BOOL("Counters", RISCVCPU, cfg.ext_counters, true), 569 DEFINE_PROP_BOOL("Zifencei", RISCVCPU, cfg.ext_ifencei, true), 570 DEFINE_PROP_BOOL("Zicsr", RISCVCPU, cfg.ext_icsr, true), 571 DEFINE_PROP_STRING("priv_spec", RISCVCPU, cfg.priv_spec), 572 DEFINE_PROP_STRING("vext_spec", RISCVCPU, cfg.vext_spec), 573 DEFINE_PROP_UINT16("vlen", RISCVCPU, cfg.vlen, 128), 574 DEFINE_PROP_UINT16("elen", RISCVCPU, cfg.elen, 64), 575 DEFINE_PROP_BOOL("mmu", RISCVCPU, cfg.mmu, true), 576 DEFINE_PROP_BOOL("pmp", RISCVCPU, cfg.pmp, true), 577 DEFINE_PROP_BOOL("x-epmp", RISCVCPU, cfg.epmp, false), 578 579 DEFINE_PROP_UINT64("resetvec", RISCVCPU, cfg.resetvec, DEFAULT_RSTVEC), 580 DEFINE_PROP_END_OF_LIST(), 581 }; 582 583 static gchar *riscv_gdb_arch_name(CPUState *cs) 584 { 585 RISCVCPU *cpu = RISCV_CPU(cs); 586 CPURISCVState *env = &cpu->env; 587 588 if (riscv_cpu_is_32bit(env)) { 589 return g_strdup("riscv:rv32"); 590 } else { 591 return g_strdup("riscv:rv64"); 592 } 593 } 594 595 static const char *riscv_gdb_get_dynamic_xml(CPUState *cs, const char *xmlname) 596 { 597 RISCVCPU *cpu = RISCV_CPU(cs); 598 599 if (strcmp(xmlname, "riscv-csr.xml") == 0) { 600 return cpu->dyn_csr_xml; 601 } 602 603 return NULL; 604 } 605 606 #ifndef CONFIG_USER_ONLY 607 #include "hw/core/sysemu-cpu-ops.h" 608 609 static const struct SysemuCPUOps riscv_sysemu_ops = { 610 .get_phys_page_debug = riscv_cpu_get_phys_page_debug, 611 .write_elf64_note = riscv_cpu_write_elf64_note, 612 .write_elf32_note = riscv_cpu_write_elf32_note, 613 .legacy_vmsd = &vmstate_riscv_cpu, 614 }; 615 #endif 616 617 #include "hw/core/tcg-cpu-ops.h" 618 619 static const struct TCGCPUOps riscv_tcg_ops = { 620 .initialize = riscv_translate_init, 621 .synchronize_from_tb = riscv_cpu_synchronize_from_tb, 622 .cpu_exec_interrupt = riscv_cpu_exec_interrupt, 623 .tlb_fill = riscv_cpu_tlb_fill, 624 625 #ifndef CONFIG_USER_ONLY 626 .do_interrupt = riscv_cpu_do_interrupt, 627 .do_transaction_failed = riscv_cpu_do_transaction_failed, 628 .do_unaligned_access = riscv_cpu_do_unaligned_access, 629 #endif /* !CONFIG_USER_ONLY */ 630 }; 631 632 static void riscv_cpu_class_init(ObjectClass *c, void *data) 633 { 634 RISCVCPUClass *mcc = RISCV_CPU_CLASS(c); 635 CPUClass *cc = CPU_CLASS(c); 636 DeviceClass *dc = DEVICE_CLASS(c); 637 638 device_class_set_parent_realize(dc, riscv_cpu_realize, 639 &mcc->parent_realize); 640 641 device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset); 642 643 cc->class_by_name = riscv_cpu_class_by_name; 644 cc->has_work = riscv_cpu_has_work; 645 cc->dump_state = riscv_cpu_dump_state; 646 cc->set_pc = riscv_cpu_set_pc; 647 cc->gdb_read_register = riscv_cpu_gdb_read_register; 648 cc->gdb_write_register = riscv_cpu_gdb_write_register; 649 cc->gdb_num_core_regs = 33; 650 #if defined(TARGET_RISCV32) 651 cc->gdb_core_xml_file = "riscv-32bit-cpu.xml"; 652 #elif defined(TARGET_RISCV64) 653 cc->gdb_core_xml_file = "riscv-64bit-cpu.xml"; 654 #endif 655 cc->gdb_stop_before_watchpoint = true; 656 cc->disas_set_info = riscv_cpu_disas_set_info; 657 #ifndef CONFIG_USER_ONLY 658 cc->sysemu_ops = &riscv_sysemu_ops; 659 #endif 660 cc->gdb_arch_name = riscv_gdb_arch_name; 661 cc->gdb_get_dynamic_xml = riscv_gdb_get_dynamic_xml; 662 cc->tcg_ops = &riscv_tcg_ops; 663 664 device_class_set_props(dc, riscv_cpu_properties); 665 } 666 667 char *riscv_isa_string(RISCVCPU *cpu) 668 { 669 int i; 670 const size_t maxlen = sizeof("rv128") + sizeof(riscv_exts) + 1; 671 char *isa_str = g_new(char, maxlen); 672 char *p = isa_str + snprintf(isa_str, maxlen, "rv%d", TARGET_LONG_BITS); 673 for (i = 0; i < sizeof(riscv_exts); i++) { 674 if (cpu->env.misa & RV(riscv_exts[i])) { 675 *p++ = qemu_tolower(riscv_exts[i]); 676 } 677 } 678 *p = '\0'; 679 return isa_str; 680 } 681 682 static gint riscv_cpu_list_compare(gconstpointer a, gconstpointer b) 683 { 684 ObjectClass *class_a = (ObjectClass *)a; 685 ObjectClass *class_b = (ObjectClass *)b; 686 const char *name_a, *name_b; 687 688 name_a = object_class_get_name(class_a); 689 name_b = object_class_get_name(class_b); 690 return strcmp(name_a, name_b); 691 } 692 693 static void riscv_cpu_list_entry(gpointer data, gpointer user_data) 694 { 695 const char *typename = object_class_get_name(OBJECT_CLASS(data)); 696 int len = strlen(typename) - strlen(RISCV_CPU_TYPE_SUFFIX); 697 698 qemu_printf("%.*s\n", len, typename); 699 } 700 701 void riscv_cpu_list(void) 702 { 703 GSList *list; 704 705 list = object_class_get_list(TYPE_RISCV_CPU, false); 706 list = g_slist_sort(list, riscv_cpu_list_compare); 707 g_slist_foreach(list, riscv_cpu_list_entry, NULL); 708 g_slist_free(list); 709 } 710 711 #define DEFINE_CPU(type_name, initfn) \ 712 { \ 713 .name = type_name, \ 714 .parent = TYPE_RISCV_CPU, \ 715 .instance_init = initfn \ 716 } 717 718 static const TypeInfo riscv_cpu_type_infos[] = { 719 { 720 .name = TYPE_RISCV_CPU, 721 .parent = TYPE_CPU, 722 .instance_size = sizeof(RISCVCPU), 723 .instance_align = __alignof__(RISCVCPU), 724 .instance_init = riscv_cpu_init, 725 .abstract = true, 726 .class_size = sizeof(RISCVCPUClass), 727 .class_init = riscv_cpu_class_init, 728 }, 729 DEFINE_CPU(TYPE_RISCV_CPU_ANY, riscv_any_cpu_init), 730 #if defined(TARGET_RISCV32) 731 DEFINE_CPU(TYPE_RISCV_CPU_BASE32, rv32_base_cpu_init), 732 DEFINE_CPU(TYPE_RISCV_CPU_IBEX, rv32_ibex_cpu_init), 733 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E31, rv32_sifive_e_cpu_init), 734 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E34, rv32_imafcu_nommu_cpu_init), 735 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U34, rv32_sifive_u_cpu_init), 736 #elif defined(TARGET_RISCV64) 737 DEFINE_CPU(TYPE_RISCV_CPU_BASE64, rv64_base_cpu_init), 738 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51, rv64_sifive_e_cpu_init), 739 DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_U54, rv64_sifive_u_cpu_init), 740 DEFINE_CPU(TYPE_RISCV_CPU_SHAKTI_C, rv64_sifive_u_cpu_init), 741 #endif 742 }; 743 744 DEFINE_TYPES(riscv_cpu_type_infos) 745