xref: /openbmc/qemu/target/ppc/misc_helper.c (revision e6e102b9)
1 /*
2  * Miscellaneous PowerPC emulation helpers for QEMU.
3  *
4  *  Copyright (c) 2003-2007 Jocelyn Mayer
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2.1 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include "qemu/osdep.h"
21 #include "qemu/log.h"
22 #include "cpu.h"
23 #include "exec/exec-all.h"
24 #include "exec/helper-proto.h"
25 #include "qemu/error-report.h"
26 #include "qemu/main-loop.h"
27 #include "mmu-book3s-v3.h"
28 #include "hw/ppc/ppc.h"
29 
30 #include "helper_regs.h"
31 
32 /*****************************************************************************/
33 /* SPR accesses */
34 void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn)
35 {
36     qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn,
37              env->spr[sprn]);
38 }
39 
40 void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn)
41 {
42     qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn,
43              env->spr[sprn]);
44 }
45 
46 void helper_spr_core_write_generic(CPUPPCState *env, uint32_t sprn,
47                                    target_ulong val)
48 {
49     CPUState *cs = env_cpu(env);
50     CPUState *ccs;
51     uint32_t nr_threads = cs->nr_threads;
52 
53     if (nr_threads == 1) {
54         env->spr[sprn] = val;
55         return;
56     }
57 
58     THREAD_SIBLING_FOREACH(cs, ccs) {
59         CPUPPCState *cenv = &POWERPC_CPU(ccs)->env;
60         cenv->spr[sprn] = val;
61     }
62 }
63 
64 void helper_spr_write_CTRL(CPUPPCState *env, uint32_t sprn,
65                            target_ulong val)
66 {
67     CPUState *cs = env_cpu(env);
68     CPUState *ccs;
69     uint32_t run = val & 1;
70     uint32_t ts, ts_mask;
71 
72     assert(sprn == SPR_CTRL);
73 
74     env->spr[sprn] &= ~1U;
75     env->spr[sprn] |= run;
76 
77     ts_mask = ~(1U << (8 + env->spr[SPR_TIR]));
78     ts = run << (8 + env->spr[SPR_TIR]);
79 
80     THREAD_SIBLING_FOREACH(cs, ccs) {
81         CPUPPCState *cenv = &POWERPC_CPU(ccs)->env;
82 
83         cenv->spr[sprn] &= ts_mask;
84         cenv->spr[sprn] |= ts;
85     }
86 }
87 
88 
89 #ifdef TARGET_PPC64
90 static void raise_hv_fu_exception(CPUPPCState *env, uint32_t bit,
91                                   const char *caller, uint32_t cause,
92                                   uintptr_t raddr)
93 {
94     qemu_log_mask(CPU_LOG_INT, "HV Facility %d is unavailable (%s)\n",
95                   bit, caller);
96 
97     env->spr[SPR_HFSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
98 
99     raise_exception_err_ra(env, POWERPC_EXCP_HV_FU, cause, raddr);
100 }
101 
102 static void raise_fu_exception(CPUPPCState *env, uint32_t bit,
103                                uint32_t sprn, uint32_t cause,
104                                uintptr_t raddr)
105 {
106     qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit);
107 
108     env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS);
109     cause &= FSCR_IC_MASK;
110     env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS;
111 
112     raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr);
113 }
114 #endif
115 
116 void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit,
117                                  const char *caller, uint32_t cause)
118 {
119 #ifdef TARGET_PPC64
120     if ((env->msr_mask & MSR_HVB) && !FIELD_EX64(env->msr, MSR, HV) &&
121                                      !(env->spr[SPR_HFSCR] & (1UL << bit))) {
122         raise_hv_fu_exception(env, bit, caller, cause, GETPC());
123     }
124 #endif
125 }
126 
127 void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit,
128                                 uint32_t sprn, uint32_t cause)
129 {
130 #ifdef TARGET_PPC64
131     if (env->spr[SPR_FSCR] & (1ULL << bit)) {
132         /* Facility is enabled, continue */
133         return;
134     }
135     raise_fu_exception(env, bit, sprn, cause, GETPC());
136 #endif
137 }
138 
139 void helper_msr_facility_check(CPUPPCState *env, uint32_t bit,
140                                uint32_t sprn, uint32_t cause)
141 {
142 #ifdef TARGET_PPC64
143     if (env->msr & (1ULL << bit)) {
144         /* Facility is enabled, continue */
145         return;
146     }
147     raise_fu_exception(env, bit, sprn, cause, GETPC());
148 #endif
149 }
150 
151 #if !defined(CONFIG_USER_ONLY)
152 
153 #ifdef TARGET_PPC64
154 static void helper_mmcr0_facility_check(CPUPPCState *env, uint32_t bit,
155                                  uint32_t sprn, uint32_t cause)
156 {
157     if (FIELD_EX64(env->msr, MSR, PR) &&
158         !(env->spr[SPR_POWER_MMCR0] & (1ULL << bit))) {
159         raise_fu_exception(env, bit, sprn, cause, GETPC());
160     }
161 }
162 #endif
163 
164 void helper_store_sdr1(CPUPPCState *env, target_ulong val)
165 {
166     if (env->spr[SPR_SDR1] != val) {
167         ppc_store_sdr1(env, val);
168         tlb_flush(env_cpu(env));
169     }
170 }
171 
172 #if defined(TARGET_PPC64)
173 void helper_store_ptcr(CPUPPCState *env, target_ulong val)
174 {
175     if (env->spr[SPR_PTCR] != val) {
176         CPUState *cs = env_cpu(env);
177         PowerPCCPU *cpu = env_archcpu(env);
178         target_ulong ptcr_mask = PTCR_PATB | PTCR_PATS;
179         target_ulong patbsize = val & PTCR_PATS;
180 
181         qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, val);
182 
183         assert(!cpu->vhyp);
184         assert(env->mmu_model & POWERPC_MMU_3_00);
185 
186         if (val & ~ptcr_mask) {
187             error_report("Invalid bits 0x"TARGET_FMT_lx" set in PTCR",
188                          val & ~ptcr_mask);
189             val &= ptcr_mask;
190         }
191 
192         if (patbsize > 24) {
193             error_report("Invalid Partition Table size 0x" TARGET_FMT_lx
194                          " stored in PTCR", patbsize);
195             return;
196         }
197 
198         if (cs->nr_threads == 1 || !(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
199             env->spr[SPR_PTCR] = val;
200             tlb_flush(cs);
201         } else {
202             CPUState *ccs;
203 
204             THREAD_SIBLING_FOREACH(cs, ccs) {
205                 PowerPCCPU *ccpu = POWERPC_CPU(ccs);
206                 CPUPPCState *cenv = &ccpu->env;
207                 cenv->spr[SPR_PTCR] = val;
208                 tlb_flush(ccs);
209             }
210         }
211     }
212 }
213 
214 void helper_store_pcr(CPUPPCState *env, target_ulong value)
215 {
216     PowerPCCPU *cpu = env_archcpu(env);
217     PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
218 
219     env->spr[SPR_PCR] = value & pcc->pcr_mask;
220 }
221 
222 void helper_store_ciabr(CPUPPCState *env, target_ulong value)
223 {
224     ppc_store_ciabr(env, value);
225 }
226 
227 void helper_store_dawr0(CPUPPCState *env, target_ulong value)
228 {
229     ppc_store_dawr0(env, value);
230 }
231 
232 void helper_store_dawrx0(CPUPPCState *env, target_ulong value)
233 {
234     ppc_store_dawrx0(env, value);
235 }
236 
237 /*
238  * DPDES register is shared. Each bit reflects the state of the
239  * doorbell interrupt of a thread of the same core.
240  */
241 target_ulong helper_load_dpdes(CPUPPCState *env)
242 {
243     CPUState *cs = env_cpu(env);
244     CPUState *ccs;
245     uint32_t nr_threads = cs->nr_threads;
246     target_ulong dpdes = 0;
247 
248     helper_hfscr_facility_check(env, HFSCR_MSGP, "load DPDES", HFSCR_IC_MSGP);
249 
250     if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
251         nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */
252     }
253 
254     if (nr_threads == 1) {
255         if (env->pending_interrupts & PPC_INTERRUPT_DOORBELL) {
256             dpdes = 1;
257         }
258         return dpdes;
259     }
260 
261     bql_lock();
262     THREAD_SIBLING_FOREACH(cs, ccs) {
263         PowerPCCPU *ccpu = POWERPC_CPU(ccs);
264         CPUPPCState *cenv = &ccpu->env;
265         uint32_t thread_id = ppc_cpu_tir(ccpu);
266 
267         if (cenv->pending_interrupts & PPC_INTERRUPT_DOORBELL) {
268             dpdes |= (0x1 << thread_id);
269         }
270     }
271     bql_unlock();
272 
273     return dpdes;
274 }
275 
276 void helper_store_dpdes(CPUPPCState *env, target_ulong val)
277 {
278     PowerPCCPU *cpu = env_archcpu(env);
279     CPUState *cs = env_cpu(env);
280     CPUState *ccs;
281     uint32_t nr_threads = cs->nr_threads;
282 
283     helper_hfscr_facility_check(env, HFSCR_MSGP, "store DPDES", HFSCR_IC_MSGP);
284 
285     if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) {
286         nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */
287     }
288 
289     if (val & ~(nr_threads - 1)) {
290         qemu_log_mask(LOG_GUEST_ERROR, "Invalid DPDES register value "
291                       TARGET_FMT_lx"\n", val);
292         val &= (nr_threads - 1); /* Ignore the invalid bits */
293     }
294 
295     if (nr_threads == 1) {
296         ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & 0x1);
297         return;
298     }
299 
300     /* Does iothread need to be locked for walking CPU list? */
301     bql_lock();
302     THREAD_SIBLING_FOREACH(cs, ccs) {
303         PowerPCCPU *ccpu = POWERPC_CPU(ccs);
304         uint32_t thread_id = ppc_cpu_tir(ccpu);
305 
306         ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & (0x1 << thread_id));
307     }
308     bql_unlock();
309 }
310 
311 /* Indirect SCOM (SPRC/SPRD) access to SCRATCH0-7 are implemented. */
312 void helper_store_sprc(CPUPPCState *env, target_ulong val)
313 {
314     if (val & ~0x3f8ULL) {
315         qemu_log_mask(LOG_GUEST_ERROR, "Invalid SPRC register value "
316                       TARGET_FMT_lx"\n", val);
317         return;
318     }
319     env->spr[SPR_POWER_SPRC] = val;
320 }
321 
322 target_ulong helper_load_sprd(CPUPPCState *env)
323 {
324     target_ulong sprc = env->spr[SPR_POWER_SPRC];
325 
326     switch (sprc & 0x3c0) {
327     case 0: /* SCRATCH0-7 */
328         return env->scratch[(sprc >> 3) & 0x7];
329     default:
330         qemu_log_mask(LOG_UNIMP, "mfSPRD: Unimplemented SPRC:0x"
331                                   TARGET_FMT_lx"\n", sprc);
332         break;
333     }
334     return 0;
335 }
336 
337 static void do_store_scratch(CPUPPCState *env, int nr, target_ulong val)
338 {
339     CPUState *cs = env_cpu(env);
340     CPUState *ccs;
341     uint32_t nr_threads = cs->nr_threads;
342 
343     /*
344      * Log stores to SCRATCH, because some firmware uses these for debugging
345      * and logging, but they would normally be read by the BMC, which is
346      * not implemented in QEMU yet. This gives a way to get at the information.
347      * Could also dump these upon checkstop.
348      */
349     qemu_log("SPRD write 0x" TARGET_FMT_lx " to SCRATCH%d\n", val, nr);
350 
351     if (nr_threads == 1) {
352         env->scratch[nr] = val;
353         return;
354     }
355 
356     THREAD_SIBLING_FOREACH(cs, ccs) {
357         CPUPPCState *cenv = &POWERPC_CPU(ccs)->env;
358         cenv->scratch[nr] = val;
359     }
360 }
361 
362 void helper_store_sprd(CPUPPCState *env, target_ulong val)
363 {
364     target_ulong sprc = env->spr[SPR_POWER_SPRC];
365 
366     switch (sprc & 0x3c0) {
367     case 0: /* SCRATCH0-7 */
368         do_store_scratch(env, (sprc >> 3) & 0x7, val);
369         break;
370     default:
371         qemu_log_mask(LOG_UNIMP, "mfSPRD: Unimplemented SPRC:0x"
372                                   TARGET_FMT_lx"\n", sprc);
373         break;
374     }
375 }
376 #endif /* defined(TARGET_PPC64) */
377 
378 void helper_store_pidr(CPUPPCState *env, target_ulong val)
379 {
380     env->spr[SPR_BOOKS_PID] = (uint32_t)val;
381     tlb_flush(env_cpu(env));
382 }
383 
384 void helper_store_lpidr(CPUPPCState *env, target_ulong val)
385 {
386     env->spr[SPR_LPIDR] = (uint32_t)val;
387 
388     /*
389      * We need to flush the TLB on LPID changes as we only tag HV vs
390      * guest in TCG TLB. Also the quadrants means the HV will
391      * potentially access and cache entries for the current LPID as
392      * well.
393      */
394     tlb_flush(env_cpu(env));
395 }
396 
397 void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val)
398 {
399     /* Bits 26 & 27 affect single-stepping. */
400     hreg_compute_hflags(env);
401     /* Bits 28 & 29 affect reset or shutdown. */
402     store_40x_dbcr0(env, val);
403 }
404 
405 void helper_store_40x_sler(CPUPPCState *env, target_ulong val)
406 {
407     store_40x_sler(env, val);
408 }
409 #endif
410 
411 /*****************************************************************************/
412 /* Special registers manipulation */
413 
414 /*
415  * This code is lifted from MacOnLinux. It is called whenever THRM1,2
416  * or 3 is read an fixes up the values in such a way that will make
417  * MacOS not hang. These registers exist on some 75x and 74xx
418  * processors.
419  */
420 void helper_fixup_thrm(CPUPPCState *env)
421 {
422     target_ulong v, t;
423     int i;
424 
425 #define THRM1_TIN       (1 << 31)
426 #define THRM1_TIV       (1 << 30)
427 #define THRM1_THRES(x)  (((x) & 0x7f) << 23)
428 #define THRM1_TID       (1 << 2)
429 #define THRM1_TIE       (1 << 1)
430 #define THRM1_V         (1 << 0)
431 #define THRM3_E         (1 << 0)
432 
433     if (!(env->spr[SPR_THRM3] & THRM3_E)) {
434         return;
435     }
436 
437     /* Note: Thermal interrupts are unimplemented */
438     for (i = SPR_THRM1; i <= SPR_THRM2; i++) {
439         v = env->spr[i];
440         if (!(v & THRM1_V)) {
441             continue;
442         }
443         v |= THRM1_TIV;
444         v &= ~THRM1_TIN;
445         t = v & THRM1_THRES(127);
446         if ((v & THRM1_TID) && t < THRM1_THRES(24)) {
447             v |= THRM1_TIN;
448         }
449         if (!(v & THRM1_TID) && t > THRM1_THRES(24)) {
450             v |= THRM1_TIN;
451         }
452         env->spr[i] = v;
453     }
454 }
455 
456 #if !defined(CONFIG_USER_ONLY)
457 #if defined(TARGET_PPC64)
458 void helper_clrbhrb(CPUPPCState *env)
459 {
460     helper_hfscr_facility_check(env, HFSCR_BHRB, "clrbhrb", FSCR_IC_BHRB);
461 
462     helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB);
463 
464     if (env->flags & POWERPC_FLAG_BHRB) {
465         memset(env->bhrb, 0, sizeof(env->bhrb));
466     }
467 }
468 
469 uint64_t helper_mfbhrbe(CPUPPCState *env, uint32_t bhrbe)
470 {
471     unsigned int index;
472 
473     helper_hfscr_facility_check(env, HFSCR_BHRB, "mfbhrbe", FSCR_IC_BHRB);
474 
475     helper_mmcr0_facility_check(env, MMCR0_BHRBA_NR, 0, FSCR_IC_BHRB);
476 
477     if (!(env->flags & POWERPC_FLAG_BHRB) ||
478          (bhrbe >= env->bhrb_num_entries) ||
479          (env->spr[SPR_POWER_MMCR0] & MMCR0_PMAE)) {
480         return 0;
481     }
482 
483     /*
484      * Note: bhrb_offset is the byte offset for writing the
485      * next entry (over the oldest entry), which is why we
486      * must offset bhrbe by 1 to get to the 0th entry.
487      */
488     index = ((env->bhrb_offset / sizeof(uint64_t)) - (bhrbe + 1)) %
489             env->bhrb_num_entries;
490     return env->bhrb[index];
491 }
492 #endif
493 #endif
494