1 /* 2 * Miscellaneous PowerPC emulation helpers for QEMU. 3 * 4 * Copyright (c) 2003-2007 Jocelyn Mayer 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "qemu/log.h" 22 #include "cpu.h" 23 #include "exec/exec-all.h" 24 #include "exec/helper-proto.h" 25 #include "qemu/error-report.h" 26 #include "qemu/main-loop.h" 27 #include "mmu-book3s-v3.h" 28 #include "hw/ppc/ppc.h" 29 30 #include "helper_regs.h" 31 32 /*****************************************************************************/ 33 /* SPR accesses */ 34 void helper_load_dump_spr(CPUPPCState *env, uint32_t sprn) 35 { 36 qemu_log("Read SPR %d %03x => " TARGET_FMT_lx "\n", sprn, sprn, 37 env->spr[sprn]); 38 } 39 40 void helper_store_dump_spr(CPUPPCState *env, uint32_t sprn) 41 { 42 qemu_log("Write SPR %d %03x <= " TARGET_FMT_lx "\n", sprn, sprn, 43 env->spr[sprn]); 44 } 45 46 void helper_spr_core_write_generic(CPUPPCState *env, uint32_t sprn, 47 target_ulong val) 48 { 49 CPUState *cs = env_cpu(env); 50 CPUState *ccs; 51 uint32_t nr_threads = cs->nr_threads; 52 uint32_t core_id = env->spr[SPR_PIR] & ~(nr_threads - 1); 53 54 assert(core_id == env->spr[SPR_PIR] - env->spr[SPR_TIR]); 55 56 if (nr_threads == 1) { 57 env->spr[sprn] = val; 58 return; 59 } 60 61 THREAD_SIBLING_FOREACH(cs, ccs) { 62 CPUPPCState *cenv = &POWERPC_CPU(ccs)->env; 63 cenv->spr[sprn] = val; 64 } 65 } 66 67 void helper_spr_write_CTRL(CPUPPCState *env, uint32_t sprn, 68 target_ulong val) 69 { 70 CPUState *cs = env_cpu(env); 71 CPUState *ccs; 72 uint32_t run = val & 1; 73 uint32_t ts, ts_mask; 74 75 assert(sprn == SPR_CTRL); 76 77 env->spr[sprn] &= ~1U; 78 env->spr[sprn] |= run; 79 80 ts_mask = ~(1U << (8 + env->spr[SPR_TIR])); 81 ts = run << (8 + env->spr[SPR_TIR]); 82 83 THREAD_SIBLING_FOREACH(cs, ccs) { 84 CPUPPCState *cenv = &POWERPC_CPU(ccs)->env; 85 86 cenv->spr[sprn] &= ts_mask; 87 cenv->spr[sprn] |= ts; 88 } 89 } 90 91 92 #ifdef TARGET_PPC64 93 static void raise_hv_fu_exception(CPUPPCState *env, uint32_t bit, 94 const char *caller, uint32_t cause, 95 uintptr_t raddr) 96 { 97 qemu_log_mask(CPU_LOG_INT, "HV Facility %d is unavailable (%s)\n", 98 bit, caller); 99 100 env->spr[SPR_HFSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 101 102 raise_exception_err_ra(env, POWERPC_EXCP_HV_FU, cause, raddr); 103 } 104 105 static void raise_fu_exception(CPUPPCState *env, uint32_t bit, 106 uint32_t sprn, uint32_t cause, 107 uintptr_t raddr) 108 { 109 qemu_log("Facility SPR %d is unavailable (SPR FSCR:%d)\n", sprn, bit); 110 111 env->spr[SPR_FSCR] &= ~((target_ulong)FSCR_IC_MASK << FSCR_IC_POS); 112 cause &= FSCR_IC_MASK; 113 env->spr[SPR_FSCR] |= (target_ulong)cause << FSCR_IC_POS; 114 115 raise_exception_err_ra(env, POWERPC_EXCP_FU, 0, raddr); 116 } 117 #endif 118 119 void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit, 120 const char *caller, uint32_t cause) 121 { 122 #ifdef TARGET_PPC64 123 if ((env->msr_mask & MSR_HVB) && !FIELD_EX64(env->msr, MSR, HV) && 124 !(env->spr[SPR_HFSCR] & (1UL << bit))) { 125 raise_hv_fu_exception(env, bit, caller, cause, GETPC()); 126 } 127 #endif 128 } 129 130 void helper_fscr_facility_check(CPUPPCState *env, uint32_t bit, 131 uint32_t sprn, uint32_t cause) 132 { 133 #ifdef TARGET_PPC64 134 if (env->spr[SPR_FSCR] & (1ULL << bit)) { 135 /* Facility is enabled, continue */ 136 return; 137 } 138 raise_fu_exception(env, bit, sprn, cause, GETPC()); 139 #endif 140 } 141 142 void helper_msr_facility_check(CPUPPCState *env, uint32_t bit, 143 uint32_t sprn, uint32_t cause) 144 { 145 #ifdef TARGET_PPC64 146 if (env->msr & (1ULL << bit)) { 147 /* Facility is enabled, continue */ 148 return; 149 } 150 raise_fu_exception(env, bit, sprn, cause, GETPC()); 151 #endif 152 } 153 154 #if !defined(CONFIG_USER_ONLY) 155 156 void helper_store_sdr1(CPUPPCState *env, target_ulong val) 157 { 158 if (env->spr[SPR_SDR1] != val) { 159 ppc_store_sdr1(env, val); 160 tlb_flush(env_cpu(env)); 161 } 162 } 163 164 #if defined(TARGET_PPC64) 165 void helper_store_ptcr(CPUPPCState *env, target_ulong val) 166 { 167 if (env->spr[SPR_PTCR] != val) { 168 PowerPCCPU *cpu = env_archcpu(env); 169 target_ulong ptcr_mask = PTCR_PATB | PTCR_PATS; 170 target_ulong patbsize = val & PTCR_PATS; 171 172 qemu_log_mask(CPU_LOG_MMU, "%s: " TARGET_FMT_lx "\n", __func__, val); 173 174 assert(!cpu->vhyp); 175 assert(env->mmu_model & POWERPC_MMU_3_00); 176 177 if (val & ~ptcr_mask) { 178 error_report("Invalid bits 0x"TARGET_FMT_lx" set in PTCR", 179 val & ~ptcr_mask); 180 val &= ptcr_mask; 181 } 182 183 if (patbsize > 24) { 184 error_report("Invalid Partition Table size 0x" TARGET_FMT_lx 185 " stored in PTCR", patbsize); 186 return; 187 } 188 189 env->spr[SPR_PTCR] = val; 190 tlb_flush(env_cpu(env)); 191 } 192 } 193 194 void helper_store_pcr(CPUPPCState *env, target_ulong value) 195 { 196 PowerPCCPU *cpu = env_archcpu(env); 197 PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); 198 199 env->spr[SPR_PCR] = value & pcc->pcr_mask; 200 } 201 202 /* 203 * DPDES register is shared. Each bit reflects the state of the 204 * doorbell interrupt of a thread of the same core. 205 */ 206 target_ulong helper_load_dpdes(CPUPPCState *env) 207 { 208 CPUState *cs = env_cpu(env); 209 CPUState *ccs; 210 uint32_t nr_threads = cs->nr_threads; 211 target_ulong dpdes = 0; 212 213 helper_hfscr_facility_check(env, HFSCR_MSGP, "load DPDES", HFSCR_IC_MSGP); 214 215 if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) { 216 nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */ 217 } 218 219 if (nr_threads == 1) { 220 if (env->pending_interrupts & PPC_INTERRUPT_DOORBELL) { 221 dpdes = 1; 222 } 223 return dpdes; 224 } 225 226 qemu_mutex_lock_iothread(); 227 THREAD_SIBLING_FOREACH(cs, ccs) { 228 PowerPCCPU *ccpu = POWERPC_CPU(ccs); 229 CPUPPCState *cenv = &ccpu->env; 230 uint32_t thread_id = ppc_cpu_tir(ccpu); 231 232 if (cenv->pending_interrupts & PPC_INTERRUPT_DOORBELL) { 233 dpdes |= (0x1 << thread_id); 234 } 235 } 236 qemu_mutex_unlock_iothread(); 237 238 return dpdes; 239 } 240 241 void helper_store_dpdes(CPUPPCState *env, target_ulong val) 242 { 243 PowerPCCPU *cpu = env_archcpu(env); 244 CPUState *cs = env_cpu(env); 245 CPUState *ccs; 246 uint32_t nr_threads = cs->nr_threads; 247 248 helper_hfscr_facility_check(env, HFSCR_MSGP, "store DPDES", HFSCR_IC_MSGP); 249 250 if (!(env->flags & POWERPC_FLAG_SMT_1LPAR)) { 251 nr_threads = 1; /* DPDES behaves as 1-thread in LPAR-per-thread mode */ 252 } 253 254 if (val & ~(nr_threads - 1)) { 255 qemu_log_mask(LOG_GUEST_ERROR, "Invalid DPDES register value " 256 TARGET_FMT_lx"\n", val); 257 val &= (nr_threads - 1); /* Ignore the invalid bits */ 258 } 259 260 if (nr_threads == 1) { 261 ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & 0x1); 262 return; 263 } 264 265 /* Does iothread need to be locked for walking CPU list? */ 266 qemu_mutex_lock_iothread(); 267 THREAD_SIBLING_FOREACH(cs, ccs) { 268 PowerPCCPU *ccpu = POWERPC_CPU(ccs); 269 uint32_t thread_id = ppc_cpu_tir(ccpu); 270 271 ppc_set_irq(cpu, PPC_INTERRUPT_DOORBELL, val & (0x1 << thread_id)); 272 } 273 qemu_mutex_unlock_iothread(); 274 } 275 #endif /* defined(TARGET_PPC64) */ 276 277 void helper_store_pidr(CPUPPCState *env, target_ulong val) 278 { 279 env->spr[SPR_BOOKS_PID] = (uint32_t)val; 280 tlb_flush(env_cpu(env)); 281 } 282 283 void helper_store_lpidr(CPUPPCState *env, target_ulong val) 284 { 285 env->spr[SPR_LPIDR] = (uint32_t)val; 286 287 /* 288 * We need to flush the TLB on LPID changes as we only tag HV vs 289 * guest in TCG TLB. Also the quadrants means the HV will 290 * potentially access and cache entries for the current LPID as 291 * well. 292 */ 293 tlb_flush(env_cpu(env)); 294 } 295 296 void helper_store_40x_dbcr0(CPUPPCState *env, target_ulong val) 297 { 298 /* Bits 26 & 27 affect single-stepping. */ 299 hreg_compute_hflags(env); 300 /* Bits 28 & 29 affect reset or shutdown. */ 301 store_40x_dbcr0(env, val); 302 } 303 304 void helper_store_40x_sler(CPUPPCState *env, target_ulong val) 305 { 306 store_40x_sler(env, val); 307 } 308 #endif 309 310 /*****************************************************************************/ 311 /* Special registers manipulation */ 312 313 /* 314 * This code is lifted from MacOnLinux. It is called whenever THRM1,2 315 * or 3 is read an fixes up the values in such a way that will make 316 * MacOS not hang. These registers exist on some 75x and 74xx 317 * processors. 318 */ 319 void helper_fixup_thrm(CPUPPCState *env) 320 { 321 target_ulong v, t; 322 int i; 323 324 #define THRM1_TIN (1 << 31) 325 #define THRM1_TIV (1 << 30) 326 #define THRM1_THRES(x) (((x) & 0x7f) << 23) 327 #define THRM1_TID (1 << 2) 328 #define THRM1_TIE (1 << 1) 329 #define THRM1_V (1 << 0) 330 #define THRM3_E (1 << 0) 331 332 if (!(env->spr[SPR_THRM3] & THRM3_E)) { 333 return; 334 } 335 336 /* Note: Thermal interrupts are unimplemented */ 337 for (i = SPR_THRM1; i <= SPR_THRM2; i++) { 338 v = env->spr[i]; 339 if (!(v & THRM1_V)) { 340 continue; 341 } 342 v |= THRM1_TIV; 343 v &= ~THRM1_TIN; 344 t = v & THRM1_THRES(127); 345 if ((v & THRM1_TID) && t < THRM1_THRES(24)) { 346 v |= THRM1_TIN; 347 } 348 if (!(v & THRM1_TID) && t > THRM1_THRES(24)) { 349 v |= THRM1_TIN; 350 } 351 env->spr[i] = v; 352 } 353 } 354