1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU PowerPC CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/lgpl-2.1.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth #ifndef QEMU_PPC_CPU_QOM_H 21fcf5ef2aSThomas Huth #define QEMU_PPC_CPU_QOM_H 22fcf5ef2aSThomas Huth 232e5b09fdSMarkus Armbruster #include "hw/core/cpu.h" 24fcf5ef2aSThomas Huth 25fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 26fcf5ef2aSThomas Huth #define TYPE_POWERPC_CPU "powerpc64-cpu" 27fcf5ef2aSThomas Huth #else 28fcf5ef2aSThomas Huth #define TYPE_POWERPC_CPU "powerpc-cpu" 29fcf5ef2aSThomas Huth #endif 30fcf5ef2aSThomas Huth 31fcf5ef2aSThomas Huth #define POWERPC_CPU_CLASS(klass) \ 32fcf5ef2aSThomas Huth OBJECT_CLASS_CHECK(PowerPCCPUClass, (klass), TYPE_POWERPC_CPU) 33fcf5ef2aSThomas Huth #define POWERPC_CPU(obj) \ 34fcf5ef2aSThomas Huth OBJECT_CHECK(PowerPCCPU, (obj), TYPE_POWERPC_CPU) 35fcf5ef2aSThomas Huth #define POWERPC_CPU_GET_CLASS(obj) \ 36fcf5ef2aSThomas Huth OBJECT_GET_CLASS(PowerPCCPUClass, (obj), TYPE_POWERPC_CPU) 37fcf5ef2aSThomas Huth 38fcf5ef2aSThomas Huth typedef struct PowerPCCPU PowerPCCPU; 39fcf5ef2aSThomas Huth typedef struct CPUPPCState CPUPPCState; 40fcf5ef2aSThomas Huth typedef struct ppc_tb_t ppc_tb_t; 41fcf5ef2aSThomas Huth typedef struct ppc_dcr_t ppc_dcr_t; 42fcf5ef2aSThomas Huth 43fcf5ef2aSThomas Huth /*****************************************************************************/ 44fcf5ef2aSThomas Huth /* MMU model */ 45fcf5ef2aSThomas Huth typedef enum powerpc_mmu_t powerpc_mmu_t; 46fcf5ef2aSThomas Huth enum powerpc_mmu_t { 47fcf5ef2aSThomas Huth POWERPC_MMU_UNKNOWN = 0x00000000, 48fcf5ef2aSThomas Huth /* Standard 32 bits PowerPC MMU */ 49fcf5ef2aSThomas Huth POWERPC_MMU_32B = 0x00000001, 50fcf5ef2aSThomas Huth /* PowerPC 6xx MMU with software TLB */ 51fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_6xx = 0x00000002, 52fcf5ef2aSThomas Huth /* PowerPC 74xx MMU with software TLB */ 53fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_74xx = 0x00000003, 54fcf5ef2aSThomas Huth /* PowerPC 4xx MMU with software TLB */ 55fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_4xx = 0x00000004, 56fcf5ef2aSThomas Huth /* PowerPC 4xx MMU with software TLB and zones protections */ 57fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_4xx_Z = 0x00000005, 58fcf5ef2aSThomas Huth /* PowerPC MMU in real mode only */ 59fcf5ef2aSThomas Huth POWERPC_MMU_REAL = 0x00000006, 60fcf5ef2aSThomas Huth /* Freescale MPC8xx MMU model */ 61fcf5ef2aSThomas Huth POWERPC_MMU_MPC8xx = 0x00000007, 62fcf5ef2aSThomas Huth /* BookE MMU model */ 63fcf5ef2aSThomas Huth POWERPC_MMU_BOOKE = 0x00000008, 64fcf5ef2aSThomas Huth /* BookE 2.06 MMU model */ 65fcf5ef2aSThomas Huth POWERPC_MMU_BOOKE206 = 0x00000009, 66fcf5ef2aSThomas Huth /* PowerPC 601 MMU model (specific BATs format) */ 67fcf5ef2aSThomas Huth POWERPC_MMU_601 = 0x0000000A, 68fcf5ef2aSThomas Huth #define POWERPC_MMU_64 0x00010000 69fcf5ef2aSThomas Huth /* 64 bits PowerPC MMU */ 70fcf5ef2aSThomas Huth POWERPC_MMU_64B = POWERPC_MMU_64 | 0x00000001, 71fcf5ef2aSThomas Huth /* Architecture 2.03 and later (has LPCR) */ 72fcf5ef2aSThomas Huth POWERPC_MMU_2_03 = POWERPC_MMU_64 | 0x00000002, 73fcf5ef2aSThomas Huth /* Architecture 2.06 variant */ 7458969eeeSDavid Gibson POWERPC_MMU_2_06 = POWERPC_MMU_64 | 0x00000003, 75fcf5ef2aSThomas Huth /* Architecture 2.07 variant */ 7658969eeeSDavid Gibson POWERPC_MMU_2_07 = POWERPC_MMU_64 | 0x00000004, 7786cf1e9fSSuraj Jitindar Singh /* Architecture 3.00 variant */ 78ca79b3b7SDavid Gibson POWERPC_MMU_3_00 = POWERPC_MMU_64 | 0x00000005, 79fcf5ef2aSThomas Huth }; 80fcf5ef2aSThomas Huth 81fcf5ef2aSThomas Huth /*****************************************************************************/ 82fcf5ef2aSThomas Huth /* Exception model */ 83fcf5ef2aSThomas Huth typedef enum powerpc_excp_t powerpc_excp_t; 84fcf5ef2aSThomas Huth enum powerpc_excp_t { 85fcf5ef2aSThomas Huth POWERPC_EXCP_UNKNOWN = 0, 86fcf5ef2aSThomas Huth /* Standard PowerPC exception model */ 87fcf5ef2aSThomas Huth POWERPC_EXCP_STD, 88fcf5ef2aSThomas Huth /* PowerPC 40x exception model */ 89fcf5ef2aSThomas Huth POWERPC_EXCP_40x, 90fcf5ef2aSThomas Huth /* PowerPC 601 exception model */ 91fcf5ef2aSThomas Huth POWERPC_EXCP_601, 92fcf5ef2aSThomas Huth /* PowerPC 602 exception model */ 93fcf5ef2aSThomas Huth POWERPC_EXCP_602, 94fcf5ef2aSThomas Huth /* PowerPC 603 exception model */ 95fcf5ef2aSThomas Huth POWERPC_EXCP_603, 96fcf5ef2aSThomas Huth /* PowerPC 603e exception model */ 97fcf5ef2aSThomas Huth POWERPC_EXCP_603E, 98fcf5ef2aSThomas Huth /* PowerPC G2 exception model */ 99fcf5ef2aSThomas Huth POWERPC_EXCP_G2, 100fcf5ef2aSThomas Huth /* PowerPC 604 exception model */ 101fcf5ef2aSThomas Huth POWERPC_EXCP_604, 102fcf5ef2aSThomas Huth /* PowerPC 7x0 exception model */ 103fcf5ef2aSThomas Huth POWERPC_EXCP_7x0, 104fcf5ef2aSThomas Huth /* PowerPC 7x5 exception model */ 105fcf5ef2aSThomas Huth POWERPC_EXCP_7x5, 106fcf5ef2aSThomas Huth /* PowerPC 74xx exception model */ 107fcf5ef2aSThomas Huth POWERPC_EXCP_74xx, 108fcf5ef2aSThomas Huth /* BookE exception model */ 109fcf5ef2aSThomas Huth POWERPC_EXCP_BOOKE, 110fcf5ef2aSThomas Huth /* PowerPC 970 exception model */ 111fcf5ef2aSThomas Huth POWERPC_EXCP_970, 112fcf5ef2aSThomas Huth /* POWER7 exception model */ 113fcf5ef2aSThomas Huth POWERPC_EXCP_POWER7, 114fcf5ef2aSThomas Huth /* POWER8 exception model */ 115fcf5ef2aSThomas Huth POWERPC_EXCP_POWER8, 116a790e82bSBenjamin Herrenschmidt /* POWER9 exception model */ 117a790e82bSBenjamin Herrenschmidt POWERPC_EXCP_POWER9, 118fcf5ef2aSThomas Huth }; 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth /*****************************************************************************/ 121fcf5ef2aSThomas Huth /* PM instructions */ 122fcf5ef2aSThomas Huth typedef enum { 123fcf5ef2aSThomas Huth PPC_PM_DOZE, 124fcf5ef2aSThomas Huth PPC_PM_NAP, 125fcf5ef2aSThomas Huth PPC_PM_SLEEP, 126fcf5ef2aSThomas Huth PPC_PM_RVWINKLE, 12721c0d66aSBenjamin Herrenschmidt PPC_PM_STOP, 128fcf5ef2aSThomas Huth } powerpc_pm_insn_t; 129fcf5ef2aSThomas Huth 130fcf5ef2aSThomas Huth /*****************************************************************************/ 131fcf5ef2aSThomas Huth /* Input pins model */ 132fcf5ef2aSThomas Huth typedef enum powerpc_input_t powerpc_input_t; 133fcf5ef2aSThomas Huth enum powerpc_input_t { 134fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_UNKNOWN = 0, 135fcf5ef2aSThomas Huth /* PowerPC 6xx bus */ 136fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_6xx, 137fcf5ef2aSThomas Huth /* BookE bus */ 138fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_BookE, 139fcf5ef2aSThomas Huth /* PowerPC 405 bus */ 140fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_405, 141fcf5ef2aSThomas Huth /* PowerPC 970 bus */ 142fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_970, 143fcf5ef2aSThomas Huth /* PowerPC POWER7 bus */ 144fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_POWER7, 14567afe775SBenjamin Herrenschmidt /* PowerPC POWER9 bus */ 14667afe775SBenjamin Herrenschmidt PPC_FLAGS_INPUT_POWER9, 147fcf5ef2aSThomas Huth /* PowerPC 401 bus */ 148fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_401, 149fcf5ef2aSThomas Huth /* Freescale RCPU bus */ 150fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_RCPU, 151fcf5ef2aSThomas Huth }; 152fcf5ef2aSThomas Huth 153b07c59f7SDavid Gibson typedef struct PPCHash64Options PPCHash64Options; 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth /** 156fcf5ef2aSThomas Huth * PowerPCCPUClass: 157fcf5ef2aSThomas Huth * @parent_realize: The parent class' realize handler. 158fcf5ef2aSThomas Huth * @parent_reset: The parent class' reset handler. 159fcf5ef2aSThomas Huth * 160fcf5ef2aSThomas Huth * A PowerPC CPU model. 161fcf5ef2aSThomas Huth */ 162fcf5ef2aSThomas Huth typedef struct PowerPCCPUClass { 163fcf5ef2aSThomas Huth /*< private >*/ 164fcf5ef2aSThomas Huth CPUClass parent_class; 165fcf5ef2aSThomas Huth /*< public >*/ 166fcf5ef2aSThomas Huth 167fcf5ef2aSThomas Huth DeviceRealize parent_realize; 168fcf5ef2aSThomas Huth DeviceUnrealize parent_unrealize; 169*781c67caSPeter Maydell DeviceReset parent_reset; 170b8e99967SIgor Mammedov void (*parent_parse_features)(const char *type, char *str, Error **errp); 171fcf5ef2aSThomas Huth 172fcf5ef2aSThomas Huth uint32_t pvr; 173fcf5ef2aSThomas Huth bool (*pvr_match)(struct PowerPCCPUClass *pcc, uint32_t pvr); 174fcf5ef2aSThomas Huth uint64_t pcr_mask; /* Available bits in PCR register */ 175fcf5ef2aSThomas Huth uint64_t pcr_supported; /* Bits for supported PowerISA versions */ 176fcf5ef2aSThomas Huth uint32_t svr; 177fcf5ef2aSThomas Huth uint64_t insns_flags; 178fcf5ef2aSThomas Huth uint64_t insns_flags2; 179fcf5ef2aSThomas Huth uint64_t msr_mask; 180403aacdbSCédric Le Goater uint64_t lpcr_pm; /* Power-saving mode Exit Cause Enable bits */ 181fcf5ef2aSThomas Huth powerpc_mmu_t mmu_model; 182fcf5ef2aSThomas Huth powerpc_excp_t excp_model; 183fcf5ef2aSThomas Huth powerpc_input_t bus_model; 184fcf5ef2aSThomas Huth uint32_t flags; 185fcf5ef2aSThomas Huth int bfd_mach; 186fcf5ef2aSThomas Huth uint32_t l1_dcache_size, l1_icache_size; 187707c7c2eSFabiano Rosas #ifndef CONFIG_USER_ONLY 188707c7c2eSFabiano Rosas unsigned int gdb_num_sprs; 189707c7c2eSFabiano Rosas const char *gdb_spr_xml; 190707c7c2eSFabiano Rosas #endif 191b07c59f7SDavid Gibson const PPCHash64Options *hash64_opts; 192c64abd1fSSam Bobroff struct ppc_radix_page_info *radix_page_info; 193a8dafa52SSuraj Jitindar Singh uint32_t lrg_decr_bits; 194289af4acSSuraj Jitindar Singh int n_host_threads; 195fcf5ef2aSThomas Huth void (*init_proc)(CPUPPCState *env); 196fcf5ef2aSThomas Huth int (*check_pow)(CPUPPCState *env); 197fcf5ef2aSThomas Huth int (*handle_mmu_fault)(PowerPCCPU *cpu, vaddr eaddr, int rwx, int mmu_idx); 198fcf5ef2aSThomas Huth bool (*interrupts_big_endian)(PowerPCCPU *cpu); 199fcf5ef2aSThomas Huth } PowerPCCPUClass; 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 202fcf5ef2aSThomas Huth typedef struct PPCTimebase { 203fcf5ef2aSThomas Huth uint64_t guest_timebase; 204fcf5ef2aSThomas Huth int64_t time_of_the_day_ns; 205d14f3397SMaxiwell S. Garcia bool runstate_paused; 206fcf5ef2aSThomas Huth } PPCTimebase; 207fcf5ef2aSThomas Huth 2088a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_ppc_timebase; 209fcf5ef2aSThomas Huth 210fcf5ef2aSThomas Huth #define VMSTATE_PPC_TIMEBASE_V(_field, _state, _version) { \ 211fcf5ef2aSThomas Huth .name = (stringify(_field)), \ 212fcf5ef2aSThomas Huth .version_id = (_version), \ 213fcf5ef2aSThomas Huth .size = sizeof(PPCTimebase), \ 214fcf5ef2aSThomas Huth .vmsd = &vmstate_ppc_timebase, \ 215fcf5ef2aSThomas Huth .flags = VMS_STRUCT, \ 216fcf5ef2aSThomas Huth .offset = vmstate_offset_value(_state, _field, PPCTimebase), \ 217fcf5ef2aSThomas Huth } 21842043e4fSLaurent Vivier 21942043e4fSLaurent Vivier void cpu_ppc_clock_vm_state_change(void *opaque, int running, 22042043e4fSLaurent Vivier RunState state); 221fcf5ef2aSThomas Huth #endif 222fcf5ef2aSThomas Huth 223fcf5ef2aSThomas Huth #endif 224