1fcf5ef2aSThomas Huth /* 2fcf5ef2aSThomas Huth * QEMU PowerPC CPU 3fcf5ef2aSThomas Huth * 4fcf5ef2aSThomas Huth * Copyright (c) 2012 SUSE LINUX Products GmbH 5fcf5ef2aSThomas Huth * 6fcf5ef2aSThomas Huth * This library is free software; you can redistribute it and/or 7fcf5ef2aSThomas Huth * modify it under the terms of the GNU Lesser General Public 8fcf5ef2aSThomas Huth * License as published by the Free Software Foundation; either 9fcf5ef2aSThomas Huth * version 2.1 of the License, or (at your option) any later version. 10fcf5ef2aSThomas Huth * 11fcf5ef2aSThomas Huth * This library is distributed in the hope that it will be useful, 12fcf5ef2aSThomas Huth * but WITHOUT ANY WARRANTY; without even the implied warranty of 13fcf5ef2aSThomas Huth * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14fcf5ef2aSThomas Huth * Lesser General Public License for more details. 15fcf5ef2aSThomas Huth * 16fcf5ef2aSThomas Huth * You should have received a copy of the GNU Lesser General Public 17fcf5ef2aSThomas Huth * License along with this library; if not, see 18fcf5ef2aSThomas Huth * <http://www.gnu.org/licenses/lgpl-2.1.html> 19fcf5ef2aSThomas Huth */ 20fcf5ef2aSThomas Huth #ifndef QEMU_PPC_CPU_QOM_H 21fcf5ef2aSThomas Huth #define QEMU_PPC_CPU_QOM_H 22fcf5ef2aSThomas Huth 232e5b09fdSMarkus Armbruster #include "hw/core/cpu.h" 24db1015e9SEduardo Habkost #include "qom/object.h" 25fcf5ef2aSThomas Huth 26fcf5ef2aSThomas Huth #ifdef TARGET_PPC64 27fcf5ef2aSThomas Huth #define TYPE_POWERPC_CPU "powerpc64-cpu" 28fcf5ef2aSThomas Huth #else 29fcf5ef2aSThomas Huth #define TYPE_POWERPC_CPU "powerpc-cpu" 30fcf5ef2aSThomas Huth #endif 31fcf5ef2aSThomas Huth 329295b1aaSPhilippe Mathieu-Daudé OBJECT_DECLARE_CPU_TYPE(PowerPCCPU, PowerPCCPUClass, POWERPC_CPU) 33fcf5ef2aSThomas Huth 341ea4a06aSPhilippe Mathieu-Daudé typedef struct CPUArchState CPUPPCState; 35fcf5ef2aSThomas Huth typedef struct ppc_tb_t ppc_tb_t; 36fcf5ef2aSThomas Huth typedef struct ppc_dcr_t ppc_dcr_t; 37fcf5ef2aSThomas Huth 38fcf5ef2aSThomas Huth /*****************************************************************************/ 39fcf5ef2aSThomas Huth /* MMU model */ 40fcf5ef2aSThomas Huth typedef enum powerpc_mmu_t powerpc_mmu_t; 41fcf5ef2aSThomas Huth enum powerpc_mmu_t { 42fcf5ef2aSThomas Huth POWERPC_MMU_UNKNOWN = 0x00000000, 43fcf5ef2aSThomas Huth /* Standard 32 bits PowerPC MMU */ 44fcf5ef2aSThomas Huth POWERPC_MMU_32B = 0x00000001, 45fcf5ef2aSThomas Huth /* PowerPC 6xx MMU with software TLB */ 46fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_6xx = 0x00000002, 47a09410edSFabiano Rosas /* 48a09410edSFabiano Rosas * PowerPC 74xx MMU with software TLB (this has been 49a09410edSFabiano Rosas * disabled, see git history for more information. 50a09410edSFabiano Rosas * keywords: tlbld tlbli TLBMISS PTEHI PTELO) 51a09410edSFabiano Rosas */ 52fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_74xx = 0x00000003, 53fcf5ef2aSThomas Huth /* PowerPC 4xx MMU with software TLB */ 54fcf5ef2aSThomas Huth POWERPC_MMU_SOFT_4xx = 0x00000004, 55fcf5ef2aSThomas Huth /* PowerPC MMU in real mode only */ 56fcf5ef2aSThomas Huth POWERPC_MMU_REAL = 0x00000006, 57fcf5ef2aSThomas Huth /* Freescale MPC8xx MMU model */ 58fcf5ef2aSThomas Huth POWERPC_MMU_MPC8xx = 0x00000007, 59fcf5ef2aSThomas Huth /* BookE MMU model */ 60fcf5ef2aSThomas Huth POWERPC_MMU_BOOKE = 0x00000008, 61fcf5ef2aSThomas Huth /* BookE 2.06 MMU model */ 62fcf5ef2aSThomas Huth POWERPC_MMU_BOOKE206 = 0x00000009, 63fcf5ef2aSThomas Huth #define POWERPC_MMU_64 0x00010000 64fcf5ef2aSThomas Huth /* 64 bits PowerPC MMU */ 65fcf5ef2aSThomas Huth POWERPC_MMU_64B = POWERPC_MMU_64 | 0x00000001, 66fcf5ef2aSThomas Huth /* Architecture 2.03 and later (has LPCR) */ 67fcf5ef2aSThomas Huth POWERPC_MMU_2_03 = POWERPC_MMU_64 | 0x00000002, 68fcf5ef2aSThomas Huth /* Architecture 2.06 variant */ 6958969eeeSDavid Gibson POWERPC_MMU_2_06 = POWERPC_MMU_64 | 0x00000003, 70fcf5ef2aSThomas Huth /* Architecture 2.07 variant */ 7158969eeeSDavid Gibson POWERPC_MMU_2_07 = POWERPC_MMU_64 | 0x00000004, 7286cf1e9fSSuraj Jitindar Singh /* Architecture 3.00 variant */ 73ca79b3b7SDavid Gibson POWERPC_MMU_3_00 = POWERPC_MMU_64 | 0x00000005, 74fcf5ef2aSThomas Huth }; 75fcf5ef2aSThomas Huth 76d57d72a8SGreg Kurz static inline bool mmu_is_64bit(powerpc_mmu_t mmu_model) 77d57d72a8SGreg Kurz { 78d57d72a8SGreg Kurz return mmu_model & POWERPC_MMU_64; 79d57d72a8SGreg Kurz } 80d57d72a8SGreg Kurz 81fcf5ef2aSThomas Huth /*****************************************************************************/ 82fcf5ef2aSThomas Huth /* Exception model */ 83fcf5ef2aSThomas Huth typedef enum powerpc_excp_t powerpc_excp_t; 84fcf5ef2aSThomas Huth enum powerpc_excp_t { 85fcf5ef2aSThomas Huth POWERPC_EXCP_UNKNOWN = 0, 86fcf5ef2aSThomas Huth /* Standard PowerPC exception model */ 87fcf5ef2aSThomas Huth POWERPC_EXCP_STD, 88fcf5ef2aSThomas Huth /* PowerPC 40x exception model */ 89fcf5ef2aSThomas Huth POWERPC_EXCP_40x, 909323650fSFabiano Rosas /* PowerPC 603/604/G2 exception model */ 919323650fSFabiano Rosas POWERPC_EXCP_6xx, 92fd7dc4bbSFabiano Rosas /* PowerPC 7xx exception model */ 93fd7dc4bbSFabiano Rosas POWERPC_EXCP_7xx, 94fcf5ef2aSThomas Huth /* PowerPC 74xx exception model */ 95fcf5ef2aSThomas Huth POWERPC_EXCP_74xx, 96fcf5ef2aSThomas Huth /* BookE exception model */ 97fcf5ef2aSThomas Huth POWERPC_EXCP_BOOKE, 98fcf5ef2aSThomas Huth /* PowerPC 970 exception model */ 99fcf5ef2aSThomas Huth POWERPC_EXCP_970, 100fcf5ef2aSThomas Huth /* POWER7 exception model */ 101fcf5ef2aSThomas Huth POWERPC_EXCP_POWER7, 102fcf5ef2aSThomas Huth /* POWER8 exception model */ 103fcf5ef2aSThomas Huth POWERPC_EXCP_POWER8, 104a790e82bSBenjamin Herrenschmidt /* POWER9 exception model */ 105a790e82bSBenjamin Herrenschmidt POWERPC_EXCP_POWER9, 106526cdce7SNicholas Piggin /* POWER10 exception model */ 107526cdce7SNicholas Piggin POWERPC_EXCP_POWER10, 108fcf5ef2aSThomas Huth }; 109fcf5ef2aSThomas Huth 110fcf5ef2aSThomas Huth /*****************************************************************************/ 111fcf5ef2aSThomas Huth /* PM instructions */ 112fcf5ef2aSThomas Huth typedef enum { 113fcf5ef2aSThomas Huth PPC_PM_DOZE, 114fcf5ef2aSThomas Huth PPC_PM_NAP, 115fcf5ef2aSThomas Huth PPC_PM_SLEEP, 116fcf5ef2aSThomas Huth PPC_PM_RVWINKLE, 11721c0d66aSBenjamin Herrenschmidt PPC_PM_STOP, 118fcf5ef2aSThomas Huth } powerpc_pm_insn_t; 119fcf5ef2aSThomas Huth 120fcf5ef2aSThomas Huth /*****************************************************************************/ 121fcf5ef2aSThomas Huth /* Input pins model */ 122fcf5ef2aSThomas Huth typedef enum powerpc_input_t powerpc_input_t; 123fcf5ef2aSThomas Huth enum powerpc_input_t { 124fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_UNKNOWN = 0, 125fcf5ef2aSThomas Huth /* PowerPC 6xx bus */ 126fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_6xx, 127fcf5ef2aSThomas Huth /* BookE bus */ 128fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_BookE, 129fcf5ef2aSThomas Huth /* PowerPC 405 bus */ 130fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_405, 131fcf5ef2aSThomas Huth /* PowerPC 970 bus */ 132fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_970, 133fcf5ef2aSThomas Huth /* PowerPC POWER7 bus */ 134fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_POWER7, 13567afe775SBenjamin Herrenschmidt /* PowerPC POWER9 bus */ 13667afe775SBenjamin Herrenschmidt PPC_FLAGS_INPUT_POWER9, 137fcf5ef2aSThomas Huth /* Freescale RCPU bus */ 138fcf5ef2aSThomas Huth PPC_FLAGS_INPUT_RCPU, 139fcf5ef2aSThomas Huth }; 140fcf5ef2aSThomas Huth 141b07c59f7SDavid Gibson typedef struct PPCHash64Options PPCHash64Options; 142fcf5ef2aSThomas Huth 143fcf5ef2aSThomas Huth /** 144fcf5ef2aSThomas Huth * PowerPCCPUClass: 145fcf5ef2aSThomas Huth * @parent_realize: The parent class' realize handler. 146fcf5ef2aSThomas Huth * @parent_reset: The parent class' reset handler. 147fcf5ef2aSThomas Huth * 148fcf5ef2aSThomas Huth * A PowerPC CPU model. 149fcf5ef2aSThomas Huth */ 150db1015e9SEduardo Habkost struct PowerPCCPUClass { 151fcf5ef2aSThomas Huth /*< private >*/ 152fcf5ef2aSThomas Huth CPUClass parent_class; 153fcf5ef2aSThomas Huth /*< public >*/ 154fcf5ef2aSThomas Huth 155fcf5ef2aSThomas Huth DeviceRealize parent_realize; 156fcf5ef2aSThomas Huth DeviceUnrealize parent_unrealize; 157781c67caSPeter Maydell DeviceReset parent_reset; 158b8e99967SIgor Mammedov void (*parent_parse_features)(const char *type, char *str, Error **errp); 159fcf5ef2aSThomas Huth 160fcf5ef2aSThomas Huth uint32_t pvr; 161*21d3a78eSNicholas Piggin /* 162*21d3a78eSNicholas Piggin * If @best is false, match if pcc is in the family of pvr 163*21d3a78eSNicholas Piggin * Else match only if pcc is the best match for pvr in this family. 164*21d3a78eSNicholas Piggin */ 165*21d3a78eSNicholas Piggin bool (*pvr_match)(struct PowerPCCPUClass *pcc, uint32_t pvr, bool best); 166fcf5ef2aSThomas Huth uint64_t pcr_mask; /* Available bits in PCR register */ 167fcf5ef2aSThomas Huth uint64_t pcr_supported; /* Bits for supported PowerISA versions */ 168fcf5ef2aSThomas Huth uint32_t svr; 169fcf5ef2aSThomas Huth uint64_t insns_flags; 170fcf5ef2aSThomas Huth uint64_t insns_flags2; 171fcf5ef2aSThomas Huth uint64_t msr_mask; 172e232ecccSDavid Gibson uint64_t lpcr_mask; /* Available bits in the LPCR */ 173403aacdbSCédric Le Goater uint64_t lpcr_pm; /* Power-saving mode Exit Cause Enable bits */ 174fcf5ef2aSThomas Huth powerpc_mmu_t mmu_model; 175fcf5ef2aSThomas Huth powerpc_excp_t excp_model; 176fcf5ef2aSThomas Huth powerpc_input_t bus_model; 177fcf5ef2aSThomas Huth uint32_t flags; 178fcf5ef2aSThomas Huth int bfd_mach; 179fcf5ef2aSThomas Huth uint32_t l1_dcache_size, l1_icache_size; 180707c7c2eSFabiano Rosas #ifndef CONFIG_USER_ONLY 181707c7c2eSFabiano Rosas unsigned int gdb_num_sprs; 182707c7c2eSFabiano Rosas const char *gdb_spr_xml; 183707c7c2eSFabiano Rosas #endif 184b07c59f7SDavid Gibson const PPCHash64Options *hash64_opts; 185c64abd1fSSam Bobroff struct ppc_radix_page_info *radix_page_info; 186a8dafa52SSuraj Jitindar Singh uint32_t lrg_decr_bits; 187289af4acSSuraj Jitindar Singh int n_host_threads; 188fcf5ef2aSThomas Huth void (*init_proc)(CPUPPCState *env); 189fcf5ef2aSThomas Huth int (*check_pow)(CPUPPCState *env); 190db1015e9SEduardo Habkost }; 191fcf5ef2aSThomas Huth 192fcf5ef2aSThomas Huth #ifndef CONFIG_USER_ONLY 193fcf5ef2aSThomas Huth typedef struct PPCTimebase { 194fcf5ef2aSThomas Huth uint64_t guest_timebase; 195fcf5ef2aSThomas Huth int64_t time_of_the_day_ns; 196d14f3397SMaxiwell S. Garcia bool runstate_paused; 197fcf5ef2aSThomas Huth } PPCTimebase; 198fcf5ef2aSThomas Huth 1998a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_ppc_timebase; 200fcf5ef2aSThomas Huth 201fcf5ef2aSThomas Huth #define VMSTATE_PPC_TIMEBASE_V(_field, _state, _version) { \ 202fcf5ef2aSThomas Huth .name = (stringify(_field)), \ 203fcf5ef2aSThomas Huth .version_id = (_version), \ 204fcf5ef2aSThomas Huth .size = sizeof(PPCTimebase), \ 205fcf5ef2aSThomas Huth .vmsd = &vmstate_ppc_timebase, \ 206fcf5ef2aSThomas Huth .flags = VMS_STRUCT, \ 207fcf5ef2aSThomas Huth .offset = vmstate_offset_value(_state, _field, PPCTimebase), \ 208fcf5ef2aSThomas Huth } 20942043e4fSLaurent Vivier 210538f0497SPhilippe Mathieu-Daudé void cpu_ppc_clock_vm_state_change(void *opaque, bool running, 21142043e4fSLaurent Vivier RunState state); 212fcf5ef2aSThomas Huth #endif 213fcf5ef2aSThomas Huth 214fcf5ef2aSThomas Huth #endif 215