1 /* 2 * QEMU OpenRISC CPU 3 * 4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com> 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #include "qemu/osdep.h" 21 #include "qapi/error.h" 22 #include "qemu/qemu-print.h" 23 #include "cpu.h" 24 #include "qemu-common.h" 25 26 static void openrisc_cpu_set_pc(CPUState *cs, vaddr value) 27 { 28 OpenRISCCPU *cpu = OPENRISC_CPU(cs); 29 30 cpu->env.pc = value; 31 cpu->env.dflag = 0; 32 } 33 34 static bool openrisc_cpu_has_work(CPUState *cs) 35 { 36 return cs->interrupt_request & (CPU_INTERRUPT_HARD | 37 CPU_INTERRUPT_TIMER); 38 } 39 40 static void openrisc_disas_set_info(CPUState *cpu, disassemble_info *info) 41 { 42 info->print_insn = print_insn_or1k; 43 } 44 45 /* CPUClass::reset() */ 46 static void openrisc_cpu_reset(CPUState *s) 47 { 48 OpenRISCCPU *cpu = OPENRISC_CPU(s); 49 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu); 50 51 occ->parent_reset(s); 52 53 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, end_reset_fields)); 54 55 cpu->env.pc = 0x100; 56 cpu->env.sr = SR_FO | SR_SM; 57 cpu->env.lock_addr = -1; 58 s->exception_index = -1; 59 60 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP | 61 UPR_PMP; 62 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) 63 | (DMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); 64 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) 65 | (IMMUCFGR_NTS & (ctz32(TLB_SIZE) << 2)); 66 67 #ifndef CONFIG_USER_ONLY 68 cpu->env.picmr = 0x00000000; 69 cpu->env.picsr = 0x00000000; 70 71 cpu->env.ttmr = 0x00000000; 72 #endif 73 } 74 75 static void openrisc_cpu_realizefn(DeviceState *dev, Error **errp) 76 { 77 CPUState *cs = CPU(dev); 78 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(dev); 79 Error *local_err = NULL; 80 81 cpu_exec_realizefn(cs, &local_err); 82 if (local_err != NULL) { 83 error_propagate(errp, local_err); 84 return; 85 } 86 87 qemu_init_vcpu(cs); 88 cpu_reset(cs); 89 90 occ->parent_realize(dev, errp); 91 } 92 93 static void openrisc_cpu_initfn(Object *obj) 94 { 95 CPUState *cs = CPU(obj); 96 OpenRISCCPU *cpu = OPENRISC_CPU(obj); 97 98 cs->env_ptr = &cpu->env; 99 } 100 101 /* CPU models */ 102 103 static ObjectClass *openrisc_cpu_class_by_name(const char *cpu_model) 104 { 105 ObjectClass *oc; 106 char *typename; 107 108 typename = g_strdup_printf(OPENRISC_CPU_TYPE_NAME("%s"), cpu_model); 109 oc = object_class_by_name(typename); 110 g_free(typename); 111 if (oc != NULL && (!object_class_dynamic_cast(oc, TYPE_OPENRISC_CPU) || 112 object_class_is_abstract(oc))) { 113 return NULL; 114 } 115 return oc; 116 } 117 118 static void or1200_initfn(Object *obj) 119 { 120 OpenRISCCPU *cpu = OPENRISC_CPU(obj); 121 122 cpu->env.cpucfgr = CPUCFGR_NSGF | CPUCFGR_OB32S | CPUCFGR_OF32S | 123 CPUCFGR_EVBARP; 124 } 125 126 static void openrisc_any_initfn(Object *obj) 127 { 128 OpenRISCCPU *cpu = OPENRISC_CPU(obj); 129 130 cpu->env.cpucfgr = CPUCFGR_NSGF | CPUCFGR_OB32S | CPUCFGR_EVBARP; 131 } 132 133 static void openrisc_cpu_class_init(ObjectClass *oc, void *data) 134 { 135 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc); 136 CPUClass *cc = CPU_CLASS(occ); 137 DeviceClass *dc = DEVICE_CLASS(oc); 138 139 device_class_set_parent_realize(dc, openrisc_cpu_realizefn, 140 &occ->parent_realize); 141 occ->parent_reset = cc->reset; 142 cc->reset = openrisc_cpu_reset; 143 144 cc->class_by_name = openrisc_cpu_class_by_name; 145 cc->has_work = openrisc_cpu_has_work; 146 cc->do_interrupt = openrisc_cpu_do_interrupt; 147 cc->cpu_exec_interrupt = openrisc_cpu_exec_interrupt; 148 cc->dump_state = openrisc_cpu_dump_state; 149 cc->set_pc = openrisc_cpu_set_pc; 150 cc->gdb_read_register = openrisc_cpu_gdb_read_register; 151 cc->gdb_write_register = openrisc_cpu_gdb_write_register; 152 #ifdef CONFIG_USER_ONLY 153 cc->handle_mmu_fault = openrisc_cpu_handle_mmu_fault; 154 #else 155 cc->get_phys_page_debug = openrisc_cpu_get_phys_page_debug; 156 dc->vmsd = &vmstate_openrisc_cpu; 157 #endif 158 cc->gdb_num_core_regs = 32 + 3; 159 cc->tcg_initialize = openrisc_translate_init; 160 cc->disas_set_info = openrisc_disas_set_info; 161 } 162 163 /* Sort alphabetically by type name, except for "any". */ 164 static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b) 165 { 166 ObjectClass *class_a = (ObjectClass *)a; 167 ObjectClass *class_b = (ObjectClass *)b; 168 const char *name_a, *name_b; 169 170 name_a = object_class_get_name(class_a); 171 name_b = object_class_get_name(class_b); 172 if (strcmp(name_a, "any-" TYPE_OPENRISC_CPU) == 0) { 173 return 1; 174 } else if (strcmp(name_b, "any-" TYPE_OPENRISC_CPU) == 0) { 175 return -1; 176 } else { 177 return strcmp(name_a, name_b); 178 } 179 } 180 181 static void openrisc_cpu_list_entry(gpointer data, gpointer user_data) 182 { 183 ObjectClass *oc = data; 184 const char *typename; 185 char *name; 186 187 typename = object_class_get_name(oc); 188 name = g_strndup(typename, 189 strlen(typename) - strlen("-" TYPE_OPENRISC_CPU)); 190 qemu_printf(" %s\n", name); 191 g_free(name); 192 } 193 194 void cpu_openrisc_list(void) 195 { 196 GSList *list; 197 198 list = object_class_get_list(TYPE_OPENRISC_CPU, false); 199 list = g_slist_sort(list, openrisc_cpu_list_compare); 200 qemu_printf("Available CPUs:\n"); 201 g_slist_foreach(list, openrisc_cpu_list_entry, NULL); 202 g_slist_free(list); 203 } 204 205 #define DEFINE_OPENRISC_CPU_TYPE(cpu_model, initfn) \ 206 { \ 207 .parent = TYPE_OPENRISC_CPU, \ 208 .instance_init = initfn, \ 209 .name = OPENRISC_CPU_TYPE_NAME(cpu_model), \ 210 } 211 212 static const TypeInfo openrisc_cpus_type_infos[] = { 213 { /* base class should be registered first */ 214 .name = TYPE_OPENRISC_CPU, 215 .parent = TYPE_CPU, 216 .instance_size = sizeof(OpenRISCCPU), 217 .instance_init = openrisc_cpu_initfn, 218 .abstract = true, 219 .class_size = sizeof(OpenRISCCPUClass), 220 .class_init = openrisc_cpu_class_init, 221 }, 222 DEFINE_OPENRISC_CPU_TYPE("or1200", or1200_initfn), 223 DEFINE_OPENRISC_CPU_TYPE("any", openrisc_any_initfn), 224 }; 225 226 DEFINE_TYPES(openrisc_cpus_type_infos) 227