1 #include "qemu/osdep.h" 2 #include "cpu.h" 3 #include "internal.h" 4 #include "migration/cpu.h" 5 #include "fpu_helper.h" 6 7 static int cpu_post_load(void *opaque, int version_id) 8 { 9 MIPSCPU *cpu = opaque; 10 CPUMIPSState *env = &cpu->env; 11 12 restore_fp_status(env); 13 restore_msa_fp_status(env); 14 compute_hflags(env); 15 restore_pamask(env); 16 17 return 0; 18 } 19 20 /* FPU state */ 21 22 static int get_fpr(QEMUFile *f, void *pv, size_t size, 23 const VMStateField *field) 24 { 25 int i; 26 fpr_t *v = pv; 27 /* Restore entire MSA vector register */ 28 for (i = 0; i < MSA_WRLEN / 64; i++) { 29 qemu_get_sbe64s(f, &v->wr.d[i]); 30 } 31 return 0; 32 } 33 34 static int put_fpr(QEMUFile *f, void *pv, size_t size, 35 const VMStateField *field, JSONWriter *vmdesc) 36 { 37 int i; 38 fpr_t *v = pv; 39 /* Save entire MSA vector register */ 40 for (i = 0; i < MSA_WRLEN / 64; i++) { 41 qemu_put_sbe64s(f, &v->wr.d[i]); 42 } 43 44 return 0; 45 } 46 47 static const VMStateInfo vmstate_info_fpr = { 48 .name = "fpr", 49 .get = get_fpr, 50 .put = put_fpr, 51 }; 52 53 #define VMSTATE_FPR_ARRAY_V(_f, _s, _n, _v) \ 54 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_fpr, fpr_t) 55 56 #define VMSTATE_FPR_ARRAY(_f, _s, _n) \ 57 VMSTATE_FPR_ARRAY_V(_f, _s, _n, 0) 58 59 static const VMStateField vmstate_fpu_fields[] = { 60 VMSTATE_FPR_ARRAY(fpr, CPUMIPSFPUContext, 32), 61 VMSTATE_UINT32(fcr0, CPUMIPSFPUContext), 62 VMSTATE_UINT32(fcr31, CPUMIPSFPUContext), 63 VMSTATE_END_OF_LIST() 64 }; 65 66 static const VMStateDescription vmstate_fpu = { 67 .name = "cpu/fpu", 68 .version_id = 1, 69 .minimum_version_id = 1, 70 .fields = vmstate_fpu_fields 71 }; 72 73 static const VMStateDescription vmstate_inactive_fpu = { 74 .name = "cpu/inactive_fpu", 75 .version_id = 1, 76 .minimum_version_id = 1, 77 .fields = vmstate_fpu_fields 78 }; 79 80 /* TC state */ 81 82 static const VMStateField vmstate_tc_fields[] = { 83 VMSTATE_UINTTL_ARRAY(gpr, TCState, 32), 84 #if defined(TARGET_MIPS64) 85 VMSTATE_UINT64_ARRAY(gpr_hi, TCState, 32), 86 #endif /* TARGET_MIPS64 */ 87 VMSTATE_UINTTL(PC, TCState), 88 VMSTATE_UINTTL_ARRAY(HI, TCState, MIPS_DSP_ACC), 89 VMSTATE_UINTTL_ARRAY(LO, TCState, MIPS_DSP_ACC), 90 VMSTATE_UINTTL_ARRAY(ACX, TCState, MIPS_DSP_ACC), 91 VMSTATE_UINTTL(DSPControl, TCState), 92 VMSTATE_INT32(CP0_TCStatus, TCState), 93 VMSTATE_INT32(CP0_TCBind, TCState), 94 VMSTATE_UINTTL(CP0_TCHalt, TCState), 95 VMSTATE_UINTTL(CP0_TCContext, TCState), 96 VMSTATE_UINTTL(CP0_TCSchedule, TCState), 97 VMSTATE_UINTTL(CP0_TCScheFBack, TCState), 98 VMSTATE_INT32(CP0_Debug_tcstatus, TCState), 99 VMSTATE_UINTTL(CP0_UserLocal, TCState), 100 VMSTATE_INT32(msacsr, TCState), 101 VMSTATE_UINTTL_ARRAY(mxu_gpr, TCState, NUMBER_OF_MXU_REGISTERS - 1), 102 VMSTATE_UINTTL(mxu_cr, TCState), 103 VMSTATE_END_OF_LIST() 104 }; 105 106 static const VMStateDescription vmstate_tc = { 107 .name = "cpu/tc", 108 .version_id = 2, 109 .minimum_version_id = 2, 110 .fields = vmstate_tc_fields 111 }; 112 113 static const VMStateDescription vmstate_inactive_tc = { 114 .name = "cpu/inactive_tc", 115 .version_id = 2, 116 .minimum_version_id = 2, 117 .fields = vmstate_tc_fields 118 }; 119 120 /* MVP state */ 121 122 static const VMStateDescription vmstate_mvp = { 123 .name = "cpu/mvp", 124 .version_id = 1, 125 .minimum_version_id = 1, 126 .fields = (const VMStateField[]) { 127 VMSTATE_INT32(CP0_MVPControl, CPUMIPSMVPContext), 128 VMSTATE_INT32(CP0_MVPConf0, CPUMIPSMVPContext), 129 VMSTATE_INT32(CP0_MVPConf1, CPUMIPSMVPContext), 130 VMSTATE_END_OF_LIST() 131 } 132 }; 133 134 /* TLB state */ 135 136 static int get_tlb(QEMUFile *f, void *pv, size_t size, 137 const VMStateField *field) 138 { 139 r4k_tlb_t *v = pv; 140 uint16_t flags; 141 142 qemu_get_betls(f, &v->VPN); 143 qemu_get_be32s(f, &v->PageMask); 144 qemu_get_be16s(f, &v->ASID); 145 qemu_get_be32s(f, &v->MMID); 146 qemu_get_be16s(f, &flags); 147 v->G = (flags >> 10) & 1; 148 v->C0 = (flags >> 7) & 3; 149 v->C1 = (flags >> 4) & 3; 150 v->V0 = (flags >> 3) & 1; 151 v->V1 = (flags >> 2) & 1; 152 v->D0 = (flags >> 1) & 1; 153 v->D1 = (flags >> 0) & 1; 154 v->EHINV = (flags >> 15) & 1; 155 v->RI1 = (flags >> 14) & 1; 156 v->RI0 = (flags >> 13) & 1; 157 v->XI1 = (flags >> 12) & 1; 158 v->XI0 = (flags >> 11) & 1; 159 qemu_get_be64s(f, &v->PFN[0]); 160 qemu_get_be64s(f, &v->PFN[1]); 161 162 return 0; 163 } 164 165 static int put_tlb(QEMUFile *f, void *pv, size_t size, 166 const VMStateField *field, JSONWriter *vmdesc) 167 { 168 r4k_tlb_t *v = pv; 169 170 uint16_t asid = v->ASID; 171 uint32_t mmid = v->MMID; 172 uint16_t flags = ((v->EHINV << 15) | 173 (v->RI1 << 14) | 174 (v->RI0 << 13) | 175 (v->XI1 << 12) | 176 (v->XI0 << 11) | 177 (v->G << 10) | 178 (v->C0 << 7) | 179 (v->C1 << 4) | 180 (v->V0 << 3) | 181 (v->V1 << 2) | 182 (v->D0 << 1) | 183 (v->D1 << 0)); 184 185 qemu_put_betls(f, &v->VPN); 186 qemu_put_be32s(f, &v->PageMask); 187 qemu_put_be16s(f, &asid); 188 qemu_put_be32s(f, &mmid); 189 qemu_put_be16s(f, &flags); 190 qemu_put_be64s(f, &v->PFN[0]); 191 qemu_put_be64s(f, &v->PFN[1]); 192 193 return 0; 194 } 195 196 static const VMStateInfo vmstate_info_tlb = { 197 .name = "tlb_entry", 198 .get = get_tlb, 199 .put = put_tlb, 200 }; 201 202 #define VMSTATE_TLB_ARRAY_V(_f, _s, _n, _v) \ 203 VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_tlb, r4k_tlb_t) 204 205 #define VMSTATE_TLB_ARRAY(_f, _s, _n) \ 206 VMSTATE_TLB_ARRAY_V(_f, _s, _n, 0) 207 208 static const VMStateDescription vmstate_tlb = { 209 .name = "cpu/tlb", 210 .version_id = 3, 211 .minimum_version_id = 3, 212 .fields = (const VMStateField[]) { 213 VMSTATE_UINT32(nb_tlb, CPUMIPSTLBContext), 214 VMSTATE_UINT32(tlb_in_use, CPUMIPSTLBContext), 215 VMSTATE_TLB_ARRAY(mmu.r4k.tlb, CPUMIPSTLBContext, MIPS_TLB_MAX), 216 VMSTATE_END_OF_LIST() 217 } 218 }; 219 220 /* MIPS CPU state */ 221 222 const VMStateDescription vmstate_mips_cpu = { 223 .name = "cpu", 224 .version_id = 21, 225 .minimum_version_id = 21, 226 .post_load = cpu_post_load, 227 .fields = (const VMStateField[]) { 228 /* Active TC */ 229 VMSTATE_STRUCT(env.active_tc, MIPSCPU, 1, vmstate_tc, TCState), 230 231 /* Active FPU */ 232 VMSTATE_STRUCT(env.active_fpu, MIPSCPU, 1, vmstate_fpu, 233 CPUMIPSFPUContext), 234 235 /* MVP */ 236 VMSTATE_STRUCT_POINTER(env.mvp, MIPSCPU, vmstate_mvp, 237 CPUMIPSMVPContext), 238 239 /* TLB */ 240 VMSTATE_STRUCT_POINTER(env.tlb, MIPSCPU, vmstate_tlb, 241 CPUMIPSTLBContext), 242 243 /* CPU metastate */ 244 VMSTATE_UINT32(env.current_tc, MIPSCPU), 245 VMSTATE_UNUSED(sizeof(uint32_t)), /* was current_fpu */ 246 VMSTATE_INT32(env.error_code, MIPSCPU), 247 VMSTATE_UINTTL(env.btarget, MIPSCPU), 248 VMSTATE_UINTTL(env.bcond, MIPSCPU), 249 250 /* Remaining CP0 registers */ 251 VMSTATE_INT32(env.CP0_Index, MIPSCPU), 252 VMSTATE_INT32(env.CP0_VPControl, MIPSCPU), 253 VMSTATE_INT32(env.CP0_Random, MIPSCPU), 254 VMSTATE_INT32(env.CP0_VPEControl, MIPSCPU), 255 VMSTATE_INT32(env.CP0_VPEConf0, MIPSCPU), 256 VMSTATE_INT32(env.CP0_VPEConf1, MIPSCPU), 257 VMSTATE_UINTTL(env.CP0_YQMask, MIPSCPU), 258 VMSTATE_UINTTL(env.CP0_VPESchedule, MIPSCPU), 259 VMSTATE_UINTTL(env.CP0_VPEScheFBack, MIPSCPU), 260 VMSTATE_INT32(env.CP0_VPEOpt, MIPSCPU), 261 VMSTATE_UINT64(env.CP0_EntryLo0, MIPSCPU), 262 VMSTATE_UINT64(env.CP0_EntryLo1, MIPSCPU), 263 VMSTATE_INT32(env.CP0_GlobalNumber, MIPSCPU), 264 VMSTATE_UINTTL(env.CP0_Context, MIPSCPU), 265 VMSTATE_INT32(env.CP0_MemoryMapID, MIPSCPU), 266 VMSTATE_INT32(env.CP0_PageMask, MIPSCPU), 267 VMSTATE_INT32(env.CP0_PageGrain, MIPSCPU), 268 VMSTATE_UINTTL(env.CP0_SegCtl0, MIPSCPU), 269 VMSTATE_UINTTL(env.CP0_SegCtl1, MIPSCPU), 270 VMSTATE_UINTTL(env.CP0_SegCtl2, MIPSCPU), 271 VMSTATE_UINTTL(env.CP0_PWBase, MIPSCPU), 272 VMSTATE_UINTTL(env.CP0_PWField, MIPSCPU), 273 VMSTATE_UINTTL(env.CP0_PWSize, MIPSCPU), 274 VMSTATE_INT32(env.CP0_Wired, MIPSCPU), 275 VMSTATE_INT32(env.CP0_PWCtl, MIPSCPU), 276 VMSTATE_INT32(env.CP0_SRSConf0, MIPSCPU), 277 VMSTATE_INT32(env.CP0_SRSConf1, MIPSCPU), 278 VMSTATE_INT32(env.CP0_SRSConf2, MIPSCPU), 279 VMSTATE_INT32(env.CP0_SRSConf3, MIPSCPU), 280 VMSTATE_INT32(env.CP0_SRSConf4, MIPSCPU), 281 VMSTATE_INT32(env.CP0_HWREna, MIPSCPU), 282 VMSTATE_UINTTL(env.CP0_BadVAddr, MIPSCPU), 283 VMSTATE_UINT32(env.CP0_BadInstr, MIPSCPU), 284 VMSTATE_UINT32(env.CP0_BadInstrP, MIPSCPU), 285 VMSTATE_UINT32(env.CP0_BadInstrX, MIPSCPU), 286 VMSTATE_INT32(env.CP0_Count, MIPSCPU), 287 VMSTATE_UNUSED(sizeof(uint32_t)), /* was CP0_SAARI */ 288 VMSTATE_UNUSED(2 * sizeof(uint64_t)), /* was CP0_SAAR[2] */ 289 VMSTATE_UINTTL(env.CP0_EntryHi, MIPSCPU), 290 VMSTATE_INT32(env.CP0_Compare, MIPSCPU), 291 VMSTATE_INT32(env.CP0_Status, MIPSCPU), 292 VMSTATE_INT32(env.CP0_IntCtl, MIPSCPU), 293 VMSTATE_INT32(env.CP0_SRSCtl, MIPSCPU), 294 VMSTATE_INT32(env.CP0_SRSMap, MIPSCPU), 295 VMSTATE_INT32(env.CP0_Cause, MIPSCPU), 296 VMSTATE_UINTTL(env.CP0_EPC, MIPSCPU), 297 VMSTATE_INT32(env.CP0_PRid, MIPSCPU), 298 VMSTATE_UINTTL(env.CP0_EBase, MIPSCPU), 299 VMSTATE_UINTTL(env.CP0_CMGCRBase, MIPSCPU), 300 VMSTATE_INT32(env.CP0_Config0, MIPSCPU), 301 VMSTATE_INT32(env.CP0_Config1, MIPSCPU), 302 VMSTATE_INT32(env.CP0_Config2, MIPSCPU), 303 VMSTATE_INT32(env.CP0_Config3, MIPSCPU), 304 VMSTATE_INT32(env.CP0_Config4, MIPSCPU), 305 VMSTATE_INT32(env.CP0_Config5, MIPSCPU), 306 VMSTATE_INT32(env.CP0_Config6, MIPSCPU), 307 VMSTATE_INT32(env.CP0_Config7, MIPSCPU), 308 VMSTATE_UINT64(env.CP0_LLAddr, MIPSCPU), 309 VMSTATE_UINT64_ARRAY(env.CP0_MAAR, MIPSCPU, MIPS_MAAR_MAX), 310 VMSTATE_INT32(env.CP0_MAARI, MIPSCPU), 311 VMSTATE_UINTTL(env.lladdr, MIPSCPU), 312 VMSTATE_UINTTL_ARRAY(env.CP0_WatchLo, MIPSCPU, 8), 313 VMSTATE_UINT64_ARRAY(env.CP0_WatchHi, MIPSCPU, 8), 314 VMSTATE_UINTTL(env.CP0_XContext, MIPSCPU), 315 VMSTATE_INT32(env.CP0_Framemask, MIPSCPU), 316 VMSTATE_INT32(env.CP0_Debug, MIPSCPU), 317 VMSTATE_UINTTL(env.CP0_DEPC, MIPSCPU), 318 VMSTATE_INT32(env.CP0_Performance0, MIPSCPU), 319 VMSTATE_INT32(env.CP0_ErrCtl, MIPSCPU), 320 VMSTATE_UINT64(env.CP0_TagLo, MIPSCPU), 321 VMSTATE_INT32(env.CP0_DataLo, MIPSCPU), 322 VMSTATE_INT32(env.CP0_TagHi, MIPSCPU), 323 VMSTATE_INT32(env.CP0_DataHi, MIPSCPU), 324 VMSTATE_UINTTL(env.CP0_ErrorEPC, MIPSCPU), 325 VMSTATE_INT32(env.CP0_DESAVE, MIPSCPU), 326 VMSTATE_UINTTL_ARRAY(env.CP0_KScratch, MIPSCPU, MIPS_KSCRATCH_NUM), 327 328 /* Inactive TC */ 329 VMSTATE_STRUCT_ARRAY(env.tcs, MIPSCPU, MIPS_SHADOW_SET_MAX, 1, 330 vmstate_inactive_tc, TCState), 331 VMSTATE_STRUCT_ARRAY(env.fpus, MIPSCPU, MIPS_FPU_MAX, 1, 332 vmstate_inactive_fpu, CPUMIPSFPUContext), 333 334 VMSTATE_END_OF_LIST() 335 }, 336 }; 337