xref: /openbmc/qemu/target/loongarch/cpu.h (revision 59272469)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * QEMU LoongArch CPU
4  *
5  * Copyright (c) 2021 Loongson Technology Corporation Limited
6  */
7 
8 #ifndef LOONGARCH_CPU_H
9 #define LOONGARCH_CPU_H
10 
11 #include "qemu/int128.h"
12 #include "exec/cpu-defs.h"
13 #include "fpu/softfloat-types.h"
14 #include "hw/registerfields.h"
15 #include "qemu/timer.h"
16 #ifndef CONFIG_USER_ONLY
17 #include "exec/memory.h"
18 #endif
19 #include "cpu-csr.h"
20 #include "cpu-qom.h"
21 
22 #define IOCSRF_TEMP             0
23 #define IOCSRF_NODECNT          1
24 #define IOCSRF_MSI              2
25 #define IOCSRF_EXTIOI           3
26 #define IOCSRF_CSRIPI           4
27 #define IOCSRF_FREQCSR          5
28 #define IOCSRF_FREQSCALE        6
29 #define IOCSRF_DVFSV1           7
30 #define IOCSRF_GMOD             9
31 #define IOCSRF_VM               11
32 
33 #define VERSION_REG             0x0
34 #define FEATURE_REG             0x8
35 #define VENDOR_REG              0x10
36 #define CPUNAME_REG             0x20
37 #define MISC_FUNC_REG           0x420
38 #define IOCSRM_EXTIOI_EN        48
39 
40 #define IOCSR_MEM_SIZE          0x428
41 
42 #define FCSR0_M1    0x1f         /* FCSR1 mask, Enables */
43 #define FCSR0_M2    0x1f1f0000   /* FCSR2 mask, Cause and Flags */
44 #define FCSR0_M3    0x300        /* FCSR3 mask, Round Mode */
45 #define FCSR0_RM    8            /* Round Mode bit num on fcsr0 */
46 
47 FIELD(FCSR0, ENABLES, 0, 5)
48 FIELD(FCSR0, RM, 8, 2)
49 FIELD(FCSR0, FLAGS, 16, 5)
50 FIELD(FCSR0, CAUSE, 24, 5)
51 
52 #define GET_FP_CAUSE(REG)      FIELD_EX32(REG, FCSR0, CAUSE)
53 #define SET_FP_CAUSE(REG, V) \
54     do { \
55         (REG) = FIELD_DP32(REG, FCSR0, CAUSE, V); \
56     } while (0)
57 #define UPDATE_FP_CAUSE(REG, V) \
58     do { \
59         (REG) |= FIELD_DP32(0, FCSR0, CAUSE, V); \
60     } while (0)
61 
62 #define GET_FP_ENABLES(REG)    FIELD_EX32(REG, FCSR0, ENABLES)
63 #define SET_FP_ENABLES(REG, V) \
64     do { \
65         (REG) = FIELD_DP32(REG, FCSR0, ENABLES, V); \
66     } while (0)
67 
68 #define GET_FP_FLAGS(REG)      FIELD_EX32(REG, FCSR0, FLAGS)
69 #define SET_FP_FLAGS(REG, V) \
70     do { \
71         (REG) = FIELD_DP32(REG, FCSR0, FLAGS, V); \
72     } while (0)
73 
74 #define UPDATE_FP_FLAGS(REG, V) \
75     do { \
76         (REG) |= FIELD_DP32(0, FCSR0, FLAGS, V); \
77     } while (0)
78 
79 #define FP_INEXACT        1
80 #define FP_UNDERFLOW      2
81 #define FP_OVERFLOW       4
82 #define FP_DIV0           8
83 #define FP_INVALID        16
84 
85 #define EXCODE(code, subcode) ( ((subcode) << 6) | (code) )
86 #define EXCODE_MCODE(code)    ( (code) & 0x3f )
87 #define EXCODE_SUBCODE(code)  ( (code) >> 6 )
88 
89 #define  EXCCODE_EXTERNAL_INT        64   /* plus external interrupt number */
90 #define  EXCCODE_INT                 EXCODE(0, 0)
91 #define  EXCCODE_PIL                 EXCODE(1, 0)
92 #define  EXCCODE_PIS                 EXCODE(2, 0)
93 #define  EXCCODE_PIF                 EXCODE(3, 0)
94 #define  EXCCODE_PME                 EXCODE(4, 0)
95 #define  EXCCODE_PNR                 EXCODE(5, 0)
96 #define  EXCCODE_PNX                 EXCODE(6, 0)
97 #define  EXCCODE_PPI                 EXCODE(7, 0)
98 #define  EXCCODE_ADEF                EXCODE(8, 0) /* Different exception subcode */
99 #define  EXCCODE_ADEM                EXCODE(8, 1)
100 #define  EXCCODE_ALE                 EXCODE(9, 0)
101 #define  EXCCODE_BCE                 EXCODE(10, 0)
102 #define  EXCCODE_SYS                 EXCODE(11, 0)
103 #define  EXCCODE_BRK                 EXCODE(12, 0)
104 #define  EXCCODE_INE                 EXCODE(13, 0)
105 #define  EXCCODE_IPE                 EXCODE(14, 0)
106 #define  EXCCODE_FPD                 EXCODE(15, 0)
107 #define  EXCCODE_SXD                 EXCODE(16, 0)
108 #define  EXCCODE_ASXD                EXCODE(17, 0)
109 #define  EXCCODE_FPE                 EXCODE(18, 0) /* Different exception subcode */
110 #define  EXCCODE_VFPE                EXCODE(18, 1)
111 #define  EXCCODE_WPEF                EXCODE(19, 0) /* Different exception subcode */
112 #define  EXCCODE_WPEM                EXCODE(19, 1)
113 #define  EXCCODE_BTD                 EXCODE(20, 0)
114 #define  EXCCODE_BTE                 EXCODE(21, 0)
115 #define  EXCCODE_DBP                 EXCODE(26, 0) /* Reserved subcode used for debug */
116 
117 /* cpucfg[0] bits */
118 FIELD(CPUCFG0, PRID, 0, 32)
119 
120 /* cpucfg[1] bits */
121 FIELD(CPUCFG1, ARCH, 0, 2)
122 FIELD(CPUCFG1, PGMMU, 2, 1)
123 FIELD(CPUCFG1, IOCSR, 3, 1)
124 FIELD(CPUCFG1, PALEN, 4, 8)
125 FIELD(CPUCFG1, VALEN, 12, 8)
126 FIELD(CPUCFG1, UAL, 20, 1)
127 FIELD(CPUCFG1, RI, 21, 1)
128 FIELD(CPUCFG1, EP, 22, 1)
129 FIELD(CPUCFG1, RPLV, 23, 1)
130 FIELD(CPUCFG1, HP, 24, 1)
131 FIELD(CPUCFG1, IOCSR_BRD, 25, 1)
132 FIELD(CPUCFG1, MSG_INT, 26, 1)
133 
134 /* cpucfg[1].arch */
135 #define CPUCFG1_ARCH_LA32R       0
136 #define CPUCFG1_ARCH_LA32        1
137 #define CPUCFG1_ARCH_LA64        2
138 
139 /* cpucfg[2] bits */
140 FIELD(CPUCFG2, FP, 0, 1)
141 FIELD(CPUCFG2, FP_SP, 1, 1)
142 FIELD(CPUCFG2, FP_DP, 2, 1)
143 FIELD(CPUCFG2, FP_VER, 3, 3)
144 FIELD(CPUCFG2, LSX, 6, 1)
145 FIELD(CPUCFG2, LASX, 7, 1)
146 FIELD(CPUCFG2, COMPLEX, 8, 1)
147 FIELD(CPUCFG2, CRYPTO, 9, 1)
148 FIELD(CPUCFG2, LVZ, 10, 1)
149 FIELD(CPUCFG2, LVZ_VER, 11, 3)
150 FIELD(CPUCFG2, LLFTP, 14, 1)
151 FIELD(CPUCFG2, LLFTP_VER, 15, 3)
152 FIELD(CPUCFG2, LBT_X86, 18, 1)
153 FIELD(CPUCFG2, LBT_ARM, 19, 1)
154 FIELD(CPUCFG2, LBT_MIPS, 20, 1)
155 FIELD(CPUCFG2, LSPW, 21, 1)
156 FIELD(CPUCFG2, LAM, 22, 1)
157 
158 /* cpucfg[3] bits */
159 FIELD(CPUCFG3, CCDMA, 0, 1)
160 FIELD(CPUCFG3, SFB, 1, 1)
161 FIELD(CPUCFG3, UCACC, 2, 1)
162 FIELD(CPUCFG3, LLEXC, 3, 1)
163 FIELD(CPUCFG3, SCDLY, 4, 1)
164 FIELD(CPUCFG3, LLDBAR, 5, 1)
165 FIELD(CPUCFG3, ITLBHMC, 6, 1)
166 FIELD(CPUCFG3, ICHMC, 7, 1)
167 FIELD(CPUCFG3, SPW_LVL, 8, 3)
168 FIELD(CPUCFG3, SPW_HP_HF, 11, 1)
169 FIELD(CPUCFG3, RVA, 12, 1)
170 FIELD(CPUCFG3, RVAMAX, 13, 4)
171 
172 /* cpucfg[4] bits */
173 FIELD(CPUCFG4, CC_FREQ, 0, 32)
174 
175 /* cpucfg[5] bits */
176 FIELD(CPUCFG5, CC_MUL, 0, 16)
177 FIELD(CPUCFG5, CC_DIV, 16, 16)
178 
179 /* cpucfg[6] bits */
180 FIELD(CPUCFG6, PMP, 0, 1)
181 FIELD(CPUCFG6, PMVER, 1, 3)
182 FIELD(CPUCFG6, PMNUM, 4, 4)
183 FIELD(CPUCFG6, PMBITS, 8, 6)
184 FIELD(CPUCFG6, UPM, 14, 1)
185 
186 /* cpucfg[16] bits */
187 FIELD(CPUCFG16, L1_IUPRE, 0, 1)
188 FIELD(CPUCFG16, L1_IUUNIFY, 1, 1)
189 FIELD(CPUCFG16, L1_DPRE, 2, 1)
190 FIELD(CPUCFG16, L2_IUPRE, 3, 1)
191 FIELD(CPUCFG16, L2_IUUNIFY, 4, 1)
192 FIELD(CPUCFG16, L2_IUPRIV, 5, 1)
193 FIELD(CPUCFG16, L2_IUINCL, 6, 1)
194 FIELD(CPUCFG16, L2_DPRE, 7, 1)
195 FIELD(CPUCFG16, L2_DPRIV, 8, 1)
196 FIELD(CPUCFG16, L2_DINCL, 9, 1)
197 FIELD(CPUCFG16, L3_IUPRE, 10, 1)
198 FIELD(CPUCFG16, L3_IUUNIFY, 11, 1)
199 FIELD(CPUCFG16, L3_IUPRIV, 12, 1)
200 FIELD(CPUCFG16, L3_IUINCL, 13, 1)
201 FIELD(CPUCFG16, L3_DPRE, 14, 1)
202 FIELD(CPUCFG16, L3_DPRIV, 15, 1)
203 FIELD(CPUCFG16, L3_DINCL, 16, 1)
204 
205 /* cpucfg[17] bits */
206 FIELD(CPUCFG17, L1IU_WAYS, 0, 16)
207 FIELD(CPUCFG17, L1IU_SETS, 16, 8)
208 FIELD(CPUCFG17, L1IU_SIZE, 24, 7)
209 
210 /* cpucfg[18] bits */
211 FIELD(CPUCFG18, L1D_WAYS, 0, 16)
212 FIELD(CPUCFG18, L1D_SETS, 16, 8)
213 FIELD(CPUCFG18, L1D_SIZE, 24, 7)
214 
215 /* cpucfg[19] bits */
216 FIELD(CPUCFG19, L2IU_WAYS, 0, 16)
217 FIELD(CPUCFG19, L2IU_SETS, 16, 8)
218 FIELD(CPUCFG19, L2IU_SIZE, 24, 7)
219 
220 /* cpucfg[20] bits */
221 FIELD(CPUCFG20, L3IU_WAYS, 0, 16)
222 FIELD(CPUCFG20, L3IU_SETS, 16, 8)
223 FIELD(CPUCFG20, L3IU_SIZE, 24, 7)
224 
225 /*CSR_CRMD */
226 FIELD(CSR_CRMD, PLV, 0, 2)
227 FIELD(CSR_CRMD, IE, 2, 1)
228 FIELD(CSR_CRMD, DA, 3, 1)
229 FIELD(CSR_CRMD, PG, 4, 1)
230 FIELD(CSR_CRMD, DATF, 5, 2)
231 FIELD(CSR_CRMD, DATM, 7, 2)
232 FIELD(CSR_CRMD, WE, 9, 1)
233 
234 extern const char * const regnames[32];
235 extern const char * const fregnames[32];
236 
237 #define N_IRQS      13
238 #define IRQ_TIMER   11
239 #define IRQ_IPI     12
240 
241 #define LOONGARCH_STLB         2048 /* 2048 STLB */
242 #define LOONGARCH_MTLB         64   /* 64 MTLB */
243 #define LOONGARCH_TLB_MAX      (LOONGARCH_STLB + LOONGARCH_MTLB)
244 
245 /*
246  * define the ASID PS E VPPN field of TLB
247  */
248 FIELD(TLB_MISC, E, 0, 1)
249 FIELD(TLB_MISC, ASID, 1, 10)
250 FIELD(TLB_MISC, VPPN, 13, 35)
251 FIELD(TLB_MISC, PS, 48, 6)
252 
253 #define LSX_LEN    (128)
254 #define LASX_LEN   (256)
255 
256 typedef union VReg {
257     int8_t   B[LASX_LEN / 8];
258     int16_t  H[LASX_LEN / 16];
259     int32_t  W[LASX_LEN / 32];
260     int64_t  D[LASX_LEN / 64];
261     uint8_t  UB[LASX_LEN / 8];
262     uint16_t UH[LASX_LEN / 16];
263     uint32_t UW[LASX_LEN / 32];
264     uint64_t UD[LASX_LEN / 64];
265     Int128   Q[LASX_LEN / 128];
266 } VReg;
267 
268 typedef union fpr_t fpr_t;
269 union fpr_t {
270     VReg  vreg;
271 };
272 
273 struct LoongArchTLB {
274     uint64_t tlb_misc;
275     /* Fields corresponding to CSR_TLBELO0/1 */
276     uint64_t tlb_entry0;
277     uint64_t tlb_entry1;
278 };
279 typedef struct LoongArchTLB LoongArchTLB;
280 
281 typedef struct CPUArchState {
282     uint64_t gpr[32];
283     uint64_t pc;
284 
285     fpr_t fpr[32];
286     float_status fp_status;
287     bool cf[8];
288 
289     uint32_t fcsr0;
290     uint32_t fcsr0_mask;
291 
292     uint32_t cpucfg[21];
293 
294     uint64_t lladdr; /* LL virtual address compared against SC */
295     uint64_t llval;
296 
297     /* LoongArch CSRs */
298     uint64_t CSR_CRMD;
299     uint64_t CSR_PRMD;
300     uint64_t CSR_EUEN;
301     uint64_t CSR_MISC;
302     uint64_t CSR_ECFG;
303     uint64_t CSR_ESTAT;
304     uint64_t CSR_ERA;
305     uint64_t CSR_BADV;
306     uint64_t CSR_BADI;
307     uint64_t CSR_EENTRY;
308     uint64_t CSR_TLBIDX;
309     uint64_t CSR_TLBEHI;
310     uint64_t CSR_TLBELO0;
311     uint64_t CSR_TLBELO1;
312     uint64_t CSR_ASID;
313     uint64_t CSR_PGDL;
314     uint64_t CSR_PGDH;
315     uint64_t CSR_PGD;
316     uint64_t CSR_PWCL;
317     uint64_t CSR_PWCH;
318     uint64_t CSR_STLBPS;
319     uint64_t CSR_RVACFG;
320     uint64_t CSR_CPUID;
321     uint64_t CSR_PRCFG1;
322     uint64_t CSR_PRCFG2;
323     uint64_t CSR_PRCFG3;
324     uint64_t CSR_SAVE[16];
325     uint64_t CSR_TID;
326     uint64_t CSR_TCFG;
327     uint64_t CSR_TVAL;
328     uint64_t CSR_CNTC;
329     uint64_t CSR_TICLR;
330     uint64_t CSR_LLBCTL;
331     uint64_t CSR_IMPCTL1;
332     uint64_t CSR_IMPCTL2;
333     uint64_t CSR_TLBRENTRY;
334     uint64_t CSR_TLBRBADV;
335     uint64_t CSR_TLBRERA;
336     uint64_t CSR_TLBRSAVE;
337     uint64_t CSR_TLBRELO0;
338     uint64_t CSR_TLBRELO1;
339     uint64_t CSR_TLBREHI;
340     uint64_t CSR_TLBRPRMD;
341     uint64_t CSR_MERRCTL;
342     uint64_t CSR_MERRINFO1;
343     uint64_t CSR_MERRINFO2;
344     uint64_t CSR_MERRENTRY;
345     uint64_t CSR_MERRERA;
346     uint64_t CSR_MERRSAVE;
347     uint64_t CSR_CTAG;
348     uint64_t CSR_DMW[4];
349     uint64_t CSR_DBG;
350     uint64_t CSR_DERA;
351     uint64_t CSR_DSAVE;
352 
353 #ifndef CONFIG_USER_ONLY
354     LoongArchTLB  tlb[LOONGARCH_TLB_MAX];
355 
356     AddressSpace *address_space_iocsr;
357     bool load_elf;
358     uint64_t elf_address;
359     uint32_t mp_state;
360     /* Store ipistate to access from this struct */
361     DeviceState *ipistate;
362 
363     struct loongarch_boot_info *boot_info;
364 #endif
365 } CPULoongArchState;
366 
367 /**
368  * LoongArchCPU:
369  * @env: #CPULoongArchState
370  *
371  * A LoongArch CPU.
372  */
373 struct ArchCPU {
374     CPUState parent_obj;
375 
376     CPULoongArchState env;
377     QEMUTimer timer;
378     uint32_t  phy_id;
379 
380     /* 'compatible' string for this CPU for Linux device trees */
381     const char *dtb_compatible;
382     /* used by KVM_REG_LOONGARCH_COUNTER ioctl to access guest time counters */
383     uint64_t kvm_state_counter;
384 };
385 
386 /**
387  * LoongArchCPUClass:
388  * @parent_realize: The parent class' realize handler.
389  * @parent_phases: The parent class' reset phase handlers.
390  *
391  * A LoongArch CPU model.
392  */
393 struct LoongArchCPUClass {
394     CPUClass parent_class;
395 
396     DeviceRealize parent_realize;
397     ResettablePhases parent_phases;
398 };
399 
400 /*
401  * LoongArch CPUs has 4 privilege levels.
402  * 0 for kernel mode, 3 for user mode.
403  * Define an extra index for DA(direct addressing) mode.
404  */
405 #define MMU_PLV_KERNEL   0
406 #define MMU_PLV_USER     3
407 #define MMU_KERNEL_IDX   MMU_PLV_KERNEL
408 #define MMU_USER_IDX     MMU_PLV_USER
409 #define MMU_DA_IDX       4
410 
411 static inline bool is_la64(CPULoongArchState *env)
412 {
413     return FIELD_EX32(env->cpucfg[1], CPUCFG1, ARCH) == CPUCFG1_ARCH_LA64;
414 }
415 
416 static inline bool is_va32(CPULoongArchState *env)
417 {
418     /* VA32 if !LA64 or VA32L[1-3] */
419     bool va32 = !is_la64(env);
420     uint64_t plv = FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV);
421     if (plv >= 1 && (FIELD_EX64(env->CSR_MISC, CSR_MISC, VA32) & (1 << plv))) {
422         va32 = true;
423     }
424     return va32;
425 }
426 
427 static inline void set_pc(CPULoongArchState *env, uint64_t value)
428 {
429     if (is_va32(env)) {
430         env->pc = (uint32_t)value;
431     } else {
432         env->pc = value;
433     }
434 }
435 
436 /*
437  * LoongArch CPUs hardware flags.
438  */
439 #define HW_FLAGS_PLV_MASK   R_CSR_CRMD_PLV_MASK  /* 0x03 */
440 #define HW_FLAGS_EUEN_FPE   0x04
441 #define HW_FLAGS_EUEN_SXE   0x08
442 #define HW_FLAGS_CRMD_PG    R_CSR_CRMD_PG_MASK   /* 0x10 */
443 #define HW_FLAGS_VA32       0x20
444 #define HW_FLAGS_EUEN_ASXE  0x40
445 
446 static inline void cpu_get_tb_cpu_state(CPULoongArchState *env, vaddr *pc,
447                                         uint64_t *cs_base, uint32_t *flags)
448 {
449     *pc = env->pc;
450     *cs_base = 0;
451     *flags = env->CSR_CRMD & (R_CSR_CRMD_PLV_MASK | R_CSR_CRMD_PG_MASK);
452     *flags |= FIELD_EX64(env->CSR_EUEN, CSR_EUEN, FPE) * HW_FLAGS_EUEN_FPE;
453     *flags |= FIELD_EX64(env->CSR_EUEN, CSR_EUEN, SXE) * HW_FLAGS_EUEN_SXE;
454     *flags |= FIELD_EX64(env->CSR_EUEN, CSR_EUEN, ASXE) * HW_FLAGS_EUEN_ASXE;
455     *flags |= is_va32(env) * HW_FLAGS_VA32;
456 }
457 
458 #include "exec/cpu-all.h"
459 
460 #define CPU_RESOLVING_TYPE TYPE_LOONGARCH_CPU
461 
462 void loongarch_cpu_post_init(Object *obj);
463 
464 #endif /* LOONGARCH_CPU_H */
465