xref: /openbmc/qemu/target/i386/tcg/tcg-cpu.c (revision 3cf71969)
1 /*
2  * i386 TCG cpu class initialization
3  *
4  *  Copyright (c) 2003 Fabrice Bellard
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include "qemu/osdep.h"
21 #include "cpu.h"
22 #include "helper-tcg.h"
23 #include "qemu/accel.h"
24 #include "hw/core/accel-cpu.h"
25 
26 #include "tcg-cpu.h"
27 
28 /* Frob eflags into and out of the CPU temporary format.  */
29 
30 static void x86_cpu_exec_enter(CPUState *cs)
31 {
32     X86CPU *cpu = X86_CPU(cs);
33     CPUX86State *env = &cpu->env;
34 
35     CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
36     env->df = 1 - (2 * ((env->eflags >> 10) & 1));
37     CC_OP = CC_OP_EFLAGS;
38     env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
39 }
40 
41 static void x86_cpu_exec_exit(CPUState *cs)
42 {
43     X86CPU *cpu = X86_CPU(cs);
44     CPUX86State *env = &cpu->env;
45 
46     env->eflags = cpu_compute_eflags(env);
47 }
48 
49 static void x86_cpu_synchronize_from_tb(CPUState *cs,
50                                         const TranslationBlock *tb)
51 {
52     /* The instruction pointer is always up to date with TARGET_TB_PCREL. */
53     if (!TARGET_TB_PCREL) {
54         CPUX86State *env = cs->env_ptr;
55         env->eip = tb_pc(tb) - tb->cs_base;
56     }
57 }
58 
59 #ifndef CONFIG_USER_ONLY
60 static bool x86_debug_check_breakpoint(CPUState *cs)
61 {
62     X86CPU *cpu = X86_CPU(cs);
63     CPUX86State *env = &cpu->env;
64 
65     /* RF disables all architectural breakpoints. */
66     return !(env->eflags & RF_MASK);
67 }
68 #endif
69 
70 #include "hw/core/tcg-cpu-ops.h"
71 
72 static const struct TCGCPUOps x86_tcg_ops = {
73     .initialize = tcg_x86_init,
74     .synchronize_from_tb = x86_cpu_synchronize_from_tb,
75     .cpu_exec_enter = x86_cpu_exec_enter,
76     .cpu_exec_exit = x86_cpu_exec_exit,
77 #ifdef CONFIG_USER_ONLY
78     .fake_user_interrupt = x86_cpu_do_interrupt,
79     .record_sigsegv = x86_cpu_record_sigsegv,
80     .record_sigbus = x86_cpu_record_sigbus,
81 #else
82     .tlb_fill = x86_cpu_tlb_fill,
83     .do_interrupt = x86_cpu_do_interrupt,
84     .cpu_exec_interrupt = x86_cpu_exec_interrupt,
85     .do_unaligned_access = x86_cpu_do_unaligned_access,
86     .debug_excp_handler = breakpoint_handler,
87     .debug_check_breakpoint = x86_debug_check_breakpoint,
88 #endif /* !CONFIG_USER_ONLY */
89 };
90 
91 static void tcg_cpu_init_ops(AccelCPUClass *accel_cpu, CPUClass *cc)
92 {
93     /* for x86, all cpus use the same set of operations */
94     cc->tcg_ops = &x86_tcg_ops;
95 }
96 
97 static void tcg_cpu_class_init(CPUClass *cc)
98 {
99     cc->init_accel_cpu = tcg_cpu_init_ops;
100 }
101 
102 static void tcg_cpu_xsave_init(void)
103 {
104 #define XO(bit, field) \
105     x86_ext_save_areas[bit].offset = offsetof(X86XSaveArea, field);
106 
107     XO(XSTATE_FP_BIT, legacy);
108     XO(XSTATE_SSE_BIT, legacy);
109     XO(XSTATE_YMM_BIT, avx_state);
110     XO(XSTATE_BNDREGS_BIT, bndreg_state);
111     XO(XSTATE_BNDCSR_BIT, bndcsr_state);
112     XO(XSTATE_OPMASK_BIT, opmask_state);
113     XO(XSTATE_ZMM_Hi256_BIT, zmm_hi256_state);
114     XO(XSTATE_Hi16_ZMM_BIT, hi16_zmm_state);
115     XO(XSTATE_PKRU_BIT, pkru_state);
116 
117 #undef XO
118 }
119 
120 /*
121  * TCG-specific defaults that override cpudef models when using TCG.
122  * Only for builtin_x86_defs models initialized with x86_register_cpudef_types.
123  */
124 static PropValue tcg_default_props[] = {
125     { "vme", "off" },
126     { NULL, NULL },
127 };
128 
129 static void tcg_cpu_instance_init(CPUState *cs)
130 {
131     X86CPU *cpu = X86_CPU(cs);
132     X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
133 
134     if (xcc->model) {
135         /* Special cases not set in the X86CPUDefinition structs: */
136         x86_cpu_apply_props(cpu, tcg_default_props);
137     }
138 
139     tcg_cpu_xsave_init();
140 }
141 
142 static void tcg_cpu_accel_class_init(ObjectClass *oc, void *data)
143 {
144     AccelCPUClass *acc = ACCEL_CPU_CLASS(oc);
145 
146 #ifndef CONFIG_USER_ONLY
147     acc->cpu_realizefn = tcg_cpu_realizefn;
148 #endif /* CONFIG_USER_ONLY */
149 
150     acc->cpu_class_init = tcg_cpu_class_init;
151     acc->cpu_instance_init = tcg_cpu_instance_init;
152 }
153 static const TypeInfo tcg_cpu_accel_type_info = {
154     .name = ACCEL_CPU_NAME("tcg"),
155 
156     .parent = TYPE_ACCEL_CPU,
157     .class_init = tcg_cpu_accel_class_init,
158     .abstract = true,
159 };
160 static void tcg_cpu_accel_register_types(void)
161 {
162     type_register_static(&tcg_cpu_accel_type_info);
163 }
164 type_init(tcg_cpu_accel_register_types);
165