169e0a03cSPaolo Bonzini /* Copyright 2008 IBM Corporation 269e0a03cSPaolo Bonzini * 2008 Red Hat, Inc. 369e0a03cSPaolo Bonzini * Copyright 2011 Intel Corporation 469e0a03cSPaolo Bonzini * Copyright 2016 Veertu, Inc. 569e0a03cSPaolo Bonzini * Copyright 2017 The Android Open Source Project 669e0a03cSPaolo Bonzini * 769e0a03cSPaolo Bonzini * QEMU Hypervisor.framework support 869e0a03cSPaolo Bonzini * 969e0a03cSPaolo Bonzini * This program is free software; you can redistribute it and/or 1069e0a03cSPaolo Bonzini * modify it under the terms of version 2 of the GNU General Public 1169e0a03cSPaolo Bonzini * License as published by the Free Software Foundation. 1269e0a03cSPaolo Bonzini * 1369e0a03cSPaolo Bonzini * This program is distributed in the hope that it will be useful, 1469e0a03cSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of 1569e0a03cSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16e361a772SThomas Huth * General Public License for more details. 1769e0a03cSPaolo Bonzini * 18e361a772SThomas Huth * You should have received a copy of the GNU General Public License 19e361a772SThomas Huth * along with this program; if not, see <http://www.gnu.org/licenses/>. 20d781e24dSIzik Eidus * 21d781e24dSIzik Eidus * This file contain code under public domain from the hvdos project: 22d781e24dSIzik Eidus * https://github.com/mist64/hvdos 234d98a8e5SPaolo Bonzini * 244d98a8e5SPaolo Bonzini * Parts Copyright (c) 2011 NetApp, Inc. 254d98a8e5SPaolo Bonzini * All rights reserved. 264d98a8e5SPaolo Bonzini * 274d98a8e5SPaolo Bonzini * Redistribution and use in source and binary forms, with or without 284d98a8e5SPaolo Bonzini * modification, are permitted provided that the following conditions 294d98a8e5SPaolo Bonzini * are met: 304d98a8e5SPaolo Bonzini * 1. Redistributions of source code must retain the above copyright 314d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer. 324d98a8e5SPaolo Bonzini * 2. Redistributions in binary form must reproduce the above copyright 334d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer in the 344d98a8e5SPaolo Bonzini * documentation and/or other materials provided with the distribution. 354d98a8e5SPaolo Bonzini * 364d98a8e5SPaolo Bonzini * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 374d98a8e5SPaolo Bonzini * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 384d98a8e5SPaolo Bonzini * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 394d98a8e5SPaolo Bonzini * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 404d98a8e5SPaolo Bonzini * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 414d98a8e5SPaolo Bonzini * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 424d98a8e5SPaolo Bonzini * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 434d98a8e5SPaolo Bonzini * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 444d98a8e5SPaolo Bonzini * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 454d98a8e5SPaolo Bonzini * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 464d98a8e5SPaolo Bonzini * SUCH DAMAGE. 4769e0a03cSPaolo Bonzini */ 48*54d31236SMarkus Armbruster 4969e0a03cSPaolo Bonzini #include "qemu/osdep.h" 5069e0a03cSPaolo Bonzini #include "qemu-common.h" 5169e0a03cSPaolo Bonzini #include "qemu/error-report.h" 5269e0a03cSPaolo Bonzini 5369e0a03cSPaolo Bonzini #include "sysemu/hvf.h" 54*54d31236SMarkus Armbruster #include "sysemu/runstate.h" 5569e0a03cSPaolo Bonzini #include "hvf-i386.h" 5669e0a03cSPaolo Bonzini #include "vmcs.h" 5769e0a03cSPaolo Bonzini #include "vmx.h" 5869e0a03cSPaolo Bonzini #include "x86.h" 5969e0a03cSPaolo Bonzini #include "x86_descr.h" 6069e0a03cSPaolo Bonzini #include "x86_mmu.h" 6169e0a03cSPaolo Bonzini #include "x86_decode.h" 6269e0a03cSPaolo Bonzini #include "x86_emu.h" 6369e0a03cSPaolo Bonzini #include "x86_task.h" 6469e0a03cSPaolo Bonzini #include "x86hvf.h" 6569e0a03cSPaolo Bonzini 6669e0a03cSPaolo Bonzini #include <Hypervisor/hv.h> 6769e0a03cSPaolo Bonzini #include <Hypervisor/hv_vmx.h> 6869e0a03cSPaolo Bonzini 6969e0a03cSPaolo Bonzini #include "exec/address-spaces.h" 7069e0a03cSPaolo Bonzini #include "hw/i386/apic_internal.h" 7169e0a03cSPaolo Bonzini #include "qemu/main-loop.h" 7269e0a03cSPaolo Bonzini #include "sysemu/accel.h" 7369e0a03cSPaolo Bonzini #include "target/i386/cpu.h" 7469e0a03cSPaolo Bonzini 7569e0a03cSPaolo Bonzini HVFState *hvf_state; 7669e0a03cSPaolo Bonzini 7769e0a03cSPaolo Bonzini static void assert_hvf_ok(hv_return_t ret) 7869e0a03cSPaolo Bonzini { 7969e0a03cSPaolo Bonzini if (ret == HV_SUCCESS) { 8069e0a03cSPaolo Bonzini return; 8169e0a03cSPaolo Bonzini } 8269e0a03cSPaolo Bonzini 8369e0a03cSPaolo Bonzini switch (ret) { 8469e0a03cSPaolo Bonzini case HV_ERROR: 852d9178d9SLaurent Vivier error_report("Error: HV_ERROR"); 8669e0a03cSPaolo Bonzini break; 8769e0a03cSPaolo Bonzini case HV_BUSY: 882d9178d9SLaurent Vivier error_report("Error: HV_BUSY"); 8969e0a03cSPaolo Bonzini break; 9069e0a03cSPaolo Bonzini case HV_BAD_ARGUMENT: 912d9178d9SLaurent Vivier error_report("Error: HV_BAD_ARGUMENT"); 9269e0a03cSPaolo Bonzini break; 9369e0a03cSPaolo Bonzini case HV_NO_RESOURCES: 942d9178d9SLaurent Vivier error_report("Error: HV_NO_RESOURCES"); 9569e0a03cSPaolo Bonzini break; 9669e0a03cSPaolo Bonzini case HV_NO_DEVICE: 972d9178d9SLaurent Vivier error_report("Error: HV_NO_DEVICE"); 9869e0a03cSPaolo Bonzini break; 9969e0a03cSPaolo Bonzini case HV_UNSUPPORTED: 1002d9178d9SLaurent Vivier error_report("Error: HV_UNSUPPORTED"); 10169e0a03cSPaolo Bonzini break; 10269e0a03cSPaolo Bonzini default: 1032d9178d9SLaurent Vivier error_report("Unknown Error"); 10469e0a03cSPaolo Bonzini } 10569e0a03cSPaolo Bonzini 10669e0a03cSPaolo Bonzini abort(); 10769e0a03cSPaolo Bonzini } 10869e0a03cSPaolo Bonzini 10969e0a03cSPaolo Bonzini /* Memory slots */ 11069e0a03cSPaolo Bonzini hvf_slot *hvf_find_overlap_slot(uint64_t start, uint64_t end) 11169e0a03cSPaolo Bonzini { 11269e0a03cSPaolo Bonzini hvf_slot *slot; 11369e0a03cSPaolo Bonzini int x; 11469e0a03cSPaolo Bonzini for (x = 0; x < hvf_state->num_slots; ++x) { 11569e0a03cSPaolo Bonzini slot = &hvf_state->slots[x]; 11669e0a03cSPaolo Bonzini if (slot->size && start < (slot->start + slot->size) && 11769e0a03cSPaolo Bonzini end > slot->start) { 11869e0a03cSPaolo Bonzini return slot; 11969e0a03cSPaolo Bonzini } 12069e0a03cSPaolo Bonzini } 12169e0a03cSPaolo Bonzini return NULL; 12269e0a03cSPaolo Bonzini } 12369e0a03cSPaolo Bonzini 12469e0a03cSPaolo Bonzini struct mac_slot { 12569e0a03cSPaolo Bonzini int present; 12669e0a03cSPaolo Bonzini uint64_t size; 12769e0a03cSPaolo Bonzini uint64_t gpa_start; 12869e0a03cSPaolo Bonzini uint64_t gva; 12969e0a03cSPaolo Bonzini }; 13069e0a03cSPaolo Bonzini 13169e0a03cSPaolo Bonzini struct mac_slot mac_slots[32]; 13269e0a03cSPaolo Bonzini #define ALIGN(x, y) (((x) + (y) - 1) & ~((y) - 1)) 13369e0a03cSPaolo Bonzini 13469e0a03cSPaolo Bonzini static int do_hvf_set_memory(hvf_slot *slot) 13569e0a03cSPaolo Bonzini { 13669e0a03cSPaolo Bonzini struct mac_slot *macslot; 13769e0a03cSPaolo Bonzini hv_memory_flags_t flags; 13869e0a03cSPaolo Bonzini hv_return_t ret; 13969e0a03cSPaolo Bonzini 14069e0a03cSPaolo Bonzini macslot = &mac_slots[slot->slot_id]; 14169e0a03cSPaolo Bonzini 14269e0a03cSPaolo Bonzini if (macslot->present) { 14369e0a03cSPaolo Bonzini if (macslot->size != slot->size) { 14469e0a03cSPaolo Bonzini macslot->present = 0; 14569e0a03cSPaolo Bonzini ret = hv_vm_unmap(macslot->gpa_start, macslot->size); 14669e0a03cSPaolo Bonzini assert_hvf_ok(ret); 14769e0a03cSPaolo Bonzini } 14869e0a03cSPaolo Bonzini } 14969e0a03cSPaolo Bonzini 15069e0a03cSPaolo Bonzini if (!slot->size) { 15169e0a03cSPaolo Bonzini return 0; 15269e0a03cSPaolo Bonzini } 15369e0a03cSPaolo Bonzini 15469e0a03cSPaolo Bonzini flags = HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC; 15569e0a03cSPaolo Bonzini 15669e0a03cSPaolo Bonzini macslot->present = 1; 15769e0a03cSPaolo Bonzini macslot->gpa_start = slot->start; 15869e0a03cSPaolo Bonzini macslot->size = slot->size; 15969e0a03cSPaolo Bonzini ret = hv_vm_map((hv_uvaddr_t)slot->mem, slot->start, slot->size, flags); 16069e0a03cSPaolo Bonzini assert_hvf_ok(ret); 16169e0a03cSPaolo Bonzini return 0; 16269e0a03cSPaolo Bonzini } 16369e0a03cSPaolo Bonzini 16469e0a03cSPaolo Bonzini void hvf_set_phys_mem(MemoryRegionSection *section, bool add) 16569e0a03cSPaolo Bonzini { 16669e0a03cSPaolo Bonzini hvf_slot *mem; 16769e0a03cSPaolo Bonzini MemoryRegion *area = section->mr; 16869e0a03cSPaolo Bonzini 16969e0a03cSPaolo Bonzini if (!memory_region_is_ram(area)) { 17069e0a03cSPaolo Bonzini return; 17169e0a03cSPaolo Bonzini } 17269e0a03cSPaolo Bonzini 17369e0a03cSPaolo Bonzini mem = hvf_find_overlap_slot( 17469e0a03cSPaolo Bonzini section->offset_within_address_space, 17569e0a03cSPaolo Bonzini section->offset_within_address_space + int128_get64(section->size)); 17669e0a03cSPaolo Bonzini 17769e0a03cSPaolo Bonzini if (mem && add) { 17869e0a03cSPaolo Bonzini if (mem->size == int128_get64(section->size) && 17969e0a03cSPaolo Bonzini mem->start == section->offset_within_address_space && 18069e0a03cSPaolo Bonzini mem->mem == (memory_region_get_ram_ptr(area) + 18169e0a03cSPaolo Bonzini section->offset_within_region)) { 18269e0a03cSPaolo Bonzini return; /* Same region was attempted to register, go away. */ 18369e0a03cSPaolo Bonzini } 18469e0a03cSPaolo Bonzini } 18569e0a03cSPaolo Bonzini 18669e0a03cSPaolo Bonzini /* Region needs to be reset. set the size to 0 and remap it. */ 18769e0a03cSPaolo Bonzini if (mem) { 18869e0a03cSPaolo Bonzini mem->size = 0; 18969e0a03cSPaolo Bonzini if (do_hvf_set_memory(mem)) { 1902d9178d9SLaurent Vivier error_report("Failed to reset overlapping slot"); 19169e0a03cSPaolo Bonzini abort(); 19269e0a03cSPaolo Bonzini } 19369e0a03cSPaolo Bonzini } 19469e0a03cSPaolo Bonzini 19569e0a03cSPaolo Bonzini if (!add) { 19669e0a03cSPaolo Bonzini return; 19769e0a03cSPaolo Bonzini } 19869e0a03cSPaolo Bonzini 19969e0a03cSPaolo Bonzini /* Now make a new slot. */ 20069e0a03cSPaolo Bonzini int x; 20169e0a03cSPaolo Bonzini 20269e0a03cSPaolo Bonzini for (x = 0; x < hvf_state->num_slots; ++x) { 20369e0a03cSPaolo Bonzini mem = &hvf_state->slots[x]; 20469e0a03cSPaolo Bonzini if (!mem->size) { 20569e0a03cSPaolo Bonzini break; 20669e0a03cSPaolo Bonzini } 20769e0a03cSPaolo Bonzini } 20869e0a03cSPaolo Bonzini 20969e0a03cSPaolo Bonzini if (x == hvf_state->num_slots) { 2102d9178d9SLaurent Vivier error_report("No free slots"); 21169e0a03cSPaolo Bonzini abort(); 21269e0a03cSPaolo Bonzini } 21369e0a03cSPaolo Bonzini 21469e0a03cSPaolo Bonzini mem->size = int128_get64(section->size); 21569e0a03cSPaolo Bonzini mem->mem = memory_region_get_ram_ptr(area) + section->offset_within_region; 21669e0a03cSPaolo Bonzini mem->start = section->offset_within_address_space; 21769e0a03cSPaolo Bonzini mem->region = area; 21869e0a03cSPaolo Bonzini 21969e0a03cSPaolo Bonzini if (do_hvf_set_memory(mem)) { 2202d9178d9SLaurent Vivier error_report("Error registering new memory slot"); 22169e0a03cSPaolo Bonzini abort(); 22269e0a03cSPaolo Bonzini } 22369e0a03cSPaolo Bonzini } 22469e0a03cSPaolo Bonzini 22569e0a03cSPaolo Bonzini void vmx_update_tpr(CPUState *cpu) 22669e0a03cSPaolo Bonzini { 22769e0a03cSPaolo Bonzini /* TODO: need integrate APIC handling */ 22869e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 22969e0a03cSPaolo Bonzini int tpr = cpu_get_apic_tpr(x86_cpu->apic_state) << 4; 23069e0a03cSPaolo Bonzini int irr = apic_get_highest_priority_irr(x86_cpu->apic_state); 23169e0a03cSPaolo Bonzini 23269e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_TPR, tpr); 23369e0a03cSPaolo Bonzini if (irr == -1) { 23469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); 23569e0a03cSPaolo Bonzini } else { 23669e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : 23769e0a03cSPaolo Bonzini irr >> 4); 23869e0a03cSPaolo Bonzini } 23969e0a03cSPaolo Bonzini } 24069e0a03cSPaolo Bonzini 24169e0a03cSPaolo Bonzini void update_apic_tpr(CPUState *cpu) 24269e0a03cSPaolo Bonzini { 24369e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 24469e0a03cSPaolo Bonzini int tpr = rreg(cpu->hvf_fd, HV_X86_TPR) >> 4; 24569e0a03cSPaolo Bonzini cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 24669e0a03cSPaolo Bonzini } 24769e0a03cSPaolo Bonzini 24869e0a03cSPaolo Bonzini #define VECTORING_INFO_VECTOR_MASK 0xff 24969e0a03cSPaolo Bonzini 25069e0a03cSPaolo Bonzini static void hvf_handle_interrupt(CPUState * cpu, int mask) 25169e0a03cSPaolo Bonzini { 25269e0a03cSPaolo Bonzini cpu->interrupt_request |= mask; 25369e0a03cSPaolo Bonzini if (!qemu_cpu_is_self(cpu)) { 25469e0a03cSPaolo Bonzini qemu_cpu_kick(cpu); 25569e0a03cSPaolo Bonzini } 25669e0a03cSPaolo Bonzini } 25769e0a03cSPaolo Bonzini 25869e0a03cSPaolo Bonzini void hvf_handle_io(CPUArchState *env, uint16_t port, void *buffer, 25969e0a03cSPaolo Bonzini int direction, int size, int count) 26069e0a03cSPaolo Bonzini { 26169e0a03cSPaolo Bonzini int i; 26269e0a03cSPaolo Bonzini uint8_t *ptr = buffer; 26369e0a03cSPaolo Bonzini 26469e0a03cSPaolo Bonzini for (i = 0; i < count; i++) { 26569e0a03cSPaolo Bonzini address_space_rw(&address_space_io, port, MEMTXATTRS_UNSPECIFIED, 26669e0a03cSPaolo Bonzini ptr, size, 26769e0a03cSPaolo Bonzini direction); 26869e0a03cSPaolo Bonzini ptr += size; 26969e0a03cSPaolo Bonzini } 27069e0a03cSPaolo Bonzini } 27169e0a03cSPaolo Bonzini 27269e0a03cSPaolo Bonzini /* TODO: synchronize vcpu state */ 27369e0a03cSPaolo Bonzini static void do_hvf_cpu_synchronize_state(CPUState *cpu, run_on_cpu_data arg) 27469e0a03cSPaolo Bonzini { 27569e0a03cSPaolo Bonzini CPUState *cpu_state = cpu; 27669e0a03cSPaolo Bonzini if (cpu_state->vcpu_dirty == 0) { 27769e0a03cSPaolo Bonzini hvf_get_registers(cpu_state); 27869e0a03cSPaolo Bonzini } 27969e0a03cSPaolo Bonzini 28069e0a03cSPaolo Bonzini cpu_state->vcpu_dirty = 1; 28169e0a03cSPaolo Bonzini } 28269e0a03cSPaolo Bonzini 28369e0a03cSPaolo Bonzini void hvf_cpu_synchronize_state(CPUState *cpu_state) 28469e0a03cSPaolo Bonzini { 28569e0a03cSPaolo Bonzini if (cpu_state->vcpu_dirty == 0) { 28669e0a03cSPaolo Bonzini run_on_cpu(cpu_state, do_hvf_cpu_synchronize_state, RUN_ON_CPU_NULL); 28769e0a03cSPaolo Bonzini } 28869e0a03cSPaolo Bonzini } 28969e0a03cSPaolo Bonzini 29069e0a03cSPaolo Bonzini static void do_hvf_cpu_synchronize_post_reset(CPUState *cpu, run_on_cpu_data arg) 29169e0a03cSPaolo Bonzini { 29269e0a03cSPaolo Bonzini CPUState *cpu_state = cpu; 29369e0a03cSPaolo Bonzini hvf_put_registers(cpu_state); 29469e0a03cSPaolo Bonzini cpu_state->vcpu_dirty = false; 29569e0a03cSPaolo Bonzini } 29669e0a03cSPaolo Bonzini 29769e0a03cSPaolo Bonzini void hvf_cpu_synchronize_post_reset(CPUState *cpu_state) 29869e0a03cSPaolo Bonzini { 29969e0a03cSPaolo Bonzini run_on_cpu(cpu_state, do_hvf_cpu_synchronize_post_reset, RUN_ON_CPU_NULL); 30069e0a03cSPaolo Bonzini } 30169e0a03cSPaolo Bonzini 30269e0a03cSPaolo Bonzini void _hvf_cpu_synchronize_post_init(CPUState *cpu, run_on_cpu_data arg) 30369e0a03cSPaolo Bonzini { 30469e0a03cSPaolo Bonzini CPUState *cpu_state = cpu; 30569e0a03cSPaolo Bonzini hvf_put_registers(cpu_state); 30669e0a03cSPaolo Bonzini cpu_state->vcpu_dirty = false; 30769e0a03cSPaolo Bonzini } 30869e0a03cSPaolo Bonzini 30969e0a03cSPaolo Bonzini void hvf_cpu_synchronize_post_init(CPUState *cpu_state) 31069e0a03cSPaolo Bonzini { 31169e0a03cSPaolo Bonzini run_on_cpu(cpu_state, _hvf_cpu_synchronize_post_init, RUN_ON_CPU_NULL); 31269e0a03cSPaolo Bonzini } 31369e0a03cSPaolo Bonzini 314ff2de166SPaolo Bonzini static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) 31569e0a03cSPaolo Bonzini { 31669e0a03cSPaolo Bonzini int read, write; 31769e0a03cSPaolo Bonzini 31869e0a03cSPaolo Bonzini /* EPT fault on an instruction fetch doesn't make sense here */ 31969e0a03cSPaolo Bonzini if (ept_qual & EPT_VIOLATION_INST_FETCH) { 32069e0a03cSPaolo Bonzini return false; 32169e0a03cSPaolo Bonzini } 32269e0a03cSPaolo Bonzini 32369e0a03cSPaolo Bonzini /* EPT fault must be a read fault or a write fault */ 32469e0a03cSPaolo Bonzini read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0; 32569e0a03cSPaolo Bonzini write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0; 32669e0a03cSPaolo Bonzini if ((read | write) == 0) { 32769e0a03cSPaolo Bonzini return false; 32869e0a03cSPaolo Bonzini } 32969e0a03cSPaolo Bonzini 33069e0a03cSPaolo Bonzini if (write && slot) { 33169e0a03cSPaolo Bonzini if (slot->flags & HVF_SLOT_LOG) { 33269e0a03cSPaolo Bonzini memory_region_set_dirty(slot->region, gpa - slot->start, 1); 33369e0a03cSPaolo Bonzini hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, 33469e0a03cSPaolo Bonzini HV_MEMORY_READ | HV_MEMORY_WRITE); 33569e0a03cSPaolo Bonzini } 33669e0a03cSPaolo Bonzini } 33769e0a03cSPaolo Bonzini 33869e0a03cSPaolo Bonzini /* 33969e0a03cSPaolo Bonzini * The EPT violation must have been caused by accessing a 34069e0a03cSPaolo Bonzini * guest-physical address that is a translation of a guest-linear 34169e0a03cSPaolo Bonzini * address. 34269e0a03cSPaolo Bonzini */ 34369e0a03cSPaolo Bonzini if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 || 34469e0a03cSPaolo Bonzini (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) { 34569e0a03cSPaolo Bonzini return false; 34669e0a03cSPaolo Bonzini } 34769e0a03cSPaolo Bonzini 34869e0a03cSPaolo Bonzini return !slot; 34969e0a03cSPaolo Bonzini } 35069e0a03cSPaolo Bonzini 35169e0a03cSPaolo Bonzini static void hvf_set_dirty_tracking(MemoryRegionSection *section, bool on) 35269e0a03cSPaolo Bonzini { 35369e0a03cSPaolo Bonzini hvf_slot *slot; 35469e0a03cSPaolo Bonzini 35569e0a03cSPaolo Bonzini slot = hvf_find_overlap_slot( 35669e0a03cSPaolo Bonzini section->offset_within_address_space, 35769e0a03cSPaolo Bonzini section->offset_within_address_space + int128_get64(section->size)); 35869e0a03cSPaolo Bonzini 35969e0a03cSPaolo Bonzini /* protect region against writes; begin tracking it */ 36069e0a03cSPaolo Bonzini if (on) { 36169e0a03cSPaolo Bonzini slot->flags |= HVF_SLOT_LOG; 36269e0a03cSPaolo Bonzini hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, 36369e0a03cSPaolo Bonzini HV_MEMORY_READ); 36469e0a03cSPaolo Bonzini /* stop tracking region*/ 36569e0a03cSPaolo Bonzini } else { 36669e0a03cSPaolo Bonzini slot->flags &= ~HVF_SLOT_LOG; 36769e0a03cSPaolo Bonzini hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, 36869e0a03cSPaolo Bonzini HV_MEMORY_READ | HV_MEMORY_WRITE); 36969e0a03cSPaolo Bonzini } 37069e0a03cSPaolo Bonzini } 37169e0a03cSPaolo Bonzini 37269e0a03cSPaolo Bonzini static void hvf_log_start(MemoryListener *listener, 37369e0a03cSPaolo Bonzini MemoryRegionSection *section, int old, int new) 37469e0a03cSPaolo Bonzini { 37569e0a03cSPaolo Bonzini if (old != 0) { 37669e0a03cSPaolo Bonzini return; 37769e0a03cSPaolo Bonzini } 37869e0a03cSPaolo Bonzini 37969e0a03cSPaolo Bonzini hvf_set_dirty_tracking(section, 1); 38069e0a03cSPaolo Bonzini } 38169e0a03cSPaolo Bonzini 38269e0a03cSPaolo Bonzini static void hvf_log_stop(MemoryListener *listener, 38369e0a03cSPaolo Bonzini MemoryRegionSection *section, int old, int new) 38469e0a03cSPaolo Bonzini { 38569e0a03cSPaolo Bonzini if (new != 0) { 38669e0a03cSPaolo Bonzini return; 38769e0a03cSPaolo Bonzini } 38869e0a03cSPaolo Bonzini 38969e0a03cSPaolo Bonzini hvf_set_dirty_tracking(section, 0); 39069e0a03cSPaolo Bonzini } 39169e0a03cSPaolo Bonzini 39269e0a03cSPaolo Bonzini static void hvf_log_sync(MemoryListener *listener, 39369e0a03cSPaolo Bonzini MemoryRegionSection *section) 39469e0a03cSPaolo Bonzini { 39569e0a03cSPaolo Bonzini /* 39669e0a03cSPaolo Bonzini * sync of dirty pages is handled elsewhere; just make sure we keep 39769e0a03cSPaolo Bonzini * tracking the region. 39869e0a03cSPaolo Bonzini */ 39969e0a03cSPaolo Bonzini hvf_set_dirty_tracking(section, 1); 40069e0a03cSPaolo Bonzini } 40169e0a03cSPaolo Bonzini 40269e0a03cSPaolo Bonzini static void hvf_region_add(MemoryListener *listener, 40369e0a03cSPaolo Bonzini MemoryRegionSection *section) 40469e0a03cSPaolo Bonzini { 40569e0a03cSPaolo Bonzini hvf_set_phys_mem(section, true); 40669e0a03cSPaolo Bonzini } 40769e0a03cSPaolo Bonzini 40869e0a03cSPaolo Bonzini static void hvf_region_del(MemoryListener *listener, 40969e0a03cSPaolo Bonzini MemoryRegionSection *section) 41069e0a03cSPaolo Bonzini { 41169e0a03cSPaolo Bonzini hvf_set_phys_mem(section, false); 41269e0a03cSPaolo Bonzini } 41369e0a03cSPaolo Bonzini 41469e0a03cSPaolo Bonzini static MemoryListener hvf_memory_listener = { 41569e0a03cSPaolo Bonzini .priority = 10, 41669e0a03cSPaolo Bonzini .region_add = hvf_region_add, 41769e0a03cSPaolo Bonzini .region_del = hvf_region_del, 41869e0a03cSPaolo Bonzini .log_start = hvf_log_start, 41969e0a03cSPaolo Bonzini .log_stop = hvf_log_stop, 42069e0a03cSPaolo Bonzini .log_sync = hvf_log_sync, 42169e0a03cSPaolo Bonzini }; 42269e0a03cSPaolo Bonzini 42369e0a03cSPaolo Bonzini void hvf_reset_vcpu(CPUState *cpu) { 42469e0a03cSPaolo Bonzini 42569e0a03cSPaolo Bonzini /* TODO: this shouldn't be needed; there is already a call to 42669e0a03cSPaolo Bonzini * cpu_synchronize_all_post_reset in vl.c 42769e0a03cSPaolo Bonzini */ 42869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_ENTRY_CTLS, 0); 42969e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_IA32_EFER, 0); 43069e0a03cSPaolo Bonzini macvm_set_cr0(cpu->hvf_fd, 0x60000010); 43169e0a03cSPaolo Bonzini 43269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_CR4_MASK, CR4_VMXE_MASK); 43369e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_CR4_SHADOW, 0x0); 43469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CR4, CR4_VMXE_MASK); 43569e0a03cSPaolo Bonzini 43669e0a03cSPaolo Bonzini /* set VMCS guest state fields */ 43769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CS_SELECTOR, 0xf000); 43869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CS_LIMIT, 0xffff); 43969e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CS_ACCESS_RIGHTS, 0x9b); 44069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CS_BASE, 0xffff0000); 44169e0a03cSPaolo Bonzini 44269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_DS_SELECTOR, 0); 44369e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_DS_LIMIT, 0xffff); 44469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_DS_ACCESS_RIGHTS, 0x93); 44569e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_DS_BASE, 0); 44669e0a03cSPaolo Bonzini 44769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_ES_SELECTOR, 0); 44869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_ES_LIMIT, 0xffff); 44969e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_ES_ACCESS_RIGHTS, 0x93); 45069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_ES_BASE, 0); 45169e0a03cSPaolo Bonzini 45269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_SELECTOR, 0); 45369e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_LIMIT, 0xffff); 45469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_ACCESS_RIGHTS, 0x93); 45569e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_FS_BASE, 0); 45669e0a03cSPaolo Bonzini 45769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_SELECTOR, 0); 45869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_LIMIT, 0xffff); 45969e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_ACCESS_RIGHTS, 0x93); 46069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GS_BASE, 0); 46169e0a03cSPaolo Bonzini 46269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_SS_SELECTOR, 0); 46369e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_SS_LIMIT, 0xffff); 46469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_SS_ACCESS_RIGHTS, 0x93); 46569e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_SS_BASE, 0); 46669e0a03cSPaolo Bonzini 46769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_SELECTOR, 0); 46869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_LIMIT, 0); 46969e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_ACCESS_RIGHTS, 0x10000); 47069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_LDTR_BASE, 0); 47169e0a03cSPaolo Bonzini 47269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_TR_SELECTOR, 0); 47369e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_TR_LIMIT, 0); 47469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_TR_ACCESS_RIGHTS, 0x83); 47569e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_TR_BASE, 0); 47669e0a03cSPaolo Bonzini 47769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_LIMIT, 0); 47869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_GDTR_BASE, 0); 47969e0a03cSPaolo Bonzini 48069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_LIMIT, 0); 48169e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_IDTR_BASE, 0); 48269e0a03cSPaolo Bonzini 48369e0a03cSPaolo Bonzini /*wvmcs(cpu->hvf_fd, VMCS_GUEST_CR2, 0x0);*/ 48469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_GUEST_CR3, 0x0); 48569e0a03cSPaolo Bonzini 48669e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RIP, 0xfff0); 48769e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RDX, 0x623); 48869e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RFLAGS, 0x2); 48969e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RSP, 0x0); 49069e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RAX, 0x0); 49169e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RBX, 0x0); 49269e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RCX, 0x0); 49369e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RSI, 0x0); 49469e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RDI, 0x0); 49569e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RBP, 0x0); 49669e0a03cSPaolo Bonzini 49769e0a03cSPaolo Bonzini for (int i = 0; i < 8; i++) { 49869e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_R8 + i, 0x0); 49969e0a03cSPaolo Bonzini } 50069e0a03cSPaolo Bonzini 50169e0a03cSPaolo Bonzini hv_vm_sync_tsc(0); 50269e0a03cSPaolo Bonzini hv_vcpu_invalidate_tlb(cpu->hvf_fd); 50369e0a03cSPaolo Bonzini hv_vcpu_flush(cpu->hvf_fd); 50469e0a03cSPaolo Bonzini } 50569e0a03cSPaolo Bonzini 50669e0a03cSPaolo Bonzini void hvf_vcpu_destroy(CPUState *cpu) 50769e0a03cSPaolo Bonzini { 50869e0a03cSPaolo Bonzini hv_return_t ret = hv_vcpu_destroy((hv_vcpuid_t)cpu->hvf_fd); 50969e0a03cSPaolo Bonzini assert_hvf_ok(ret); 51069e0a03cSPaolo Bonzini } 51169e0a03cSPaolo Bonzini 51269e0a03cSPaolo Bonzini static void dummy_signal(int sig) 51369e0a03cSPaolo Bonzini { 51469e0a03cSPaolo Bonzini } 51569e0a03cSPaolo Bonzini 51669e0a03cSPaolo Bonzini int hvf_init_vcpu(CPUState *cpu) 51769e0a03cSPaolo Bonzini { 51869e0a03cSPaolo Bonzini 51969e0a03cSPaolo Bonzini X86CPU *x86cpu = X86_CPU(cpu); 52069e0a03cSPaolo Bonzini CPUX86State *env = &x86cpu->env; 52169e0a03cSPaolo Bonzini int r; 52269e0a03cSPaolo Bonzini 52369e0a03cSPaolo Bonzini /* init cpu signals */ 52469e0a03cSPaolo Bonzini sigset_t set; 52569e0a03cSPaolo Bonzini struct sigaction sigact; 52669e0a03cSPaolo Bonzini 52769e0a03cSPaolo Bonzini memset(&sigact, 0, sizeof(sigact)); 52869e0a03cSPaolo Bonzini sigact.sa_handler = dummy_signal; 52969e0a03cSPaolo Bonzini sigaction(SIG_IPI, &sigact, NULL); 53069e0a03cSPaolo Bonzini 53169e0a03cSPaolo Bonzini pthread_sigmask(SIG_BLOCK, NULL, &set); 53269e0a03cSPaolo Bonzini sigdelset(&set, SIG_IPI); 53369e0a03cSPaolo Bonzini 53469e0a03cSPaolo Bonzini init_emu(); 53569e0a03cSPaolo Bonzini init_decoder(); 53669e0a03cSPaolo Bonzini 53769e0a03cSPaolo Bonzini hvf_state->hvf_caps = g_new0(struct hvf_vcpu_caps, 1); 53869e0a03cSPaolo Bonzini env->hvf_emul = g_new0(HVFX86EmulatorState, 1); 53969e0a03cSPaolo Bonzini 54069e0a03cSPaolo Bonzini r = hv_vcpu_create((hv_vcpuid_t *)&cpu->hvf_fd, HV_VCPU_DEFAULT); 54169e0a03cSPaolo Bonzini cpu->vcpu_dirty = 1; 54269e0a03cSPaolo Bonzini assert_hvf_ok(r); 54369e0a03cSPaolo Bonzini 54469e0a03cSPaolo Bonzini if (hv_vmx_read_capability(HV_VMX_CAP_PINBASED, 54569e0a03cSPaolo Bonzini &hvf_state->hvf_caps->vmx_cap_pinbased)) { 54669e0a03cSPaolo Bonzini abort(); 54769e0a03cSPaolo Bonzini } 54869e0a03cSPaolo Bonzini if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED, 54969e0a03cSPaolo Bonzini &hvf_state->hvf_caps->vmx_cap_procbased)) { 55069e0a03cSPaolo Bonzini abort(); 55169e0a03cSPaolo Bonzini } 55269e0a03cSPaolo Bonzini if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED2, 55369e0a03cSPaolo Bonzini &hvf_state->hvf_caps->vmx_cap_procbased2)) { 55469e0a03cSPaolo Bonzini abort(); 55569e0a03cSPaolo Bonzini } 55669e0a03cSPaolo Bonzini if (hv_vmx_read_capability(HV_VMX_CAP_ENTRY, 55769e0a03cSPaolo Bonzini &hvf_state->hvf_caps->vmx_cap_entry)) { 55869e0a03cSPaolo Bonzini abort(); 55969e0a03cSPaolo Bonzini } 56069e0a03cSPaolo Bonzini 56169e0a03cSPaolo Bonzini /* set VMCS control fields */ 56269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_PIN_BASED_CTLS, 56369e0a03cSPaolo Bonzini cap2ctrl(hvf_state->hvf_caps->vmx_cap_pinbased, 56469e0a03cSPaolo Bonzini VMCS_PIN_BASED_CTLS_EXTINT | 56569e0a03cSPaolo Bonzini VMCS_PIN_BASED_CTLS_NMI | 56669e0a03cSPaolo Bonzini VMCS_PIN_BASED_CTLS_VNMI)); 56769e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_PRI_PROC_BASED_CTLS, 56869e0a03cSPaolo Bonzini cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased, 56969e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED_CTLS_HLT | 57069e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED_CTLS_MWAIT | 57169e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED_CTLS_TSC_OFFSET | 57269e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED_CTLS_TPR_SHADOW) | 57369e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED_CTLS_SEC_CONTROL); 57469e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_SEC_PROC_BASED_CTLS, 57569e0a03cSPaolo Bonzini cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased2, 57669e0a03cSPaolo Bonzini VMCS_PRI_PROC_BASED2_CTLS_APIC_ACCESSES)); 57769e0a03cSPaolo Bonzini 57869e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_ENTRY_CTLS, cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, 57969e0a03cSPaolo Bonzini 0)); 58069e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ 58169e0a03cSPaolo Bonzini 58269e0a03cSPaolo Bonzini wvmcs(cpu->hvf_fd, VMCS_TPR_THRESHOLD, 0); 58369e0a03cSPaolo Bonzini 58469e0a03cSPaolo Bonzini x86cpu = X86_CPU(cpu); 5855b8063c4SLiran Alon x86cpu->env.xsave_buf = qemu_memalign(4096, 4096); 58669e0a03cSPaolo Bonzini 58769e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_STAR, 1); 58869e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_LSTAR, 1); 58969e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_CSTAR, 1); 59069e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FMASK, 1); 59169e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_FSBASE, 1); 59269e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_GSBASE, 1); 59369e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_KERNELGSBASE, 1); 59469e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_TSC_AUX, 1); 59569e0a03cSPaolo Bonzini /*hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_TSC, 1);*/ 59669e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_CS, 1); 59769e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_EIP, 1); 59869e0a03cSPaolo Bonzini hv_vcpu_enable_native_msr(cpu->hvf_fd, MSR_IA32_SYSENTER_ESP, 1); 59969e0a03cSPaolo Bonzini 60069e0a03cSPaolo Bonzini return 0; 60169e0a03cSPaolo Bonzini } 60269e0a03cSPaolo Bonzini 60369e0a03cSPaolo Bonzini static void hvf_store_events(CPUState *cpu, uint32_t ins_len, uint64_t idtvec_info) 60469e0a03cSPaolo Bonzini { 60569e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 60669e0a03cSPaolo Bonzini CPUX86State *env = &x86_cpu->env; 60769e0a03cSPaolo Bonzini 608fd13f23bSLiran Alon env->exception_nr = -1; 609fd13f23bSLiran Alon env->exception_pending = 0; 610fd13f23bSLiran Alon env->exception_injected = 0; 61169e0a03cSPaolo Bonzini env->interrupt_injected = -1; 61269e0a03cSPaolo Bonzini env->nmi_injected = false; 61369e0a03cSPaolo Bonzini if (idtvec_info & VMCS_IDT_VEC_VALID) { 61469e0a03cSPaolo Bonzini switch (idtvec_info & VMCS_IDT_VEC_TYPE) { 61569e0a03cSPaolo Bonzini case VMCS_IDT_VEC_HWINTR: 61669e0a03cSPaolo Bonzini case VMCS_IDT_VEC_SWINTR: 61769e0a03cSPaolo Bonzini env->interrupt_injected = idtvec_info & VMCS_IDT_VEC_VECNUM; 61869e0a03cSPaolo Bonzini break; 61969e0a03cSPaolo Bonzini case VMCS_IDT_VEC_NMI: 62069e0a03cSPaolo Bonzini env->nmi_injected = true; 62169e0a03cSPaolo Bonzini break; 62269e0a03cSPaolo Bonzini case VMCS_IDT_VEC_HWEXCEPTION: 62369e0a03cSPaolo Bonzini case VMCS_IDT_VEC_SWEXCEPTION: 624fd13f23bSLiran Alon env->exception_nr = idtvec_info & VMCS_IDT_VEC_VECNUM; 625fd13f23bSLiran Alon env->exception_injected = 1; 62669e0a03cSPaolo Bonzini break; 62769e0a03cSPaolo Bonzini case VMCS_IDT_VEC_PRIV_SWEXCEPTION: 62869e0a03cSPaolo Bonzini default: 62969e0a03cSPaolo Bonzini abort(); 63069e0a03cSPaolo Bonzini } 63169e0a03cSPaolo Bonzini if ((idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWEXCEPTION || 63269e0a03cSPaolo Bonzini (idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWINTR) { 63369e0a03cSPaolo Bonzini env->ins_len = ins_len; 63469e0a03cSPaolo Bonzini } 63569e0a03cSPaolo Bonzini if (idtvec_info & VMCS_INTR_DEL_ERRCODE) { 63669e0a03cSPaolo Bonzini env->has_error_code = true; 63769e0a03cSPaolo Bonzini env->error_code = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_ERROR); 63869e0a03cSPaolo Bonzini } 63969e0a03cSPaolo Bonzini } 64069e0a03cSPaolo Bonzini if ((rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & 64169e0a03cSPaolo Bonzini VMCS_INTERRUPTIBILITY_NMI_BLOCKING)) { 64269e0a03cSPaolo Bonzini env->hflags2 |= HF2_NMI_MASK; 64369e0a03cSPaolo Bonzini } else { 64469e0a03cSPaolo Bonzini env->hflags2 &= ~HF2_NMI_MASK; 64569e0a03cSPaolo Bonzini } 64669e0a03cSPaolo Bonzini if (rvmcs(cpu->hvf_fd, VMCS_GUEST_INTERRUPTIBILITY) & 64769e0a03cSPaolo Bonzini (VMCS_INTERRUPTIBILITY_STI_BLOCKING | 64869e0a03cSPaolo Bonzini VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { 64969e0a03cSPaolo Bonzini env->hflags |= HF_INHIBIT_IRQ_MASK; 65069e0a03cSPaolo Bonzini } else { 65169e0a03cSPaolo Bonzini env->hflags &= ~HF_INHIBIT_IRQ_MASK; 65269e0a03cSPaolo Bonzini } 65369e0a03cSPaolo Bonzini } 65469e0a03cSPaolo Bonzini 65569e0a03cSPaolo Bonzini int hvf_vcpu_exec(CPUState *cpu) 65669e0a03cSPaolo Bonzini { 65769e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 65869e0a03cSPaolo Bonzini CPUX86State *env = &x86_cpu->env; 65969e0a03cSPaolo Bonzini int ret = 0; 66069e0a03cSPaolo Bonzini uint64_t rip = 0; 66169e0a03cSPaolo Bonzini 66269e0a03cSPaolo Bonzini if (hvf_process_events(cpu)) { 66369e0a03cSPaolo Bonzini return EXCP_HLT; 66469e0a03cSPaolo Bonzini } 66569e0a03cSPaolo Bonzini 66669e0a03cSPaolo Bonzini do { 66769e0a03cSPaolo Bonzini if (cpu->vcpu_dirty) { 66869e0a03cSPaolo Bonzini hvf_put_registers(cpu); 66969e0a03cSPaolo Bonzini cpu->vcpu_dirty = false; 67069e0a03cSPaolo Bonzini } 67169e0a03cSPaolo Bonzini 67269e0a03cSPaolo Bonzini if (hvf_inject_interrupts(cpu)) { 67369e0a03cSPaolo Bonzini return EXCP_INTERRUPT; 67469e0a03cSPaolo Bonzini } 67569e0a03cSPaolo Bonzini vmx_update_tpr(cpu); 67669e0a03cSPaolo Bonzini 67769e0a03cSPaolo Bonzini qemu_mutex_unlock_iothread(); 67869e0a03cSPaolo Bonzini if (!cpu_is_bsp(X86_CPU(cpu)) && cpu->halted) { 67969e0a03cSPaolo Bonzini qemu_mutex_lock_iothread(); 68069e0a03cSPaolo Bonzini return EXCP_HLT; 68169e0a03cSPaolo Bonzini } 68269e0a03cSPaolo Bonzini 68369e0a03cSPaolo Bonzini hv_return_t r = hv_vcpu_run(cpu->hvf_fd); 68469e0a03cSPaolo Bonzini assert_hvf_ok(r); 68569e0a03cSPaolo Bonzini 68669e0a03cSPaolo Bonzini /* handle VMEXIT */ 68769e0a03cSPaolo Bonzini uint64_t exit_reason = rvmcs(cpu->hvf_fd, VMCS_EXIT_REASON); 68869e0a03cSPaolo Bonzini uint64_t exit_qual = rvmcs(cpu->hvf_fd, VMCS_EXIT_QUALIFICATION); 68969e0a03cSPaolo Bonzini uint32_t ins_len = (uint32_t)rvmcs(cpu->hvf_fd, 69069e0a03cSPaolo Bonzini VMCS_EXIT_INSTRUCTION_LENGTH); 69169e0a03cSPaolo Bonzini 69269e0a03cSPaolo Bonzini uint64_t idtvec_info = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); 69369e0a03cSPaolo Bonzini 69469e0a03cSPaolo Bonzini hvf_store_events(cpu, ins_len, idtvec_info); 69569e0a03cSPaolo Bonzini rip = rreg(cpu->hvf_fd, HV_X86_RIP); 69669e0a03cSPaolo Bonzini RFLAGS(env) = rreg(cpu->hvf_fd, HV_X86_RFLAGS); 69769e0a03cSPaolo Bonzini env->eflags = RFLAGS(env); 69869e0a03cSPaolo Bonzini 69969e0a03cSPaolo Bonzini qemu_mutex_lock_iothread(); 70069e0a03cSPaolo Bonzini 70169e0a03cSPaolo Bonzini update_apic_tpr(cpu); 70269e0a03cSPaolo Bonzini current_cpu = cpu; 70369e0a03cSPaolo Bonzini 70469e0a03cSPaolo Bonzini ret = 0; 70569e0a03cSPaolo Bonzini switch (exit_reason) { 70669e0a03cSPaolo Bonzini case EXIT_REASON_HLT: { 70769e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 70869e0a03cSPaolo Bonzini if (!((cpu->interrupt_request & CPU_INTERRUPT_HARD) && 70969e0a03cSPaolo Bonzini (EFLAGS(env) & IF_MASK)) 71069e0a03cSPaolo Bonzini && !(cpu->interrupt_request & CPU_INTERRUPT_NMI) && 71169e0a03cSPaolo Bonzini !(idtvec_info & VMCS_IDT_VEC_VALID)) { 71269e0a03cSPaolo Bonzini cpu->halted = 1; 71369e0a03cSPaolo Bonzini ret = EXCP_HLT; 7143b9c59daSChen Zhang break; 71569e0a03cSPaolo Bonzini } 71669e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 71769e0a03cSPaolo Bonzini break; 71869e0a03cSPaolo Bonzini } 71969e0a03cSPaolo Bonzini case EXIT_REASON_MWAIT: { 72069e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 72169e0a03cSPaolo Bonzini break; 72269e0a03cSPaolo Bonzini } 72369e0a03cSPaolo Bonzini /* Need to check if MMIO or unmmaped fault */ 72469e0a03cSPaolo Bonzini case EXIT_REASON_EPT_FAULT: 72569e0a03cSPaolo Bonzini { 72669e0a03cSPaolo Bonzini hvf_slot *slot; 727ff2de166SPaolo Bonzini uint64_t gpa = rvmcs(cpu->hvf_fd, VMCS_GUEST_PHYSICAL_ADDRESS); 72869e0a03cSPaolo Bonzini 72969e0a03cSPaolo Bonzini if (((idtvec_info & VMCS_IDT_VEC_VALID) == 0) && 73069e0a03cSPaolo Bonzini ((exit_qual & EXIT_QUAL_NMIUDTI) != 0)) { 73169e0a03cSPaolo Bonzini vmx_set_nmi_blocking(cpu); 73269e0a03cSPaolo Bonzini } 73369e0a03cSPaolo Bonzini 73469e0a03cSPaolo Bonzini slot = hvf_find_overlap_slot(gpa, gpa); 73569e0a03cSPaolo Bonzini /* mmio */ 73669e0a03cSPaolo Bonzini if (ept_emulation_fault(slot, gpa, exit_qual)) { 73769e0a03cSPaolo Bonzini struct x86_decode decode; 73869e0a03cSPaolo Bonzini 73969e0a03cSPaolo Bonzini load_regs(cpu); 74069e0a03cSPaolo Bonzini env->hvf_emul->fetch_rip = rip; 74169e0a03cSPaolo Bonzini 74269e0a03cSPaolo Bonzini decode_instruction(env, &decode); 74369e0a03cSPaolo Bonzini exec_instruction(env, &decode); 74469e0a03cSPaolo Bonzini store_regs(cpu); 74569e0a03cSPaolo Bonzini break; 74669e0a03cSPaolo Bonzini } 74769e0a03cSPaolo Bonzini break; 74869e0a03cSPaolo Bonzini } 74969e0a03cSPaolo Bonzini case EXIT_REASON_INOUT: 75069e0a03cSPaolo Bonzini { 75169e0a03cSPaolo Bonzini uint32_t in = (exit_qual & 8) != 0; 75269e0a03cSPaolo Bonzini uint32_t size = (exit_qual & 7) + 1; 75369e0a03cSPaolo Bonzini uint32_t string = (exit_qual & 16) != 0; 75469e0a03cSPaolo Bonzini uint32_t port = exit_qual >> 16; 75569e0a03cSPaolo Bonzini /*uint32_t rep = (exit_qual & 0x20) != 0;*/ 75669e0a03cSPaolo Bonzini 75769e0a03cSPaolo Bonzini if (!string && in) { 75869e0a03cSPaolo Bonzini uint64_t val = 0; 75969e0a03cSPaolo Bonzini load_regs(cpu); 76069e0a03cSPaolo Bonzini hvf_handle_io(env, port, &val, 0, size, 1); 76169e0a03cSPaolo Bonzini if (size == 1) { 76269e0a03cSPaolo Bonzini AL(env) = val; 76369e0a03cSPaolo Bonzini } else if (size == 2) { 76469e0a03cSPaolo Bonzini AX(env) = val; 76569e0a03cSPaolo Bonzini } else if (size == 4) { 76669e0a03cSPaolo Bonzini RAX(env) = (uint32_t)val; 76769e0a03cSPaolo Bonzini } else { 768da20f5cdSPaolo Bonzini RAX(env) = (uint64_t)val; 76969e0a03cSPaolo Bonzini } 77069e0a03cSPaolo Bonzini RIP(env) += ins_len; 77169e0a03cSPaolo Bonzini store_regs(cpu); 77269e0a03cSPaolo Bonzini break; 77369e0a03cSPaolo Bonzini } else if (!string && !in) { 77469e0a03cSPaolo Bonzini RAX(env) = rreg(cpu->hvf_fd, HV_X86_RAX); 77569e0a03cSPaolo Bonzini hvf_handle_io(env, port, &RAX(env), 1, size, 1); 77669e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 77769e0a03cSPaolo Bonzini break; 77869e0a03cSPaolo Bonzini } 77969e0a03cSPaolo Bonzini struct x86_decode decode; 78069e0a03cSPaolo Bonzini 78169e0a03cSPaolo Bonzini load_regs(cpu); 78269e0a03cSPaolo Bonzini env->hvf_emul->fetch_rip = rip; 78369e0a03cSPaolo Bonzini 78469e0a03cSPaolo Bonzini decode_instruction(env, &decode); 785e62963bfSPaolo Bonzini assert(ins_len == decode.len); 78669e0a03cSPaolo Bonzini exec_instruction(env, &decode); 78769e0a03cSPaolo Bonzini store_regs(cpu); 78869e0a03cSPaolo Bonzini 78969e0a03cSPaolo Bonzini break; 79069e0a03cSPaolo Bonzini } 79169e0a03cSPaolo Bonzini case EXIT_REASON_CPUID: { 79269e0a03cSPaolo Bonzini uint32_t rax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); 79369e0a03cSPaolo Bonzini uint32_t rbx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RBX); 79469e0a03cSPaolo Bonzini uint32_t rcx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); 79569e0a03cSPaolo Bonzini uint32_t rdx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); 79669e0a03cSPaolo Bonzini 79769e0a03cSPaolo Bonzini cpu_x86_cpuid(env, rax, rcx, &rax, &rbx, &rcx, &rdx); 79869e0a03cSPaolo Bonzini 79969e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RAX, rax); 80069e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RBX, rbx); 80169e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RCX, rcx); 80269e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RDX, rdx); 80369e0a03cSPaolo Bonzini 80469e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 80569e0a03cSPaolo Bonzini break; 80669e0a03cSPaolo Bonzini } 80769e0a03cSPaolo Bonzini case EXIT_REASON_XSETBV: { 80869e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 80969e0a03cSPaolo Bonzini CPUX86State *env = &x86_cpu->env; 81069e0a03cSPaolo Bonzini uint32_t eax = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RAX); 81169e0a03cSPaolo Bonzini uint32_t ecx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RCX); 81269e0a03cSPaolo Bonzini uint32_t edx = (uint32_t)rreg(cpu->hvf_fd, HV_X86_RDX); 81369e0a03cSPaolo Bonzini 81469e0a03cSPaolo Bonzini if (ecx) { 81569e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 81669e0a03cSPaolo Bonzini break; 81769e0a03cSPaolo Bonzini } 81869e0a03cSPaolo Bonzini env->xcr0 = ((uint64_t)edx << 32) | eax; 81969e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_XCR0, env->xcr0 | 1); 82069e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 82169e0a03cSPaolo Bonzini break; 82269e0a03cSPaolo Bonzini } 82369e0a03cSPaolo Bonzini case EXIT_REASON_INTR_WINDOW: 82469e0a03cSPaolo Bonzini vmx_clear_int_window_exiting(cpu); 82569e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 82669e0a03cSPaolo Bonzini break; 82769e0a03cSPaolo Bonzini case EXIT_REASON_NMI_WINDOW: 82869e0a03cSPaolo Bonzini vmx_clear_nmi_window_exiting(cpu); 82969e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 83069e0a03cSPaolo Bonzini break; 83169e0a03cSPaolo Bonzini case EXIT_REASON_EXT_INTR: 83269e0a03cSPaolo Bonzini /* force exit and allow io handling */ 83369e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 83469e0a03cSPaolo Bonzini break; 83569e0a03cSPaolo Bonzini case EXIT_REASON_RDMSR: 83669e0a03cSPaolo Bonzini case EXIT_REASON_WRMSR: 83769e0a03cSPaolo Bonzini { 83869e0a03cSPaolo Bonzini load_regs(cpu); 83969e0a03cSPaolo Bonzini if (exit_reason == EXIT_REASON_RDMSR) { 84069e0a03cSPaolo Bonzini simulate_rdmsr(cpu); 84169e0a03cSPaolo Bonzini } else { 84269e0a03cSPaolo Bonzini simulate_wrmsr(cpu); 84369e0a03cSPaolo Bonzini } 84469e0a03cSPaolo Bonzini RIP(env) += rvmcs(cpu->hvf_fd, VMCS_EXIT_INSTRUCTION_LENGTH); 84569e0a03cSPaolo Bonzini store_regs(cpu); 84669e0a03cSPaolo Bonzini break; 84769e0a03cSPaolo Bonzini } 84869e0a03cSPaolo Bonzini case EXIT_REASON_CR_ACCESS: { 84969e0a03cSPaolo Bonzini int cr; 85069e0a03cSPaolo Bonzini int reg; 85169e0a03cSPaolo Bonzini 85269e0a03cSPaolo Bonzini load_regs(cpu); 85369e0a03cSPaolo Bonzini cr = exit_qual & 15; 85469e0a03cSPaolo Bonzini reg = (exit_qual >> 8) & 15; 85569e0a03cSPaolo Bonzini 85669e0a03cSPaolo Bonzini switch (cr) { 85769e0a03cSPaolo Bonzini case 0x0: { 85869e0a03cSPaolo Bonzini macvm_set_cr0(cpu->hvf_fd, RRX(env, reg)); 85969e0a03cSPaolo Bonzini break; 86069e0a03cSPaolo Bonzini } 86169e0a03cSPaolo Bonzini case 4: { 86269e0a03cSPaolo Bonzini macvm_set_cr4(cpu->hvf_fd, RRX(env, reg)); 86369e0a03cSPaolo Bonzini break; 86469e0a03cSPaolo Bonzini } 86569e0a03cSPaolo Bonzini case 8: { 86669e0a03cSPaolo Bonzini X86CPU *x86_cpu = X86_CPU(cpu); 86769e0a03cSPaolo Bonzini if (exit_qual & 0x10) { 86869e0a03cSPaolo Bonzini RRX(env, reg) = cpu_get_apic_tpr(x86_cpu->apic_state); 86969e0a03cSPaolo Bonzini } else { 87069e0a03cSPaolo Bonzini int tpr = RRX(env, reg); 87169e0a03cSPaolo Bonzini cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 87269e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 87369e0a03cSPaolo Bonzini } 87469e0a03cSPaolo Bonzini break; 87569e0a03cSPaolo Bonzini } 87669e0a03cSPaolo Bonzini default: 8772d9178d9SLaurent Vivier error_report("Unrecognized CR %d", cr); 87869e0a03cSPaolo Bonzini abort(); 87969e0a03cSPaolo Bonzini } 88069e0a03cSPaolo Bonzini RIP(env) += ins_len; 88169e0a03cSPaolo Bonzini store_regs(cpu); 88269e0a03cSPaolo Bonzini break; 88369e0a03cSPaolo Bonzini } 88469e0a03cSPaolo Bonzini case EXIT_REASON_APIC_ACCESS: { /* TODO */ 88569e0a03cSPaolo Bonzini struct x86_decode decode; 88669e0a03cSPaolo Bonzini 88769e0a03cSPaolo Bonzini load_regs(cpu); 88869e0a03cSPaolo Bonzini env->hvf_emul->fetch_rip = rip; 88969e0a03cSPaolo Bonzini 89069e0a03cSPaolo Bonzini decode_instruction(env, &decode); 89169e0a03cSPaolo Bonzini exec_instruction(env, &decode); 89269e0a03cSPaolo Bonzini store_regs(cpu); 89369e0a03cSPaolo Bonzini break; 89469e0a03cSPaolo Bonzini } 89569e0a03cSPaolo Bonzini case EXIT_REASON_TPR: { 89669e0a03cSPaolo Bonzini ret = 1; 89769e0a03cSPaolo Bonzini break; 89869e0a03cSPaolo Bonzini } 89969e0a03cSPaolo Bonzini case EXIT_REASON_TASK_SWITCH: { 90069e0a03cSPaolo Bonzini uint64_t vinfo = rvmcs(cpu->hvf_fd, VMCS_IDT_VECTORING_INFO); 90169e0a03cSPaolo Bonzini x68_segment_selector sel = {.sel = exit_qual & 0xffff}; 90269e0a03cSPaolo Bonzini vmx_handle_task_switch(cpu, sel, (exit_qual >> 30) & 0x3, 90369e0a03cSPaolo Bonzini vinfo & VMCS_INTR_VALID, vinfo & VECTORING_INFO_VECTOR_MASK, vinfo 90469e0a03cSPaolo Bonzini & VMCS_INTR_T_MASK); 90569e0a03cSPaolo Bonzini break; 90669e0a03cSPaolo Bonzini } 90769e0a03cSPaolo Bonzini case EXIT_REASON_TRIPLE_FAULT: { 90869e0a03cSPaolo Bonzini qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 90969e0a03cSPaolo Bonzini ret = EXCP_INTERRUPT; 91069e0a03cSPaolo Bonzini break; 91169e0a03cSPaolo Bonzini } 91269e0a03cSPaolo Bonzini case EXIT_REASON_RDPMC: 91369e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RAX, 0); 91469e0a03cSPaolo Bonzini wreg(cpu->hvf_fd, HV_X86_RDX, 0); 91569e0a03cSPaolo Bonzini macvm_set_rip(cpu, rip + ins_len); 91669e0a03cSPaolo Bonzini break; 91769e0a03cSPaolo Bonzini case VMX_REASON_VMCALL: 918fd13f23bSLiran Alon env->exception_nr = EXCP0D_GPF; 919fd13f23bSLiran Alon env->exception_injected = 1; 92069e0a03cSPaolo Bonzini env->has_error_code = true; 92169e0a03cSPaolo Bonzini env->error_code = 0; 92269e0a03cSPaolo Bonzini break; 92369e0a03cSPaolo Bonzini default: 9242d9178d9SLaurent Vivier error_report("%llx: unhandled exit %llx", rip, exit_reason); 92569e0a03cSPaolo Bonzini } 92669e0a03cSPaolo Bonzini } while (ret == 0); 92769e0a03cSPaolo Bonzini 92869e0a03cSPaolo Bonzini return ret; 92969e0a03cSPaolo Bonzini } 93069e0a03cSPaolo Bonzini 93192cc3aaaSRoman Bolshakov bool hvf_allowed; 93269e0a03cSPaolo Bonzini 93369e0a03cSPaolo Bonzini static int hvf_accel_init(MachineState *ms) 93469e0a03cSPaolo Bonzini { 93569e0a03cSPaolo Bonzini int x; 93669e0a03cSPaolo Bonzini hv_return_t ret; 93769e0a03cSPaolo Bonzini HVFState *s; 93869e0a03cSPaolo Bonzini 93969e0a03cSPaolo Bonzini ret = hv_vm_create(HV_VM_DEFAULT); 94069e0a03cSPaolo Bonzini assert_hvf_ok(ret); 94169e0a03cSPaolo Bonzini 94269e0a03cSPaolo Bonzini s = g_new0(HVFState, 1); 94369e0a03cSPaolo Bonzini 94469e0a03cSPaolo Bonzini s->num_slots = 32; 94569e0a03cSPaolo Bonzini for (x = 0; x < s->num_slots; ++x) { 94669e0a03cSPaolo Bonzini s->slots[x].size = 0; 94769e0a03cSPaolo Bonzini s->slots[x].slot_id = x; 94869e0a03cSPaolo Bonzini } 94969e0a03cSPaolo Bonzini 95069e0a03cSPaolo Bonzini hvf_state = s; 95169e0a03cSPaolo Bonzini cpu_interrupt_handler = hvf_handle_interrupt; 95269e0a03cSPaolo Bonzini memory_listener_register(&hvf_memory_listener, &address_space_memory); 95369e0a03cSPaolo Bonzini return 0; 95469e0a03cSPaolo Bonzini } 95569e0a03cSPaolo Bonzini 95669e0a03cSPaolo Bonzini static void hvf_accel_class_init(ObjectClass *oc, void *data) 95769e0a03cSPaolo Bonzini { 95869e0a03cSPaolo Bonzini AccelClass *ac = ACCEL_CLASS(oc); 95969e0a03cSPaolo Bonzini ac->name = "HVF"; 96069e0a03cSPaolo Bonzini ac->init_machine = hvf_accel_init; 96169e0a03cSPaolo Bonzini ac->allowed = &hvf_allowed; 96269e0a03cSPaolo Bonzini } 96369e0a03cSPaolo Bonzini 96469e0a03cSPaolo Bonzini static const TypeInfo hvf_accel_type = { 96569e0a03cSPaolo Bonzini .name = TYPE_HVF_ACCEL, 96669e0a03cSPaolo Bonzini .parent = TYPE_ACCEL, 96769e0a03cSPaolo Bonzini .class_init = hvf_accel_class_init, 96869e0a03cSPaolo Bonzini }; 96969e0a03cSPaolo Bonzini 97069e0a03cSPaolo Bonzini static void hvf_type_init(void) 97169e0a03cSPaolo Bonzini { 97269e0a03cSPaolo Bonzini type_register_static(&hvf_accel_type); 97369e0a03cSPaolo Bonzini } 97469e0a03cSPaolo Bonzini 97569e0a03cSPaolo Bonzini type_init(hvf_type_init); 976