xref: /openbmc/qemu/target/i386/cpu.h (revision f0bb276bf8d5b3df57697357b802ca76e4cdf05f)
1 /*
2  * i386 virtual CPU header
3  *
4  *  Copyright (c) 2003 Fabrice Bellard
5  *
6  * This library is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU Lesser General Public
8  * License as published by the Free Software Foundation; either
9  * version 2 of the License, or (at your option) any later version.
10  *
11  * This library is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14  * Lesser General Public License for more details.
15  *
16  * You should have received a copy of the GNU Lesser General Public
17  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #ifndef I386_CPU_H
21 #define I386_CPU_H
22 
23 #include "sysemu/tcg.h"
24 #include "cpu-qom.h"
25 #include "hyperv-proto.h"
26 #include "exec/cpu-defs.h"
27 #include "qapi/qapi-types-common.h"
28 
29 /* The x86 has a strong memory model with some store-after-load re-ordering */
30 #define TCG_GUEST_DEFAULT_MO      (TCG_MO_ALL & ~TCG_MO_ST_LD)
31 
32 /* Maximum instruction code size */
33 #define TARGET_MAX_INSN_SIZE 16
34 
35 /* support for self modifying code even if the modified instruction is
36    close to the modifying instruction */
37 #define TARGET_HAS_PRECISE_SMC
38 
39 #ifdef TARGET_X86_64
40 #define I386_ELF_MACHINE  EM_X86_64
41 #define ELF_MACHINE_UNAME "x86_64"
42 #else
43 #define I386_ELF_MACHINE  EM_386
44 #define ELF_MACHINE_UNAME "i686"
45 #endif
46 
47 enum {
48     R_EAX = 0,
49     R_ECX = 1,
50     R_EDX = 2,
51     R_EBX = 3,
52     R_ESP = 4,
53     R_EBP = 5,
54     R_ESI = 6,
55     R_EDI = 7,
56     R_R8 = 8,
57     R_R9 = 9,
58     R_R10 = 10,
59     R_R11 = 11,
60     R_R12 = 12,
61     R_R13 = 13,
62     R_R14 = 14,
63     R_R15 = 15,
64 
65     R_AL = 0,
66     R_CL = 1,
67     R_DL = 2,
68     R_BL = 3,
69     R_AH = 4,
70     R_CH = 5,
71     R_DH = 6,
72     R_BH = 7,
73 };
74 
75 typedef enum X86Seg {
76     R_ES = 0,
77     R_CS = 1,
78     R_SS = 2,
79     R_DS = 3,
80     R_FS = 4,
81     R_GS = 5,
82     R_LDTR = 6,
83     R_TR = 7,
84 } X86Seg;
85 
86 /* segment descriptor fields */
87 #define DESC_G_SHIFT    23
88 #define DESC_G_MASK     (1 << DESC_G_SHIFT)
89 #define DESC_B_SHIFT    22
90 #define DESC_B_MASK     (1 << DESC_B_SHIFT)
91 #define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
92 #define DESC_L_MASK     (1 << DESC_L_SHIFT)
93 #define DESC_AVL_SHIFT  20
94 #define DESC_AVL_MASK   (1 << DESC_AVL_SHIFT)
95 #define DESC_P_SHIFT    15
96 #define DESC_P_MASK     (1 << DESC_P_SHIFT)
97 #define DESC_DPL_SHIFT  13
98 #define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
99 #define DESC_S_SHIFT    12
100 #define DESC_S_MASK     (1 << DESC_S_SHIFT)
101 #define DESC_TYPE_SHIFT 8
102 #define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
103 #define DESC_A_MASK     (1 << 8)
104 
105 #define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
106 #define DESC_C_MASK     (1 << 10) /* code: conforming */
107 #define DESC_R_MASK     (1 << 9)  /* code: readable */
108 
109 #define DESC_E_MASK     (1 << 10) /* data: expansion direction */
110 #define DESC_W_MASK     (1 << 9)  /* data: writable */
111 
112 #define DESC_TSS_BUSY_MASK (1 << 9)
113 
114 /* eflags masks */
115 #define CC_C    0x0001
116 #define CC_P    0x0004
117 #define CC_A    0x0010
118 #define CC_Z    0x0040
119 #define CC_S    0x0080
120 #define CC_O    0x0800
121 
122 #define TF_SHIFT   8
123 #define IOPL_SHIFT 12
124 #define VM_SHIFT   17
125 
126 #define TF_MASK                 0x00000100
127 #define IF_MASK                 0x00000200
128 #define DF_MASK                 0x00000400
129 #define IOPL_MASK               0x00003000
130 #define NT_MASK                 0x00004000
131 #define RF_MASK                 0x00010000
132 #define VM_MASK                 0x00020000
133 #define AC_MASK                 0x00040000
134 #define VIF_MASK                0x00080000
135 #define VIP_MASK                0x00100000
136 #define ID_MASK                 0x00200000
137 
138 /* hidden flags - used internally by qemu to represent additional cpu
139    states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
140    avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
141    positions to ease oring with eflags. */
142 /* current cpl */
143 #define HF_CPL_SHIFT         0
144 /* true if hardware interrupts must be disabled for next instruction */
145 #define HF_INHIBIT_IRQ_SHIFT 3
146 /* 16 or 32 segments */
147 #define HF_CS32_SHIFT        4
148 #define HF_SS32_SHIFT        5
149 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
150 #define HF_ADDSEG_SHIFT      6
151 /* copy of CR0.PE (protected mode) */
152 #define HF_PE_SHIFT          7
153 #define HF_TF_SHIFT          8 /* must be same as eflags */
154 #define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
155 #define HF_EM_SHIFT         10
156 #define HF_TS_SHIFT         11
157 #define HF_IOPL_SHIFT       12 /* must be same as eflags */
158 #define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
159 #define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
160 #define HF_RF_SHIFT         16 /* must be same as eflags */
161 #define HF_VM_SHIFT         17 /* must be same as eflags */
162 #define HF_AC_SHIFT         18 /* must be same as eflags */
163 #define HF_SMM_SHIFT        19 /* CPU in SMM mode */
164 #define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
165 #define HF_GUEST_SHIFT      21 /* SVM intercepts are active */
166 #define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
167 #define HF_SMAP_SHIFT       23 /* CR4.SMAP */
168 #define HF_IOBPT_SHIFT      24 /* an io breakpoint enabled */
169 #define HF_MPX_EN_SHIFT     25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
170 #define HF_MPX_IU_SHIFT     26 /* BND registers in-use */
171 
172 #define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
173 #define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
174 #define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
175 #define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
176 #define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
177 #define HF_PE_MASK           (1 << HF_PE_SHIFT)
178 #define HF_TF_MASK           (1 << HF_TF_SHIFT)
179 #define HF_MP_MASK           (1 << HF_MP_SHIFT)
180 #define HF_EM_MASK           (1 << HF_EM_SHIFT)
181 #define HF_TS_MASK           (1 << HF_TS_SHIFT)
182 #define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
183 #define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
184 #define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
185 #define HF_RF_MASK           (1 << HF_RF_SHIFT)
186 #define HF_VM_MASK           (1 << HF_VM_SHIFT)
187 #define HF_AC_MASK           (1 << HF_AC_SHIFT)
188 #define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
189 #define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
190 #define HF_GUEST_MASK        (1 << HF_GUEST_SHIFT)
191 #define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
192 #define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
193 #define HF_IOBPT_MASK        (1 << HF_IOBPT_SHIFT)
194 #define HF_MPX_EN_MASK       (1 << HF_MPX_EN_SHIFT)
195 #define HF_MPX_IU_MASK       (1 << HF_MPX_IU_SHIFT)
196 
197 /* hflags2 */
198 
199 #define HF2_GIF_SHIFT            0 /* if set CPU takes interrupts */
200 #define HF2_HIF_SHIFT            1 /* value of IF_MASK when entering SVM */
201 #define HF2_NMI_SHIFT            2 /* CPU serving NMI */
202 #define HF2_VINTR_SHIFT          3 /* value of V_INTR_MASKING bit */
203 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
204 #define HF2_MPX_PR_SHIFT         5 /* BNDCFGx.BNDPRESERVE */
205 #define HF2_NPT_SHIFT            6 /* Nested Paging enabled */
206 
207 #define HF2_GIF_MASK            (1 << HF2_GIF_SHIFT)
208 #define HF2_HIF_MASK            (1 << HF2_HIF_SHIFT)
209 #define HF2_NMI_MASK            (1 << HF2_NMI_SHIFT)
210 #define HF2_VINTR_MASK          (1 << HF2_VINTR_SHIFT)
211 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
212 #define HF2_MPX_PR_MASK         (1 << HF2_MPX_PR_SHIFT)
213 #define HF2_NPT_MASK            (1 << HF2_NPT_SHIFT)
214 
215 #define CR0_PE_SHIFT 0
216 #define CR0_MP_SHIFT 1
217 
218 #define CR0_PE_MASK  (1U << 0)
219 #define CR0_MP_MASK  (1U << 1)
220 #define CR0_EM_MASK  (1U << 2)
221 #define CR0_TS_MASK  (1U << 3)
222 #define CR0_ET_MASK  (1U << 4)
223 #define CR0_NE_MASK  (1U << 5)
224 #define CR0_WP_MASK  (1U << 16)
225 #define CR0_AM_MASK  (1U << 18)
226 #define CR0_PG_MASK  (1U << 31)
227 
228 #define CR4_VME_MASK  (1U << 0)
229 #define CR4_PVI_MASK  (1U << 1)
230 #define CR4_TSD_MASK  (1U << 2)
231 #define CR4_DE_MASK   (1U << 3)
232 #define CR4_PSE_MASK  (1U << 4)
233 #define CR4_PAE_MASK  (1U << 5)
234 #define CR4_MCE_MASK  (1U << 6)
235 #define CR4_PGE_MASK  (1U << 7)
236 #define CR4_PCE_MASK  (1U << 8)
237 #define CR4_OSFXSR_SHIFT 9
238 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
239 #define CR4_OSXMMEXCPT_MASK  (1U << 10)
240 #define CR4_LA57_MASK   (1U << 12)
241 #define CR4_VMXE_MASK   (1U << 13)
242 #define CR4_SMXE_MASK   (1U << 14)
243 #define CR4_FSGSBASE_MASK (1U << 16)
244 #define CR4_PCIDE_MASK  (1U << 17)
245 #define CR4_OSXSAVE_MASK (1U << 18)
246 #define CR4_SMEP_MASK   (1U << 20)
247 #define CR4_SMAP_MASK   (1U << 21)
248 #define CR4_PKE_MASK   (1U << 22)
249 
250 #define DR6_BD          (1 << 13)
251 #define DR6_BS          (1 << 14)
252 #define DR6_BT          (1 << 15)
253 #define DR6_FIXED_1     0xffff0ff0
254 
255 #define DR7_GD          (1 << 13)
256 #define DR7_TYPE_SHIFT  16
257 #define DR7_LEN_SHIFT   18
258 #define DR7_FIXED_1     0x00000400
259 #define DR7_GLOBAL_BP_MASK   0xaa
260 #define DR7_LOCAL_BP_MASK    0x55
261 #define DR7_MAX_BP           4
262 #define DR7_TYPE_BP_INST     0x0
263 #define DR7_TYPE_DATA_WR     0x1
264 #define DR7_TYPE_IO_RW       0x2
265 #define DR7_TYPE_DATA_RW     0x3
266 
267 #define PG_PRESENT_BIT  0
268 #define PG_RW_BIT       1
269 #define PG_USER_BIT     2
270 #define PG_PWT_BIT      3
271 #define PG_PCD_BIT      4
272 #define PG_ACCESSED_BIT 5
273 #define PG_DIRTY_BIT    6
274 #define PG_PSE_BIT      7
275 #define PG_GLOBAL_BIT   8
276 #define PG_PSE_PAT_BIT  12
277 #define PG_PKRU_BIT     59
278 #define PG_NX_BIT       63
279 
280 #define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
281 #define PG_RW_MASK       (1 << PG_RW_BIT)
282 #define PG_USER_MASK     (1 << PG_USER_BIT)
283 #define PG_PWT_MASK      (1 << PG_PWT_BIT)
284 #define PG_PCD_MASK      (1 << PG_PCD_BIT)
285 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
286 #define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
287 #define PG_PSE_MASK      (1 << PG_PSE_BIT)
288 #define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
289 #define PG_PSE_PAT_MASK  (1 << PG_PSE_PAT_BIT)
290 #define PG_ADDRESS_MASK  0x000ffffffffff000LL
291 #define PG_HI_RSVD_MASK  (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
292 #define PG_HI_USER_MASK  0x7ff0000000000000LL
293 #define PG_PKRU_MASK     (15ULL << PG_PKRU_BIT)
294 #define PG_NX_MASK       (1ULL << PG_NX_BIT)
295 
296 #define PG_ERROR_W_BIT     1
297 
298 #define PG_ERROR_P_MASK    0x01
299 #define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
300 #define PG_ERROR_U_MASK    0x04
301 #define PG_ERROR_RSVD_MASK 0x08
302 #define PG_ERROR_I_D_MASK  0x10
303 #define PG_ERROR_PK_MASK   0x20
304 
305 #define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
306 #define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
307 #define MCG_LMCE_P      (1ULL<<27) /* Local Machine Check Supported */
308 
309 #define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
310 #define MCE_BANKS_DEF   10
311 
312 #define MCG_CAP_BANKS_MASK 0xff
313 
314 #define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
315 #define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
316 #define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
317 #define MCG_STATUS_LMCE (1ULL<<3)   /* Local MCE signaled */
318 
319 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
320 
321 #define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
322 #define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
323 #define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
324 #define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
325 #define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
326 #define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
327 #define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
328 #define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
329 #define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
330 
331 /* MISC register defines */
332 #define MCM_ADDR_SEGOFF  0      /* segment offset */
333 #define MCM_ADDR_LINEAR  1      /* linear address */
334 #define MCM_ADDR_PHYS    2      /* physical address */
335 #define MCM_ADDR_MEM     3      /* memory address */
336 #define MCM_ADDR_GENERIC 7      /* generic */
337 
338 #define MSR_IA32_TSC                    0x10
339 #define MSR_IA32_APICBASE               0x1b
340 #define MSR_IA32_APICBASE_BSP           (1<<8)
341 #define MSR_IA32_APICBASE_ENABLE        (1<<11)
342 #define MSR_IA32_APICBASE_EXTD          (1 << 10)
343 #define MSR_IA32_APICBASE_BASE          (0xfffffU<<12)
344 #define MSR_IA32_FEATURE_CONTROL        0x0000003a
345 #define MSR_TSC_ADJUST                  0x0000003b
346 #define MSR_IA32_SPEC_CTRL              0x48
347 #define MSR_VIRT_SSBD                   0xc001011f
348 #define MSR_IA32_PRED_CMD               0x49
349 #define MSR_IA32_CORE_CAPABILITY        0xcf
350 #define MSR_IA32_ARCH_CAPABILITIES      0x10a
351 #define MSR_IA32_TSCDEADLINE            0x6e0
352 
353 #define FEATURE_CONTROL_LOCKED                    (1<<0)
354 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
355 #define FEATURE_CONTROL_LMCE                      (1<<20)
356 
357 #define MSR_P6_PERFCTR0                 0xc1
358 
359 #define MSR_IA32_SMBASE                 0x9e
360 #define MSR_SMI_COUNT                   0x34
361 #define MSR_MTRRcap                     0xfe
362 #define MSR_MTRRcap_VCNT                8
363 #define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
364 #define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
365 
366 #define MSR_IA32_SYSENTER_CS            0x174
367 #define MSR_IA32_SYSENTER_ESP           0x175
368 #define MSR_IA32_SYSENTER_EIP           0x176
369 
370 #define MSR_MCG_CAP                     0x179
371 #define MSR_MCG_STATUS                  0x17a
372 #define MSR_MCG_CTL                     0x17b
373 #define MSR_MCG_EXT_CTL                 0x4d0
374 
375 #define MSR_P6_EVNTSEL0                 0x186
376 
377 #define MSR_IA32_PERF_STATUS            0x198
378 
379 #define MSR_IA32_MISC_ENABLE            0x1a0
380 /* Indicates good rep/movs microcode on some processors: */
381 #define MSR_IA32_MISC_ENABLE_DEFAULT    1
382 #define MSR_IA32_MISC_ENABLE_MWAIT      (1ULL << 18)
383 
384 #define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
385 #define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)
386 
387 #define MSR_MTRRphysIndex(addr)         ((((addr) & ~1u) - 0x200) / 2)
388 
389 #define MSR_MTRRfix64K_00000            0x250
390 #define MSR_MTRRfix16K_80000            0x258
391 #define MSR_MTRRfix16K_A0000            0x259
392 #define MSR_MTRRfix4K_C0000             0x268
393 #define MSR_MTRRfix4K_C8000             0x269
394 #define MSR_MTRRfix4K_D0000             0x26a
395 #define MSR_MTRRfix4K_D8000             0x26b
396 #define MSR_MTRRfix4K_E0000             0x26c
397 #define MSR_MTRRfix4K_E8000             0x26d
398 #define MSR_MTRRfix4K_F0000             0x26e
399 #define MSR_MTRRfix4K_F8000             0x26f
400 
401 #define MSR_PAT                         0x277
402 
403 #define MSR_MTRRdefType                 0x2ff
404 
405 #define MSR_CORE_PERF_FIXED_CTR0        0x309
406 #define MSR_CORE_PERF_FIXED_CTR1        0x30a
407 #define MSR_CORE_PERF_FIXED_CTR2        0x30b
408 #define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
409 #define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
410 #define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
411 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
412 
413 #define MSR_MC0_CTL                     0x400
414 #define MSR_MC0_STATUS                  0x401
415 #define MSR_MC0_ADDR                    0x402
416 #define MSR_MC0_MISC                    0x403
417 
418 #define MSR_IA32_RTIT_OUTPUT_BASE       0x560
419 #define MSR_IA32_RTIT_OUTPUT_MASK       0x561
420 #define MSR_IA32_RTIT_CTL               0x570
421 #define MSR_IA32_RTIT_STATUS            0x571
422 #define MSR_IA32_RTIT_CR3_MATCH         0x572
423 #define MSR_IA32_RTIT_ADDR0_A           0x580
424 #define MSR_IA32_RTIT_ADDR0_B           0x581
425 #define MSR_IA32_RTIT_ADDR1_A           0x582
426 #define MSR_IA32_RTIT_ADDR1_B           0x583
427 #define MSR_IA32_RTIT_ADDR2_A           0x584
428 #define MSR_IA32_RTIT_ADDR2_B           0x585
429 #define MSR_IA32_RTIT_ADDR3_A           0x586
430 #define MSR_IA32_RTIT_ADDR3_B           0x587
431 #define MAX_RTIT_ADDRS                  8
432 
433 #define MSR_EFER                        0xc0000080
434 
435 #define MSR_EFER_SCE   (1 << 0)
436 #define MSR_EFER_LME   (1 << 8)
437 #define MSR_EFER_LMA   (1 << 10)
438 #define MSR_EFER_NXE   (1 << 11)
439 #define MSR_EFER_SVME  (1 << 12)
440 #define MSR_EFER_FFXSR (1 << 14)
441 
442 #define MSR_STAR                        0xc0000081
443 #define MSR_LSTAR                       0xc0000082
444 #define MSR_CSTAR                       0xc0000083
445 #define MSR_FMASK                       0xc0000084
446 #define MSR_FSBASE                      0xc0000100
447 #define MSR_GSBASE                      0xc0000101
448 #define MSR_KERNELGSBASE                0xc0000102
449 #define MSR_TSC_AUX                     0xc0000103
450 
451 #define MSR_VM_HSAVE_PA                 0xc0010117
452 
453 #define MSR_IA32_BNDCFGS                0x00000d90
454 #define MSR_IA32_XSS                    0x00000da0
455 
456 #define MSR_IA32_VMX_BASIC              0x00000480
457 #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
458 #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
459 #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
460 #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
461 #define MSR_IA32_VMX_MISC               0x00000485
462 #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
463 #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
464 #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
465 #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
466 #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
467 #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
468 #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
469 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
470 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
471 #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
472 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
473 #define MSR_IA32_VMX_VMFUNC             0x00000491
474 
475 #define XSTATE_FP_BIT                   0
476 #define XSTATE_SSE_BIT                  1
477 #define XSTATE_YMM_BIT                  2
478 #define XSTATE_BNDREGS_BIT              3
479 #define XSTATE_BNDCSR_BIT               4
480 #define XSTATE_OPMASK_BIT               5
481 #define XSTATE_ZMM_Hi256_BIT            6
482 #define XSTATE_Hi16_ZMM_BIT             7
483 #define XSTATE_PKRU_BIT                 9
484 
485 #define XSTATE_FP_MASK                  (1ULL << XSTATE_FP_BIT)
486 #define XSTATE_SSE_MASK                 (1ULL << XSTATE_SSE_BIT)
487 #define XSTATE_YMM_MASK                 (1ULL << XSTATE_YMM_BIT)
488 #define XSTATE_BNDREGS_MASK             (1ULL << XSTATE_BNDREGS_BIT)
489 #define XSTATE_BNDCSR_MASK              (1ULL << XSTATE_BNDCSR_BIT)
490 #define XSTATE_OPMASK_MASK              (1ULL << XSTATE_OPMASK_BIT)
491 #define XSTATE_ZMM_Hi256_MASK           (1ULL << XSTATE_ZMM_Hi256_BIT)
492 #define XSTATE_Hi16_ZMM_MASK            (1ULL << XSTATE_Hi16_ZMM_BIT)
493 #define XSTATE_PKRU_MASK                (1ULL << XSTATE_PKRU_BIT)
494 
495 /* CPUID feature words */
496 typedef enum FeatureWord {
497     FEAT_1_EDX,         /* CPUID[1].EDX */
498     FEAT_1_ECX,         /* CPUID[1].ECX */
499     FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
500     FEAT_7_0_ECX,       /* CPUID[EAX=7,ECX=0].ECX */
501     FEAT_7_0_EDX,       /* CPUID[EAX=7,ECX=0].EDX */
502     FEAT_7_1_EAX,       /* CPUID[EAX=7,ECX=1].EAX */
503     FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
504     FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
505     FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
506     FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
507     FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
508     FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
509     FEAT_KVM_HINTS,     /* CPUID[4000_0001].EDX */
510     FEAT_HYPERV_EAX,    /* CPUID[4000_0003].EAX */
511     FEAT_HYPERV_EBX,    /* CPUID[4000_0003].EBX */
512     FEAT_HYPERV_EDX,    /* CPUID[4000_0003].EDX */
513     FEAT_HV_RECOMM_EAX, /* CPUID[4000_0004].EAX */
514     FEAT_HV_NESTED_EAX, /* CPUID[4000_000A].EAX */
515     FEAT_SVM,           /* CPUID[8000_000A].EDX */
516     FEAT_XSAVE,         /* CPUID[EAX=0xd,ECX=1].EAX */
517     FEAT_6_EAX,         /* CPUID[6].EAX */
518     FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
519     FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
520     FEAT_ARCH_CAPABILITIES,
521     FEAT_CORE_CAPABILITY,
522     FEAT_VMX_PROCBASED_CTLS,
523     FEAT_VMX_SECONDARY_CTLS,
524     FEAT_VMX_PINBASED_CTLS,
525     FEAT_VMX_EXIT_CTLS,
526     FEAT_VMX_ENTRY_CTLS,
527     FEAT_VMX_MISC,
528     FEAT_VMX_EPT_VPID_CAPS,
529     FEAT_VMX_BASIC,
530     FEAT_VMX_VMFUNC,
531     FEATURE_WORDS,
532 } FeatureWord;
533 
534 typedef uint64_t FeatureWordArray[FEATURE_WORDS];
535 
536 /* cpuid_features bits */
537 #define CPUID_FP87 (1U << 0)
538 #define CPUID_VME  (1U << 1)
539 #define CPUID_DE   (1U << 2)
540 #define CPUID_PSE  (1U << 3)
541 #define CPUID_TSC  (1U << 4)
542 #define CPUID_MSR  (1U << 5)
543 #define CPUID_PAE  (1U << 6)
544 #define CPUID_MCE  (1U << 7)
545 #define CPUID_CX8  (1U << 8)
546 #define CPUID_APIC (1U << 9)
547 #define CPUID_SEP  (1U << 11) /* sysenter/sysexit */
548 #define CPUID_MTRR (1U << 12)
549 #define CPUID_PGE  (1U << 13)
550 #define CPUID_MCA  (1U << 14)
551 #define CPUID_CMOV (1U << 15)
552 #define CPUID_PAT  (1U << 16)
553 #define CPUID_PSE36   (1U << 17)
554 #define CPUID_PN   (1U << 18)
555 #define CPUID_CLFLUSH (1U << 19)
556 #define CPUID_DTS (1U << 21)
557 #define CPUID_ACPI (1U << 22)
558 #define CPUID_MMX  (1U << 23)
559 #define CPUID_FXSR (1U << 24)
560 #define CPUID_SSE  (1U << 25)
561 #define CPUID_SSE2 (1U << 26)
562 #define CPUID_SS (1U << 27)
563 #define CPUID_HT (1U << 28)
564 #define CPUID_TM (1U << 29)
565 #define CPUID_IA64 (1U << 30)
566 #define CPUID_PBE (1U << 31)
567 
568 #define CPUID_EXT_SSE3     (1U << 0)
569 #define CPUID_EXT_PCLMULQDQ (1U << 1)
570 #define CPUID_EXT_DTES64   (1U << 2)
571 #define CPUID_EXT_MONITOR  (1U << 3)
572 #define CPUID_EXT_DSCPL    (1U << 4)
573 #define CPUID_EXT_VMX      (1U << 5)
574 #define CPUID_EXT_SMX      (1U << 6)
575 #define CPUID_EXT_EST      (1U << 7)
576 #define CPUID_EXT_TM2      (1U << 8)
577 #define CPUID_EXT_SSSE3    (1U << 9)
578 #define CPUID_EXT_CID      (1U << 10)
579 #define CPUID_EXT_FMA      (1U << 12)
580 #define CPUID_EXT_CX16     (1U << 13)
581 #define CPUID_EXT_XTPR     (1U << 14)
582 #define CPUID_EXT_PDCM     (1U << 15)
583 #define CPUID_EXT_PCID     (1U << 17)
584 #define CPUID_EXT_DCA      (1U << 18)
585 #define CPUID_EXT_SSE41    (1U << 19)
586 #define CPUID_EXT_SSE42    (1U << 20)
587 #define CPUID_EXT_X2APIC   (1U << 21)
588 #define CPUID_EXT_MOVBE    (1U << 22)
589 #define CPUID_EXT_POPCNT   (1U << 23)
590 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
591 #define CPUID_EXT_AES      (1U << 25)
592 #define CPUID_EXT_XSAVE    (1U << 26)
593 #define CPUID_EXT_OSXSAVE  (1U << 27)
594 #define CPUID_EXT_AVX      (1U << 28)
595 #define CPUID_EXT_F16C     (1U << 29)
596 #define CPUID_EXT_RDRAND   (1U << 30)
597 #define CPUID_EXT_HYPERVISOR  (1U << 31)
598 
599 #define CPUID_EXT2_FPU     (1U << 0)
600 #define CPUID_EXT2_VME     (1U << 1)
601 #define CPUID_EXT2_DE      (1U << 2)
602 #define CPUID_EXT2_PSE     (1U << 3)
603 #define CPUID_EXT2_TSC     (1U << 4)
604 #define CPUID_EXT2_MSR     (1U << 5)
605 #define CPUID_EXT2_PAE     (1U << 6)
606 #define CPUID_EXT2_MCE     (1U << 7)
607 #define CPUID_EXT2_CX8     (1U << 8)
608 #define CPUID_EXT2_APIC    (1U << 9)
609 #define CPUID_EXT2_SYSCALL (1U << 11)
610 #define CPUID_EXT2_MTRR    (1U << 12)
611 #define CPUID_EXT2_PGE     (1U << 13)
612 #define CPUID_EXT2_MCA     (1U << 14)
613 #define CPUID_EXT2_CMOV    (1U << 15)
614 #define CPUID_EXT2_PAT     (1U << 16)
615 #define CPUID_EXT2_PSE36   (1U << 17)
616 #define CPUID_EXT2_MP      (1U << 19)
617 #define CPUID_EXT2_NX      (1U << 20)
618 #define CPUID_EXT2_MMXEXT  (1U << 22)
619 #define CPUID_EXT2_MMX     (1U << 23)
620 #define CPUID_EXT2_FXSR    (1U << 24)
621 #define CPUID_EXT2_FFXSR   (1U << 25)
622 #define CPUID_EXT2_PDPE1GB (1U << 26)
623 #define CPUID_EXT2_RDTSCP  (1U << 27)
624 #define CPUID_EXT2_LM      (1U << 29)
625 #define CPUID_EXT2_3DNOWEXT (1U << 30)
626 #define CPUID_EXT2_3DNOW   (1U << 31)
627 
628 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
629 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
630                                 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
631                                 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
632                                 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
633                                 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
634                                 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
635                                 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
636                                 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
637                                 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
638 
639 #define CPUID_EXT3_LAHF_LM (1U << 0)
640 #define CPUID_EXT3_CMP_LEG (1U << 1)
641 #define CPUID_EXT3_SVM     (1U << 2)
642 #define CPUID_EXT3_EXTAPIC (1U << 3)
643 #define CPUID_EXT3_CR8LEG  (1U << 4)
644 #define CPUID_EXT3_ABM     (1U << 5)
645 #define CPUID_EXT3_SSE4A   (1U << 6)
646 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
647 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
648 #define CPUID_EXT3_OSVW    (1U << 9)
649 #define CPUID_EXT3_IBS     (1U << 10)
650 #define CPUID_EXT3_XOP     (1U << 11)
651 #define CPUID_EXT3_SKINIT  (1U << 12)
652 #define CPUID_EXT3_WDT     (1U << 13)
653 #define CPUID_EXT3_LWP     (1U << 15)
654 #define CPUID_EXT3_FMA4    (1U << 16)
655 #define CPUID_EXT3_TCE     (1U << 17)
656 #define CPUID_EXT3_NODEID  (1U << 19)
657 #define CPUID_EXT3_TBM     (1U << 21)
658 #define CPUID_EXT3_TOPOEXT (1U << 22)
659 #define CPUID_EXT3_PERFCORE (1U << 23)
660 #define CPUID_EXT3_PERFNB  (1U << 24)
661 
662 #define CPUID_SVM_NPT          (1U << 0)
663 #define CPUID_SVM_LBRV         (1U << 1)
664 #define CPUID_SVM_SVMLOCK      (1U << 2)
665 #define CPUID_SVM_NRIPSAVE     (1U << 3)
666 #define CPUID_SVM_TSCSCALE     (1U << 4)
667 #define CPUID_SVM_VMCBCLEAN    (1U << 5)
668 #define CPUID_SVM_FLUSHASID    (1U << 6)
669 #define CPUID_SVM_DECODEASSIST (1U << 7)
670 #define CPUID_SVM_PAUSEFILTER  (1U << 10)
671 #define CPUID_SVM_PFTHRESHOLD  (1U << 12)
672 
673 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
674 #define CPUID_7_0_EBX_FSGSBASE          (1U << 0)
675 /* 1st Group of Advanced Bit Manipulation Extensions */
676 #define CPUID_7_0_EBX_BMI1              (1U << 3)
677 /* Hardware Lock Elision */
678 #define CPUID_7_0_EBX_HLE               (1U << 4)
679 /* Intel Advanced Vector Extensions 2 */
680 #define CPUID_7_0_EBX_AVX2              (1U << 5)
681 /* Supervisor-mode Execution Prevention */
682 #define CPUID_7_0_EBX_SMEP              (1U << 7)
683 /* 2nd Group of Advanced Bit Manipulation Extensions */
684 #define CPUID_7_0_EBX_BMI2              (1U << 8)
685 /* Enhanced REP MOVSB/STOSB */
686 #define CPUID_7_0_EBX_ERMS              (1U << 9)
687 /* Invalidate Process-Context Identifier */
688 #define CPUID_7_0_EBX_INVPCID           (1U << 10)
689 /* Restricted Transactional Memory */
690 #define CPUID_7_0_EBX_RTM               (1U << 11)
691 /* Memory Protection Extension */
692 #define CPUID_7_0_EBX_MPX               (1U << 14)
693 /* AVX-512 Foundation */
694 #define CPUID_7_0_EBX_AVX512F           (1U << 16)
695 /* AVX-512 Doubleword & Quadword Instruction */
696 #define CPUID_7_0_EBX_AVX512DQ          (1U << 17)
697 /* Read Random SEED */
698 #define CPUID_7_0_EBX_RDSEED            (1U << 18)
699 /* ADCX and ADOX instructions */
700 #define CPUID_7_0_EBX_ADX               (1U << 19)
701 /* Supervisor Mode Access Prevention */
702 #define CPUID_7_0_EBX_SMAP              (1U << 20)
703 /* AVX-512 Integer Fused Multiply Add */
704 #define CPUID_7_0_EBX_AVX512IFMA        (1U << 21)
705 /* Persistent Commit */
706 #define CPUID_7_0_EBX_PCOMMIT           (1U << 22)
707 /* Flush a Cache Line Optimized */
708 #define CPUID_7_0_EBX_CLFLUSHOPT        (1U << 23)
709 /* Cache Line Write Back */
710 #define CPUID_7_0_EBX_CLWB              (1U << 24)
711 /* Intel Processor Trace */
712 #define CPUID_7_0_EBX_INTEL_PT          (1U << 25)
713 /* AVX-512 Prefetch */
714 #define CPUID_7_0_EBX_AVX512PF          (1U << 26)
715 /* AVX-512 Exponential and Reciprocal */
716 #define CPUID_7_0_EBX_AVX512ER          (1U << 27)
717 /* AVX-512 Conflict Detection */
718 #define CPUID_7_0_EBX_AVX512CD          (1U << 28)
719 /* SHA1/SHA256 Instruction Extensions */
720 #define CPUID_7_0_EBX_SHA_NI            (1U << 29)
721 /* AVX-512 Byte and Word Instructions */
722 #define CPUID_7_0_EBX_AVX512BW          (1U << 30)
723 /* AVX-512 Vector Length Extensions */
724 #define CPUID_7_0_EBX_AVX512VL          (1U << 31)
725 
726 /* AVX-512 Vector Byte Manipulation Instruction */
727 #define CPUID_7_0_ECX_AVX512_VBMI       (1U << 1)
728 /* User-Mode Instruction Prevention */
729 #define CPUID_7_0_ECX_UMIP              (1U << 2)
730 /* Protection Keys for User-mode Pages */
731 #define CPUID_7_0_ECX_PKU               (1U << 3)
732 /* OS Enable Protection Keys */
733 #define CPUID_7_0_ECX_OSPKE             (1U << 4)
734 /* Additional AVX-512 Vector Byte Manipulation Instruction */
735 #define CPUID_7_0_ECX_AVX512_VBMI2      (1U << 6)
736 /* Galois Field New Instructions */
737 #define CPUID_7_0_ECX_GFNI              (1U << 8)
738 /* Vector AES Instructions */
739 #define CPUID_7_0_ECX_VAES              (1U << 9)
740 /* Carry-Less Multiplication Quadword */
741 #define CPUID_7_0_ECX_VPCLMULQDQ        (1U << 10)
742 /* Vector Neural Network Instructions */
743 #define CPUID_7_0_ECX_AVX512VNNI        (1U << 11)
744 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
745 #define CPUID_7_0_ECX_AVX512BITALG      (1U << 12)
746 /* POPCNT for vectors of DW/QW */
747 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ  (1U << 14)
748 /* 5-level Page Tables */
749 #define CPUID_7_0_ECX_LA57              (1U << 16)
750 /* Read Processor ID */
751 #define CPUID_7_0_ECX_RDPID             (1U << 22)
752 /* Cache Line Demote Instruction */
753 #define CPUID_7_0_ECX_CLDEMOTE          (1U << 25)
754 /* Move Doubleword as Direct Store Instruction */
755 #define CPUID_7_0_ECX_MOVDIRI           (1U << 27)
756 /* Move 64 Bytes as Direct Store Instruction */
757 #define CPUID_7_0_ECX_MOVDIR64B         (1U << 28)
758 
759 /* AVX512 Neural Network Instructions */
760 #define CPUID_7_0_EDX_AVX512_4VNNIW     (1U << 2)
761 /* AVX512 Multiply Accumulation Single Precision */
762 #define CPUID_7_0_EDX_AVX512_4FMAPS     (1U << 3)
763 /* Speculation Control */
764 #define CPUID_7_0_EDX_SPEC_CTRL         (1U << 26)
765 /* Arch Capabilities */
766 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
767 /* Core Capability */
768 #define CPUID_7_0_EDX_CORE_CAPABILITY   (1U << 30)
769 /* Speculative Store Bypass Disable */
770 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD    (1U << 31)
771 
772 /* AVX512 BFloat16 Instruction */
773 #define CPUID_7_1_EAX_AVX512_BF16       (1U << 5)
774 
775 /* CLZERO instruction */
776 #define CPUID_8000_0008_EBX_CLZERO      (1U << 0)
777 /* Always save/restore FP error pointers */
778 #define CPUID_8000_0008_EBX_XSAVEERPTR  (1U << 2)
779 /* Write back and do not invalidate cache */
780 #define CPUID_8000_0008_EBX_WBNOINVD    (1U << 9)
781 /* Indirect Branch Prediction Barrier */
782 #define CPUID_8000_0008_EBX_IBPB        (1U << 12)
783 
784 #define CPUID_XSAVE_XSAVEOPT   (1U << 0)
785 #define CPUID_XSAVE_XSAVEC     (1U << 1)
786 #define CPUID_XSAVE_XGETBV1    (1U << 2)
787 #define CPUID_XSAVE_XSAVES     (1U << 3)
788 
789 #define CPUID_6_EAX_ARAT       (1U << 2)
790 
791 /* CPUID[0x80000007].EDX flags: */
792 #define CPUID_APM_INVTSC       (1U << 8)
793 
794 #define CPUID_VENDOR_SZ      12
795 
796 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
797 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
798 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
799 #define CPUID_VENDOR_INTEL "GenuineIntel"
800 
801 #define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
802 #define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
803 #define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
804 #define CPUID_VENDOR_AMD   "AuthenticAMD"
805 
806 #define CPUID_VENDOR_VIA   "CentaurHauls"
807 
808 #define CPUID_VENDOR_HYGON    "HygonGenuine"
809 
810 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
811                            (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
812                            (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
813 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
814                          (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
815                          (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
816 
817 #define CPUID_MWAIT_IBE     (1U << 1) /* Interrupts can exit capability */
818 #define CPUID_MWAIT_EMX     (1U << 0) /* enumeration supported */
819 
820 /* CPUID[0xB].ECX level types */
821 #define CPUID_TOPOLOGY_LEVEL_INVALID  (0U << 8)
822 #define CPUID_TOPOLOGY_LEVEL_SMT      (1U << 8)
823 #define CPUID_TOPOLOGY_LEVEL_CORE     (2U << 8)
824 #define CPUID_TOPOLOGY_LEVEL_DIE      (5U << 8)
825 
826 /* MSR Feature Bits */
827 #define MSR_ARCH_CAP_RDCL_NO    (1U << 0)
828 #define MSR_ARCH_CAP_IBRS_ALL   (1U << 1)
829 #define MSR_ARCH_CAP_RSBA       (1U << 2)
830 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
831 #define MSR_ARCH_CAP_SSB_NO     (1U << 4)
832 
833 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT  (1U << 5)
834 
835 /* VMX MSR features */
836 #define MSR_VMX_BASIC_VMCS_REVISION_MASK             0x7FFFFFFFull
837 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK         (0x00001FFFull << 32)
838 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK             (0x003C0000ull << 32)
839 #define MSR_VMX_BASIC_DUAL_MONITOR                   (1ULL << 49)
840 #define MSR_VMX_BASIC_INS_OUTS                       (1ULL << 54)
841 #define MSR_VMX_BASIC_TRUE_CTLS                      (1ULL << 55)
842 
843 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK     0x1Full
844 #define MSR_VMX_MISC_STORE_LMA                       (1ULL << 5)
845 #define MSR_VMX_MISC_ACTIVITY_HLT                    (1ULL << 6)
846 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN               (1ULL << 7)
847 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI              (1ULL << 8)
848 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK          0x0E000000ull
849 #define MSR_VMX_MISC_VMWRITE_VMEXIT                  (1ULL << 29)
850 #define MSR_VMX_MISC_ZERO_LEN_INJECT                 (1ULL << 30)
851 
852 #define MSR_VMX_EPT_EXECONLY                         (1ULL << 0)
853 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4               (1ULL << 6)
854 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5               (1ULL << 7)
855 #define MSR_VMX_EPT_UC                               (1ULL << 8)
856 #define MSR_VMX_EPT_WB                               (1ULL << 14)
857 #define MSR_VMX_EPT_2MB                              (1ULL << 16)
858 #define MSR_VMX_EPT_1GB                              (1ULL << 17)
859 #define MSR_VMX_EPT_INVEPT                           (1ULL << 20)
860 #define MSR_VMX_EPT_AD_BITS                          (1ULL << 21)
861 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO             (1ULL << 22)
862 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT            (1ULL << 25)
863 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT               (1ULL << 26)
864 #define MSR_VMX_EPT_INVVPID                          (1ULL << 32)
865 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR              (1ULL << 40)
866 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT           (1ULL << 41)
867 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT              (1ULL << 42)
868 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
869 
870 #define MSR_VMX_VMFUNC_EPT_SWITCHING                 (1ULL << 0)
871 
872 
873 /* VMX controls */
874 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING          0x00000004
875 #define VMX_CPU_BASED_USE_TSC_OFFSETING             0x00000008
876 #define VMX_CPU_BASED_HLT_EXITING                   0x00000080
877 #define VMX_CPU_BASED_INVLPG_EXITING                0x00000200
878 #define VMX_CPU_BASED_MWAIT_EXITING                 0x00000400
879 #define VMX_CPU_BASED_RDPMC_EXITING                 0x00000800
880 #define VMX_CPU_BASED_RDTSC_EXITING                 0x00001000
881 #define VMX_CPU_BASED_CR3_LOAD_EXITING              0x00008000
882 #define VMX_CPU_BASED_CR3_STORE_EXITING             0x00010000
883 #define VMX_CPU_BASED_CR8_LOAD_EXITING              0x00080000
884 #define VMX_CPU_BASED_CR8_STORE_EXITING             0x00100000
885 #define VMX_CPU_BASED_TPR_SHADOW                    0x00200000
886 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING           0x00400000
887 #define VMX_CPU_BASED_MOV_DR_EXITING                0x00800000
888 #define VMX_CPU_BASED_UNCOND_IO_EXITING             0x01000000
889 #define VMX_CPU_BASED_USE_IO_BITMAPS                0x02000000
890 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG             0x08000000
891 #define VMX_CPU_BASED_USE_MSR_BITMAPS               0x10000000
892 #define VMX_CPU_BASED_MONITOR_EXITING               0x20000000
893 #define VMX_CPU_BASED_PAUSE_EXITING                 0x40000000
894 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS   0x80000000
895 
896 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
897 #define VMX_SECONDARY_EXEC_ENABLE_EPT               0x00000002
898 #define VMX_SECONDARY_EXEC_DESC                     0x00000004
899 #define VMX_SECONDARY_EXEC_RDTSCP                   0x00000008
900 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE   0x00000010
901 #define VMX_SECONDARY_EXEC_ENABLE_VPID              0x00000020
902 #define VMX_SECONDARY_EXEC_WBINVD_EXITING           0x00000040
903 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST       0x00000080
904 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT       0x00000100
905 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY    0x00000200
906 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING       0x00000400
907 #define VMX_SECONDARY_EXEC_RDRAND_EXITING           0x00000800
908 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID           0x00001000
909 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC            0x00002000
910 #define VMX_SECONDARY_EXEC_SHADOW_VMCS              0x00004000
911 #define VMX_SECONDARY_EXEC_ENCLS_EXITING            0x00008000
912 #define VMX_SECONDARY_EXEC_RDSEED_EXITING           0x00010000
913 #define VMX_SECONDARY_EXEC_ENABLE_PML               0x00020000
914 #define VMX_SECONDARY_EXEC_XSAVES                   0x00100000
915 
916 #define VMX_PIN_BASED_EXT_INTR_MASK                 0x00000001
917 #define VMX_PIN_BASED_NMI_EXITING                   0x00000008
918 #define VMX_PIN_BASED_VIRTUAL_NMIS                  0x00000020
919 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER          0x00000040
920 #define VMX_PIN_BASED_POSTED_INTR                   0x00000080
921 
922 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS             0x00000004
923 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE            0x00000200
924 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL      0x00001000
925 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT                0x00008000
926 #define VMX_VM_EXIT_SAVE_IA32_PAT                   0x00040000
927 #define VMX_VM_EXIT_LOAD_IA32_PAT                   0x00080000
928 #define VMX_VM_EXIT_SAVE_IA32_EFER                  0x00100000
929 #define VMX_VM_EXIT_LOAD_IA32_EFER                  0x00200000
930 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER       0x00400000
931 #define VMX_VM_EXIT_CLEAR_BNDCFGS                   0x00800000
932 #define VMX_VM_EXIT_PT_CONCEAL_PIP                  0x01000000
933 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL             0x02000000
934 
935 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS            0x00000004
936 #define VMX_VM_ENTRY_IA32E_MODE                     0x00000200
937 #define VMX_VM_ENTRY_SMM                            0x00000400
938 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR             0x00000800
939 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL     0x00002000
940 #define VMX_VM_ENTRY_LOAD_IA32_PAT                  0x00004000
941 #define VMX_VM_ENTRY_LOAD_IA32_EFER                 0x00008000
942 #define VMX_VM_ENTRY_LOAD_BNDCFGS                   0x00010000
943 #define VMX_VM_ENTRY_PT_CONCEAL_PIP                 0x00020000
944 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL             0x00040000
945 
946 /* Supported Hyper-V Enlightenments */
947 #define HYPERV_FEAT_RELAXED             0
948 #define HYPERV_FEAT_VAPIC               1
949 #define HYPERV_FEAT_TIME                2
950 #define HYPERV_FEAT_CRASH               3
951 #define HYPERV_FEAT_RESET               4
952 #define HYPERV_FEAT_VPINDEX             5
953 #define HYPERV_FEAT_RUNTIME             6
954 #define HYPERV_FEAT_SYNIC               7
955 #define HYPERV_FEAT_STIMER              8
956 #define HYPERV_FEAT_FREQUENCIES         9
957 #define HYPERV_FEAT_REENLIGHTENMENT     10
958 #define HYPERV_FEAT_TLBFLUSH            11
959 #define HYPERV_FEAT_EVMCS               12
960 #define HYPERV_FEAT_IPI                 13
961 #define HYPERV_FEAT_STIMER_DIRECT       14
962 
963 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
964 #define HYPERV_SPINLOCK_NEVER_RETRY             0xFFFFFFFF
965 #endif
966 
967 #define EXCP00_DIVZ	0
968 #define EXCP01_DB	1
969 #define EXCP02_NMI	2
970 #define EXCP03_INT3	3
971 #define EXCP04_INTO	4
972 #define EXCP05_BOUND	5
973 #define EXCP06_ILLOP	6
974 #define EXCP07_PREX	7
975 #define EXCP08_DBLE	8
976 #define EXCP09_XERR	9
977 #define EXCP0A_TSS	10
978 #define EXCP0B_NOSEG	11
979 #define EXCP0C_STACK	12
980 #define EXCP0D_GPF	13
981 #define EXCP0E_PAGE	14
982 #define EXCP10_COPR	16
983 #define EXCP11_ALGN	17
984 #define EXCP12_MCHK	18
985 
986 #define EXCP_SYSCALL    0x100 /* only happens in user only emulation
987                                  for syscall instruction */
988 #define EXCP_VMEXIT     0x100
989 
990 /* i386-specific interrupt pending bits.  */
991 #define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
992 #define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
993 #define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
994 #define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
995 #define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
996 #define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_1
997 #define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_2
998 
999 /* Use a clearer name for this.  */
1000 #define CPU_INTERRUPT_INIT      CPU_INTERRUPT_RESET
1001 
1002 /* Instead of computing the condition codes after each x86 instruction,
1003  * QEMU just stores one operand (called CC_SRC), the result
1004  * (called CC_DST) and the type of operation (called CC_OP). When the
1005  * condition codes are needed, the condition codes can be calculated
1006  * using this information. Condition codes are not generated if they
1007  * are only needed for conditional branches.
1008  */
1009 typedef enum {
1010     CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1011     CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
1012 
1013     CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1014     CC_OP_MULW,
1015     CC_OP_MULL,
1016     CC_OP_MULQ,
1017 
1018     CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1019     CC_OP_ADDW,
1020     CC_OP_ADDL,
1021     CC_OP_ADDQ,
1022 
1023     CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1024     CC_OP_ADCW,
1025     CC_OP_ADCL,
1026     CC_OP_ADCQ,
1027 
1028     CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1029     CC_OP_SUBW,
1030     CC_OP_SUBL,
1031     CC_OP_SUBQ,
1032 
1033     CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1034     CC_OP_SBBW,
1035     CC_OP_SBBL,
1036     CC_OP_SBBQ,
1037 
1038     CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1039     CC_OP_LOGICW,
1040     CC_OP_LOGICL,
1041     CC_OP_LOGICQ,
1042 
1043     CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1044     CC_OP_INCW,
1045     CC_OP_INCL,
1046     CC_OP_INCQ,
1047 
1048     CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
1049     CC_OP_DECW,
1050     CC_OP_DECL,
1051     CC_OP_DECQ,
1052 
1053     CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
1054     CC_OP_SHLW,
1055     CC_OP_SHLL,
1056     CC_OP_SHLQ,
1057 
1058     CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1059     CC_OP_SARW,
1060     CC_OP_SARL,
1061     CC_OP_SARQ,
1062 
1063     CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1064     CC_OP_BMILGW,
1065     CC_OP_BMILGL,
1066     CC_OP_BMILGQ,
1067 
1068     CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest.  */
1069     CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest.  */
1070     CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */
1071 
1072     CC_OP_CLR, /* Z set, all other flags clear.  */
1073     CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear.  */
1074 
1075     CC_OP_NB,
1076 } CCOp;
1077 
1078 typedef struct SegmentCache {
1079     uint32_t selector;
1080     target_ulong base;
1081     uint32_t limit;
1082     uint32_t flags;
1083 } SegmentCache;
1084 
1085 #define MMREG_UNION(n, bits)        \
1086     union n {                       \
1087         uint8_t  _b_##n[(bits)/8];  \
1088         uint16_t _w_##n[(bits)/16]; \
1089         uint32_t _l_##n[(bits)/32]; \
1090         uint64_t _q_##n[(bits)/64]; \
1091         float32  _s_##n[(bits)/32]; \
1092         float64  _d_##n[(bits)/64]; \
1093     }
1094 
1095 typedef union {
1096     uint8_t _b[16];
1097     uint16_t _w[8];
1098     uint32_t _l[4];
1099     uint64_t _q[2];
1100 } XMMReg;
1101 
1102 typedef union {
1103     uint8_t _b[32];
1104     uint16_t _w[16];
1105     uint32_t _l[8];
1106     uint64_t _q[4];
1107 } YMMReg;
1108 
1109 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1110 typedef MMREG_UNION(MMXReg, 64)  MMXReg;
1111 
1112 typedef struct BNDReg {
1113     uint64_t lb;
1114     uint64_t ub;
1115 } BNDReg;
1116 
1117 typedef struct BNDCSReg {
1118     uint64_t cfgu;
1119     uint64_t sts;
1120 } BNDCSReg;
1121 
1122 #define BNDCFG_ENABLE       1ULL
1123 #define BNDCFG_BNDPRESERVE  2ULL
1124 #define BNDCFG_BDIR_MASK    TARGET_PAGE_MASK
1125 
1126 #ifdef HOST_WORDS_BIGENDIAN
1127 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
1128 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
1129 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
1130 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
1131 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1132 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
1133 
1134 #define MMX_B(n) _b_MMXReg[7 - (n)]
1135 #define MMX_W(n) _w_MMXReg[3 - (n)]
1136 #define MMX_L(n) _l_MMXReg[1 - (n)]
1137 #define MMX_S(n) _s_MMXReg[1 - (n)]
1138 #else
1139 #define ZMM_B(n) _b_ZMMReg[n]
1140 #define ZMM_W(n) _w_ZMMReg[n]
1141 #define ZMM_L(n) _l_ZMMReg[n]
1142 #define ZMM_S(n) _s_ZMMReg[n]
1143 #define ZMM_Q(n) _q_ZMMReg[n]
1144 #define ZMM_D(n) _d_ZMMReg[n]
1145 
1146 #define MMX_B(n) _b_MMXReg[n]
1147 #define MMX_W(n) _w_MMXReg[n]
1148 #define MMX_L(n) _l_MMXReg[n]
1149 #define MMX_S(n) _s_MMXReg[n]
1150 #endif
1151 #define MMX_Q(n) _q_MMXReg[n]
1152 
1153 typedef union {
1154     floatx80 d __attribute__((aligned(16)));
1155     MMXReg mmx;
1156 } FPReg;
1157 
1158 typedef struct {
1159     uint64_t base;
1160     uint64_t mask;
1161 } MTRRVar;
1162 
1163 #define CPU_NB_REGS64 16
1164 #define CPU_NB_REGS32 8
1165 
1166 #ifdef TARGET_X86_64
1167 #define CPU_NB_REGS CPU_NB_REGS64
1168 #else
1169 #define CPU_NB_REGS CPU_NB_REGS32
1170 #endif
1171 
1172 #define MAX_FIXED_COUNTERS 3
1173 #define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1174 
1175 #define TARGET_INSN_START_EXTRA_WORDS 1
1176 
1177 #define NB_OPMASK_REGS 8
1178 
1179 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1180  * that APIC ID hasn't been set yet
1181  */
1182 #define UNASSIGNED_APIC_ID 0xFFFFFFFF
1183 
1184 typedef union X86LegacyXSaveArea {
1185     struct {
1186         uint16_t fcw;
1187         uint16_t fsw;
1188         uint8_t ftw;
1189         uint8_t reserved;
1190         uint16_t fpop;
1191         uint64_t fpip;
1192         uint64_t fpdp;
1193         uint32_t mxcsr;
1194         uint32_t mxcsr_mask;
1195         FPReg fpregs[8];
1196         uint8_t xmm_regs[16][16];
1197     };
1198     uint8_t data[512];
1199 } X86LegacyXSaveArea;
1200 
1201 typedef struct X86XSaveHeader {
1202     uint64_t xstate_bv;
1203     uint64_t xcomp_bv;
1204     uint64_t reserve0;
1205     uint8_t reserved[40];
1206 } X86XSaveHeader;
1207 
1208 /* Ext. save area 2: AVX State */
1209 typedef struct XSaveAVX {
1210     uint8_t ymmh[16][16];
1211 } XSaveAVX;
1212 
1213 /* Ext. save area 3: BNDREG */
1214 typedef struct XSaveBNDREG {
1215     BNDReg bnd_regs[4];
1216 } XSaveBNDREG;
1217 
1218 /* Ext. save area 4: BNDCSR */
1219 typedef union XSaveBNDCSR {
1220     BNDCSReg bndcsr;
1221     uint8_t data[64];
1222 } XSaveBNDCSR;
1223 
1224 /* Ext. save area 5: Opmask */
1225 typedef struct XSaveOpmask {
1226     uint64_t opmask_regs[NB_OPMASK_REGS];
1227 } XSaveOpmask;
1228 
1229 /* Ext. save area 6: ZMM_Hi256 */
1230 typedef struct XSaveZMM_Hi256 {
1231     uint8_t zmm_hi256[16][32];
1232 } XSaveZMM_Hi256;
1233 
1234 /* Ext. save area 7: Hi16_ZMM */
1235 typedef struct XSaveHi16_ZMM {
1236     uint8_t hi16_zmm[16][64];
1237 } XSaveHi16_ZMM;
1238 
1239 /* Ext. save area 9: PKRU state */
1240 typedef struct XSavePKRU {
1241     uint32_t pkru;
1242     uint32_t padding;
1243 } XSavePKRU;
1244 
1245 typedef struct X86XSaveArea {
1246     X86LegacyXSaveArea legacy;
1247     X86XSaveHeader header;
1248 
1249     /* Extended save areas: */
1250 
1251     /* AVX State: */
1252     XSaveAVX avx_state;
1253     uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
1254     /* MPX State: */
1255     XSaveBNDREG bndreg_state;
1256     XSaveBNDCSR bndcsr_state;
1257     /* AVX-512 State: */
1258     XSaveOpmask opmask_state;
1259     XSaveZMM_Hi256 zmm_hi256_state;
1260     XSaveHi16_ZMM hi16_zmm_state;
1261     /* PKRU State: */
1262     XSavePKRU pkru_state;
1263 } X86XSaveArea;
1264 
1265 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
1266 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
1267 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
1268 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
1269 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
1270 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
1271 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
1272 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
1273 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
1274 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
1275 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
1276 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
1277 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
1278 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1279 
1280 typedef enum TPRAccess {
1281     TPR_ACCESS_READ,
1282     TPR_ACCESS_WRITE,
1283 } TPRAccess;
1284 
1285 /* Cache information data structures: */
1286 
1287 enum CacheType {
1288     DATA_CACHE,
1289     INSTRUCTION_CACHE,
1290     UNIFIED_CACHE
1291 };
1292 
1293 typedef struct CPUCacheInfo {
1294     enum CacheType type;
1295     uint8_t level;
1296     /* Size in bytes */
1297     uint32_t size;
1298     /* Line size, in bytes */
1299     uint16_t line_size;
1300     /*
1301      * Associativity.
1302      * Note: representation of fully-associative caches is not implemented
1303      */
1304     uint8_t associativity;
1305     /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1306     uint8_t partitions;
1307     /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1308     uint32_t sets;
1309     /*
1310      * Lines per tag.
1311      * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1312      * (Is this synonym to @partitions?)
1313      */
1314     uint8_t lines_per_tag;
1315 
1316     /* Self-initializing cache */
1317     bool self_init;
1318     /*
1319      * WBINVD/INVD is not guaranteed to act upon lower level caches of
1320      * non-originating threads sharing this cache.
1321      * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1322      */
1323     bool no_invd_sharing;
1324     /*
1325      * Cache is inclusive of lower cache levels.
1326      * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1327      */
1328     bool inclusive;
1329     /*
1330      * A complex function is used to index the cache, potentially using all
1331      * address bits.  CPUID[4].EDX[bit 2].
1332      */
1333     bool complex_indexing;
1334 } CPUCacheInfo;
1335 
1336 
1337 typedef struct CPUCaches {
1338         CPUCacheInfo *l1d_cache;
1339         CPUCacheInfo *l1i_cache;
1340         CPUCacheInfo *l2_cache;
1341         CPUCacheInfo *l3_cache;
1342 } CPUCaches;
1343 
1344 typedef struct CPUX86State {
1345     /* standard registers */
1346     target_ulong regs[CPU_NB_REGS];
1347     target_ulong eip;
1348     target_ulong eflags; /* eflags register. During CPU emulation, CC
1349                         flags and DF are set to zero because they are
1350                         stored elsewhere */
1351 
1352     /* emulator internal eflags handling */
1353     target_ulong cc_dst;
1354     target_ulong cc_src;
1355     target_ulong cc_src2;
1356     uint32_t cc_op;
1357     int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
1358     uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1359                         are known at translation time. */
1360     uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
1361 
1362     /* segments */
1363     SegmentCache segs[6]; /* selector values */
1364     SegmentCache ldt;
1365     SegmentCache tr;
1366     SegmentCache gdt; /* only base and limit are used */
1367     SegmentCache idt; /* only base and limit are used */
1368 
1369     target_ulong cr[5]; /* NOTE: cr1 is unused */
1370     int32_t a20_mask;
1371 
1372     BNDReg bnd_regs[4];
1373     BNDCSReg bndcs_regs;
1374     uint64_t msr_bndcfgs;
1375     uint64_t efer;
1376 
1377     /* Beginning of state preserved by INIT (dummy marker).  */
1378     struct {} start_init_save;
1379 
1380     /* FPU state */
1381     unsigned int fpstt; /* top of stack index */
1382     uint16_t fpus;
1383     uint16_t fpuc;
1384     uint8_t fptags[8];   /* 0 = valid, 1 = empty */
1385     FPReg fpregs[8];
1386     /* KVM-only so far */
1387     uint16_t fpop;
1388     uint64_t fpip;
1389     uint64_t fpdp;
1390 
1391     /* emulator internal variables */
1392     float_status fp_status;
1393     floatx80 ft0;
1394 
1395     float_status mmx_status; /* for 3DNow! float ops */
1396     float_status sse_status;
1397     uint32_t mxcsr;
1398     ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1399     ZMMReg xmm_t0;
1400     MMXReg mmx_t0;
1401 
1402     XMMReg ymmh_regs[CPU_NB_REGS];
1403 
1404     uint64_t opmask_regs[NB_OPMASK_REGS];
1405     YMMReg zmmh_regs[CPU_NB_REGS];
1406     ZMMReg hi16_zmm_regs[CPU_NB_REGS];
1407 
1408     /* sysenter registers */
1409     uint32_t sysenter_cs;
1410     target_ulong sysenter_esp;
1411     target_ulong sysenter_eip;
1412     uint64_t star;
1413 
1414     uint64_t vm_hsave;
1415 
1416 #ifdef TARGET_X86_64
1417     target_ulong lstar;
1418     target_ulong cstar;
1419     target_ulong fmask;
1420     target_ulong kernelgsbase;
1421 #endif
1422 
1423     uint64_t tsc;
1424     uint64_t tsc_adjust;
1425     uint64_t tsc_deadline;
1426     uint64_t tsc_aux;
1427 
1428     uint64_t xcr0;
1429 
1430     uint64_t mcg_status;
1431     uint64_t msr_ia32_misc_enable;
1432     uint64_t msr_ia32_feature_control;
1433 
1434     uint64_t msr_fixed_ctr_ctrl;
1435     uint64_t msr_global_ctrl;
1436     uint64_t msr_global_status;
1437     uint64_t msr_global_ovf_ctrl;
1438     uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1439     uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1440     uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1441 
1442     uint64_t pat;
1443     uint32_t smbase;
1444     uint64_t msr_smi_count;
1445 
1446     uint32_t pkru;
1447 
1448     uint64_t spec_ctrl;
1449     uint64_t virt_ssbd;
1450 
1451     /* End of state preserved by INIT (dummy marker).  */
1452     struct {} end_init_save;
1453 
1454     uint64_t system_time_msr;
1455     uint64_t wall_clock_msr;
1456     uint64_t steal_time_msr;
1457     uint64_t async_pf_en_msr;
1458     uint64_t pv_eoi_en_msr;
1459     uint64_t poll_control_msr;
1460 
1461     /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1462     uint64_t msr_hv_hypercall;
1463     uint64_t msr_hv_guest_os_id;
1464     uint64_t msr_hv_tsc;
1465 
1466     /* Per-VCPU HV MSRs */
1467     uint64_t msr_hv_vapic;
1468     uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
1469     uint64_t msr_hv_runtime;
1470     uint64_t msr_hv_synic_control;
1471     uint64_t msr_hv_synic_evt_page;
1472     uint64_t msr_hv_synic_msg_page;
1473     uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1474     uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1475     uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
1476     uint64_t msr_hv_reenlightenment_control;
1477     uint64_t msr_hv_tsc_emulation_control;
1478     uint64_t msr_hv_tsc_emulation_status;
1479 
1480     uint64_t msr_rtit_ctrl;
1481     uint64_t msr_rtit_status;
1482     uint64_t msr_rtit_output_base;
1483     uint64_t msr_rtit_output_mask;
1484     uint64_t msr_rtit_cr3_match;
1485     uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1486 
1487     /* exception/interrupt handling */
1488     int error_code;
1489     int exception_is_int;
1490     target_ulong exception_next_eip;
1491     target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1492     union {
1493         struct CPUBreakpoint *cpu_breakpoint[4];
1494         struct CPUWatchpoint *cpu_watchpoint[4];
1495     }; /* break/watchpoints for dr[0..3] */
1496     int old_exception;  /* exception in flight */
1497 
1498     uint64_t vm_vmcb;
1499     uint64_t tsc_offset;
1500     uint64_t intercept;
1501     uint16_t intercept_cr_read;
1502     uint16_t intercept_cr_write;
1503     uint16_t intercept_dr_read;
1504     uint16_t intercept_dr_write;
1505     uint32_t intercept_exceptions;
1506     uint64_t nested_cr3;
1507     uint32_t nested_pg_mode;
1508     uint8_t v_tpr;
1509 
1510     /* KVM states, automatically cleared on reset */
1511     uint8_t nmi_injected;
1512     uint8_t nmi_pending;
1513 
1514     uintptr_t retaddr;
1515 
1516     /* Fields up to this point are cleared by a CPU reset */
1517     struct {} end_reset_fields;
1518 
1519     /* Fields after this point are preserved across CPU reset. */
1520 
1521     /* processor features (e.g. for CPUID insn) */
1522     /* Minimum cpuid leaf 7 value */
1523     uint32_t cpuid_level_func7;
1524     /* Actual cpuid leaf 7 value */
1525     uint32_t cpuid_min_level_func7;
1526     /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1527     uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1528     /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1529     uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1530     /* Actual level/xlevel/xlevel2 value: */
1531     uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
1532     uint32_t cpuid_vendor1;
1533     uint32_t cpuid_vendor2;
1534     uint32_t cpuid_vendor3;
1535     uint32_t cpuid_version;
1536     FeatureWordArray features;
1537     /* Features that were explicitly enabled/disabled */
1538     FeatureWordArray user_features;
1539     uint32_t cpuid_model[12];
1540     /* Cache information for CPUID.  When legacy-cache=on, the cache data
1541      * on each CPUID leaf will be different, because we keep compatibility
1542      * with old QEMU versions.
1543      */
1544     CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
1545 
1546     /* MTRRs */
1547     uint64_t mtrr_fixed[11];
1548     uint64_t mtrr_deftype;
1549     MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1550 
1551     /* For KVM */
1552     uint32_t mp_state;
1553     int32_t exception_nr;
1554     int32_t interrupt_injected;
1555     uint8_t soft_interrupt;
1556     uint8_t exception_pending;
1557     uint8_t exception_injected;
1558     uint8_t has_error_code;
1559     uint8_t exception_has_payload;
1560     uint64_t exception_payload;
1561     uint32_t ins_len;
1562     uint32_t sipi_vector;
1563     bool tsc_valid;
1564     int64_t tsc_khz;
1565     int64_t user_tsc_khz; /* for sanity check only */
1566 #if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1567     void *xsave_buf;
1568 #endif
1569 #if defined(CONFIG_KVM)
1570     struct kvm_nested_state *nested_state;
1571 #endif
1572 #if defined(CONFIG_HVF)
1573     HVFX86EmulatorState *hvf_emul;
1574 #endif
1575 
1576     uint64_t mcg_cap;
1577     uint64_t mcg_ctl;
1578     uint64_t mcg_ext_ctl;
1579     uint64_t mce_banks[MCE_BANKS_DEF*4];
1580     uint64_t xstate_bv;
1581 
1582     /* vmstate */
1583     uint16_t fpus_vmstate;
1584     uint16_t fptag_vmstate;
1585     uint16_t fpregs_format_vmstate;
1586 
1587     uint64_t xss;
1588 
1589     TPRAccess tpr_access_type;
1590 
1591     unsigned nr_dies;
1592 } CPUX86State;
1593 
1594 struct kvm_msrs;
1595 
1596 /**
1597  * X86CPU:
1598  * @env: #CPUX86State
1599  * @migratable: If set, only migratable flags will be accepted when "enforce"
1600  * mode is used, and only migratable flags will be included in the "host"
1601  * CPU model.
1602  *
1603  * An x86 CPU.
1604  */
1605 struct X86CPU {
1606     /*< private >*/
1607     CPUState parent_obj;
1608     /*< public >*/
1609 
1610     CPUNegativeOffsetState neg;
1611     CPUX86State env;
1612 
1613     uint32_t hyperv_spinlock_attempts;
1614     char *hyperv_vendor_id;
1615     bool hyperv_synic_kvm_only;
1616     uint64_t hyperv_features;
1617     bool hyperv_passthrough;
1618     OnOffAuto hyperv_no_nonarch_cs;
1619 
1620     bool check_cpuid;
1621     bool enforce_cpuid;
1622     /*
1623      * Force features to be enabled even if the host doesn't support them.
1624      * This is dangerous and should be done only for testing CPUID
1625      * compatibility.
1626      */
1627     bool force_features;
1628     bool expose_kvm;
1629     bool expose_tcg;
1630     bool migratable;
1631     bool migrate_smi_count;
1632     bool max_features; /* Enable all supported features automatically */
1633     uint32_t apic_id;
1634 
1635     /* Enables publishing of TSC increment and Local APIC bus frequencies to
1636      * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1637     bool vmware_cpuid_freq;
1638 
1639     /* if true the CPUID code directly forward host cache leaves to the guest */
1640     bool cache_info_passthrough;
1641 
1642     /* if true the CPUID code directly forwards
1643      * host monitor/mwait leaves to the guest */
1644     struct {
1645         uint32_t eax;
1646         uint32_t ebx;
1647         uint32_t ecx;
1648         uint32_t edx;
1649     } mwait;
1650 
1651     /* Features that were filtered out because of missing host capabilities */
1652     FeatureWordArray filtered_features;
1653 
1654     /* Enable PMU CPUID bits. This can't be enabled by default yet because
1655      * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1656      * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1657      * capabilities) directly to the guest.
1658      */
1659     bool enable_pmu;
1660 
1661     /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1662      * disabled by default to avoid breaking migration between QEMU with
1663      * different LMCE configurations.
1664      */
1665     bool enable_lmce;
1666 
1667     /* Compatibility bits for old machine types.
1668      * If true present virtual l3 cache for VM, the vcpus in the same virtual
1669      * socket share an virtual l3 cache.
1670      */
1671     bool enable_l3_cache;
1672 
1673     /* Compatibility bits for old machine types.
1674      * If true present the old cache topology information
1675      */
1676     bool legacy_cache;
1677 
1678     /* Compatibility bits for old machine types: */
1679     bool enable_cpuid_0xb;
1680 
1681     /* Enable auto level-increase for all CPUID leaves */
1682     bool full_cpuid_auto_level;
1683 
1684     /* Enable auto level-increase for Intel Processor Trace leave */
1685     bool intel_pt_auto_level;
1686 
1687     /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1688     bool fill_mtrr_mask;
1689 
1690     /* if true override the phys_bits value with a value read from the host */
1691     bool host_phys_bits;
1692 
1693     /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1694     uint8_t host_phys_bits_limit;
1695 
1696     /* Stop SMI delivery for migration compatibility with old machines */
1697     bool kvm_no_smi_migration;
1698 
1699     /* Number of physical address bits supported */
1700     uint32_t phys_bits;
1701 
1702     /* in order to simplify APIC support, we leave this pointer to the
1703        user */
1704     struct DeviceState *apic_state;
1705     struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1706     Notifier machine_done;
1707 
1708     struct kvm_msrs *kvm_msr_buf;
1709 
1710     int32_t node_id; /* NUMA node this CPU belongs to */
1711     int32_t socket_id;
1712     int32_t die_id;
1713     int32_t core_id;
1714     int32_t thread_id;
1715 
1716     int32_t hv_max_vps;
1717 };
1718 
1719 
1720 #ifndef CONFIG_USER_ONLY
1721 extern VMStateDescription vmstate_x86_cpu;
1722 #endif
1723 
1724 /**
1725  * x86_cpu_do_interrupt:
1726  * @cpu: vCPU the interrupt is to be handled by.
1727  */
1728 void x86_cpu_do_interrupt(CPUState *cpu);
1729 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1730 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
1731 
1732 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1733                              int cpuid, void *opaque);
1734 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1735                              int cpuid, void *opaque);
1736 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1737                                  void *opaque);
1738 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1739                                  void *opaque);
1740 
1741 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1742                                 Error **errp);
1743 
1744 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
1745 
1746 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1747                                          MemTxAttrs *attrs);
1748 
1749 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1750 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1751 
1752 void x86_cpu_exec_enter(CPUState *cpu);
1753 void x86_cpu_exec_exit(CPUState *cpu);
1754 
1755 void x86_cpu_list(void);
1756 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1757 
1758 int cpu_get_pic_interrupt(CPUX86State *s);
1759 /* MSDOS compatibility mode FPU exception support */
1760 void cpu_set_ferr(CPUX86State *s);
1761 /* mpx_helper.c */
1762 void cpu_sync_bndcs_hflags(CPUX86State *env);
1763 
1764 /* this function must always be used to load data in the segment
1765    cache: it synchronizes the hflags with the segment cache values */
1766 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1767                                           int seg_reg, unsigned int selector,
1768                                           target_ulong base,
1769                                           unsigned int limit,
1770                                           unsigned int flags)
1771 {
1772     SegmentCache *sc;
1773     unsigned int new_hflags;
1774 
1775     sc = &env->segs[seg_reg];
1776     sc->selector = selector;
1777     sc->base = base;
1778     sc->limit = limit;
1779     sc->flags = flags;
1780 
1781     /* update the hidden flags */
1782     {
1783         if (seg_reg == R_CS) {
1784 #ifdef TARGET_X86_64
1785             if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1786                 /* long mode */
1787                 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1788                 env->hflags &= ~(HF_ADDSEG_MASK);
1789             } else
1790 #endif
1791             {
1792                 /* legacy / compatibility case */
1793                 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1794                     >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1795                 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1796                     new_hflags;
1797             }
1798         }
1799         if (seg_reg == R_SS) {
1800             int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1801 #if HF_CPL_MASK != 3
1802 #error HF_CPL_MASK is hardcoded
1803 #endif
1804             env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1805             /* Possibly switch between BNDCFGS and BNDCFGU */
1806             cpu_sync_bndcs_hflags(env);
1807         }
1808         new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1809             >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1810         if (env->hflags & HF_CS64_MASK) {
1811             /* zero base assumed for DS, ES and SS in long mode */
1812         } else if (!(env->cr[0] & CR0_PE_MASK) ||
1813                    (env->eflags & VM_MASK) ||
1814                    !(env->hflags & HF_CS32_MASK)) {
1815             /* XXX: try to avoid this test. The problem comes from the
1816                fact that is real mode or vm86 mode we only modify the
1817                'base' and 'selector' fields of the segment cache to go
1818                faster. A solution may be to force addseg to one in
1819                translate-i386.c. */
1820             new_hflags |= HF_ADDSEG_MASK;
1821         } else {
1822             new_hflags |= ((env->segs[R_DS].base |
1823                             env->segs[R_ES].base |
1824                             env->segs[R_SS].base) != 0) <<
1825                 HF_ADDSEG_SHIFT;
1826         }
1827         env->hflags = (env->hflags &
1828                        ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1829     }
1830 }
1831 
1832 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1833                                                uint8_t sipi_vector)
1834 {
1835     CPUState *cs = CPU(cpu);
1836     CPUX86State *env = &cpu->env;
1837 
1838     env->eip = 0;
1839     cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1840                            sipi_vector << 12,
1841                            env->segs[R_CS].limit,
1842                            env->segs[R_CS].flags);
1843     cs->halted = 0;
1844 }
1845 
1846 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1847                             target_ulong *base, unsigned int *limit,
1848                             unsigned int *flags);
1849 
1850 /* op_helper.c */
1851 /* used for debug or cpu save/restore */
1852 
1853 /* cpu-exec.c */
1854 /* the following helpers are only usable in user mode simulation as
1855    they can trigger unexpected exceptions */
1856 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1857 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1858 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1859 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1860 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
1861 
1862 /* you can call this signal handler from your SIGBUS and SIGSEGV
1863    signal handlers to inform the virtual CPU of exceptions. non zero
1864    is returned if the signal was handled by the virtual CPU.  */
1865 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1866                            void *puc);
1867 
1868 /* cpu.c */
1869 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1870                    uint32_t *eax, uint32_t *ebx,
1871                    uint32_t *ecx, uint32_t *edx);
1872 void cpu_clear_apic_feature(CPUX86State *env);
1873 void host_cpuid(uint32_t function, uint32_t count,
1874                 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1875 void host_vendor_fms(char *vendor, int *family, int *model, int *stepping);
1876 
1877 /* helper.c */
1878 bool x86_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1879                       MMUAccessType access_type, int mmu_idx,
1880                       bool probe, uintptr_t retaddr);
1881 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1882 
1883 #ifndef CONFIG_USER_ONLY
1884 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1885 {
1886     return !!attrs.secure;
1887 }
1888 
1889 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1890 {
1891     return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1892 }
1893 
1894 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1895 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1896 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1897 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1898 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1899 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1900 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1901 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1902 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1903 #endif
1904 
1905 void breakpoint_handler(CPUState *cs);
1906 
1907 /* will be suppressed */
1908 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1909 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1910 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1911 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1912 
1913 /* hw/pc.c */
1914 uint64_t cpu_get_tsc(CPUX86State *env);
1915 
1916 /* XXX: This value should match the one returned by CPUID
1917  * and in exec.c */
1918 # if defined(TARGET_X86_64)
1919 # define TCG_PHYS_ADDR_BITS 40
1920 # else
1921 # define TCG_PHYS_ADDR_BITS 36
1922 # endif
1923 
1924 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1925 
1926 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
1927 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
1928 #define CPU_RESOLVING_TYPE TYPE_X86_CPU
1929 
1930 #ifdef TARGET_X86_64
1931 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
1932 #else
1933 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
1934 #endif
1935 
1936 #define cpu_signal_handler cpu_x86_signal_handler
1937 #define cpu_list x86_cpu_list
1938 
1939 /* MMU modes definitions */
1940 #define MMU_MODE0_SUFFIX _ksmap
1941 #define MMU_MODE1_SUFFIX _user
1942 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1943 #define MMU_KSMAP_IDX   0
1944 #define MMU_USER_IDX    1
1945 #define MMU_KNOSMAP_IDX 2
1946 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1947 {
1948     return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1949         (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1950         ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1951 }
1952 
1953 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1954 {
1955     return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1956         ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1957         ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1958 }
1959 
1960 #define CC_DST  (env->cc_dst)
1961 #define CC_SRC  (env->cc_src)
1962 #define CC_SRC2 (env->cc_src2)
1963 #define CC_OP   (env->cc_op)
1964 
1965 /* n must be a constant to be efficient */
1966 static inline target_long lshift(target_long x, int n)
1967 {
1968     if (n >= 0) {
1969         return x << n;
1970     } else {
1971         return x >> (-n);
1972     }
1973 }
1974 
1975 /* float macros */
1976 #define FT0    (env->ft0)
1977 #define ST0    (env->fpregs[env->fpstt].d)
1978 #define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
1979 #define ST1    ST(1)
1980 
1981 /* translate.c */
1982 void tcg_x86_init(void);
1983 
1984 typedef CPUX86State CPUArchState;
1985 typedef X86CPU ArchCPU;
1986 
1987 #include "exec/cpu-all.h"
1988 #include "svm.h"
1989 
1990 #if !defined(CONFIG_USER_ONLY)
1991 #include "hw/i386/apic.h"
1992 #endif
1993 
1994 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1995                                         target_ulong *cs_base, uint32_t *flags)
1996 {
1997     *cs_base = env->segs[R_CS].base;
1998     *pc = *cs_base + env->eip;
1999     *flags = env->hflags |
2000         (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
2001 }
2002 
2003 void do_cpu_init(X86CPU *cpu);
2004 void do_cpu_sipi(X86CPU *cpu);
2005 
2006 #define MCE_INJECT_BROADCAST    1
2007 #define MCE_INJECT_UNCOND_AO    2
2008 
2009 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
2010                         uint64_t status, uint64_t mcg_status, uint64_t addr,
2011                         uint64_t misc, int flags);
2012 
2013 /* excp_helper.c */
2014 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
2015 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
2016                                       uintptr_t retaddr);
2017 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
2018                                        int error_code);
2019 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
2020                                           int error_code, uintptr_t retaddr);
2021 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
2022                                    int error_code, int next_eip_addend);
2023 
2024 /* cc_helper.c */
2025 extern const uint8_t parity_table[256];
2026 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2027 
2028 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2029 {
2030     uint32_t eflags = env->eflags;
2031     if (tcg_enabled()) {
2032         eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2033     }
2034     return eflags;
2035 }
2036 
2037 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
2038  * after generating a call to a helper that uses this.
2039  */
2040 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
2041                                    int update_mask)
2042 {
2043     CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
2044     CC_OP = CC_OP_EFLAGS;
2045     env->df = 1 - (2 * ((eflags >> 10) & 1));
2046     env->eflags = (env->eflags & ~update_mask) |
2047         (eflags & update_mask) | 0x2;
2048 }
2049 
2050 /* load efer and update the corresponding hflags. XXX: do consistency
2051    checks with cpuid bits? */
2052 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
2053 {
2054     env->efer = val;
2055     env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
2056     if (env->efer & MSR_EFER_LMA) {
2057         env->hflags |= HF_LMA_MASK;
2058     }
2059     if (env->efer & MSR_EFER_SVME) {
2060         env->hflags |= HF_SVME_MASK;
2061     }
2062 }
2063 
2064 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2065 {
2066     return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2067 }
2068 
2069 static inline int32_t x86_get_a20_mask(CPUX86State *env)
2070 {
2071     if (env->hflags & HF_SMM_MASK) {
2072         return -1;
2073     } else {
2074         return env->a20_mask;
2075     }
2076 }
2077 
2078 static inline bool cpu_has_vmx(CPUX86State *env)
2079 {
2080     return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2081 }
2082 
2083 /*
2084  * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2085  * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2086  * VMX operation. This is because CR4.VMXE is one of the bits set
2087  * in MSR_IA32_VMX_CR4_FIXED1.
2088  *
2089  * There is one exception to above statement when vCPU enters SMM mode.
2090  * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2091  * may also reset CR4.VMXE during execution in SMM mode.
2092  * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2093  * and CR4.VMXE is restored to it's original value of being set.
2094  *
2095  * Therefore, when vCPU is not in SMM mode, we can infer whether
2096  * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2097  * know for certain.
2098  */
2099 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2100 {
2101     return cpu_has_vmx(env) &&
2102            ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2103 }
2104 
2105 /* fpu_helper.c */
2106 void update_fp_status(CPUX86State *env);
2107 void update_mxcsr_status(CPUX86State *env);
2108 
2109 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2110 {
2111     env->mxcsr = mxcsr;
2112     if (tcg_enabled()) {
2113         update_mxcsr_status(env);
2114     }
2115 }
2116 
2117 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2118 {
2119      env->fpuc = fpuc;
2120      if (tcg_enabled()) {
2121         update_fp_status(env);
2122      }
2123 }
2124 
2125 /* mem_helper.c */
2126 void helper_lock_init(void);
2127 
2128 /* svm_helper.c */
2129 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2130                                    uint64_t param, uintptr_t retaddr);
2131 void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code,
2132                               uint64_t exit_info_1, uintptr_t retaddr);
2133 void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1);
2134 
2135 /* seg_helper.c */
2136 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
2137 
2138 /* smm_helper.c */
2139 void do_smm_enter(X86CPU *cpu);
2140 
2141 /* apic.c */
2142 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
2143 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2144                                    TPRAccess access);
2145 
2146 
2147 /* Change the value of a KVM-specific default
2148  *
2149  * If value is NULL, no default will be set and the original
2150  * value from the CPU model table will be kept.
2151  *
2152  * It is valid to call this function only for properties that
2153  * are already present in the kvm_default_props table.
2154  */
2155 void x86_cpu_change_kvm_default(const char *prop, const char *value);
2156 
2157 /* Special values for X86CPUVersion: */
2158 
2159 /* Resolve to latest CPU version */
2160 #define CPU_VERSION_LATEST -1
2161 
2162 /*
2163  * Resolve to version defined by current machine type.
2164  * See x86_cpu_set_default_version()
2165  */
2166 #define CPU_VERSION_AUTO   -2
2167 
2168 /* Don't resolve to any versioned CPU models, like old QEMU versions */
2169 #define CPU_VERSION_LEGACY  0
2170 
2171 typedef int X86CPUVersion;
2172 
2173 /*
2174  * Set default CPU model version for CPU models having
2175  * version == CPU_VERSION_AUTO.
2176  */
2177 void x86_cpu_set_default_version(X86CPUVersion version);
2178 
2179 /* Return name of 32-bit register, from a R_* constant */
2180 const char *get_register_name_32(unsigned int reg);
2181 
2182 void enable_compat_apic_id_mode(void);
2183 
2184 #define APIC_DEFAULT_ADDRESS 0xfee00000
2185 #define APIC_SPACE_SIZE      0x100000
2186 
2187 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
2188 
2189 /* cpu.c */
2190 bool cpu_is_bsp(X86CPU *cpu);
2191 
2192 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf);
2193 void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf);
2194 void x86_update_hflags(CPUX86State* env);
2195 
2196 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2197 {
2198     return !!(cpu->hyperv_features & BIT(feat));
2199 }
2200 
2201 #endif /* I386_CPU_H */
2202