1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "sysemu/tcg.h" 24 #include "cpu-qom.h" 25 #include "hyperv-proto.h" 26 #include "exec/cpu-defs.h" 27 #include "qapi/qapi-types-common.h" 28 29 /* The x86 has a strong memory model with some store-after-load re-ordering */ 30 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 31 32 /* Maximum instruction code size */ 33 #define TARGET_MAX_INSN_SIZE 16 34 35 /* support for self modifying code even if the modified instruction is 36 close to the modifying instruction */ 37 #define TARGET_HAS_PRECISE_SMC 38 39 #ifdef TARGET_X86_64 40 #define I386_ELF_MACHINE EM_X86_64 41 #define ELF_MACHINE_UNAME "x86_64" 42 #else 43 #define I386_ELF_MACHINE EM_386 44 #define ELF_MACHINE_UNAME "i686" 45 #endif 46 47 enum { 48 R_EAX = 0, 49 R_ECX = 1, 50 R_EDX = 2, 51 R_EBX = 3, 52 R_ESP = 4, 53 R_EBP = 5, 54 R_ESI = 6, 55 R_EDI = 7, 56 R_R8 = 8, 57 R_R9 = 9, 58 R_R10 = 10, 59 R_R11 = 11, 60 R_R12 = 12, 61 R_R13 = 13, 62 R_R14 = 14, 63 R_R15 = 15, 64 65 R_AL = 0, 66 R_CL = 1, 67 R_DL = 2, 68 R_BL = 3, 69 R_AH = 4, 70 R_CH = 5, 71 R_DH = 6, 72 R_BH = 7, 73 }; 74 75 typedef enum X86Seg { 76 R_ES = 0, 77 R_CS = 1, 78 R_SS = 2, 79 R_DS = 3, 80 R_FS = 4, 81 R_GS = 5, 82 R_LDTR = 6, 83 R_TR = 7, 84 } X86Seg; 85 86 /* segment descriptor fields */ 87 #define DESC_G_SHIFT 23 88 #define DESC_G_MASK (1 << DESC_G_SHIFT) 89 #define DESC_B_SHIFT 22 90 #define DESC_B_MASK (1 << DESC_B_SHIFT) 91 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 92 #define DESC_L_MASK (1 << DESC_L_SHIFT) 93 #define DESC_AVL_SHIFT 20 94 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 95 #define DESC_P_SHIFT 15 96 #define DESC_P_MASK (1 << DESC_P_SHIFT) 97 #define DESC_DPL_SHIFT 13 98 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 99 #define DESC_S_SHIFT 12 100 #define DESC_S_MASK (1 << DESC_S_SHIFT) 101 #define DESC_TYPE_SHIFT 8 102 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 103 #define DESC_A_MASK (1 << 8) 104 105 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 106 #define DESC_C_MASK (1 << 10) /* code: conforming */ 107 #define DESC_R_MASK (1 << 9) /* code: readable */ 108 109 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 110 #define DESC_W_MASK (1 << 9) /* data: writable */ 111 112 #define DESC_TSS_BUSY_MASK (1 << 9) 113 114 /* eflags masks */ 115 #define CC_C 0x0001 116 #define CC_P 0x0004 117 #define CC_A 0x0010 118 #define CC_Z 0x0040 119 #define CC_S 0x0080 120 #define CC_O 0x0800 121 122 #define TF_SHIFT 8 123 #define IOPL_SHIFT 12 124 #define VM_SHIFT 17 125 126 #define TF_MASK 0x00000100 127 #define IF_MASK 0x00000200 128 #define DF_MASK 0x00000400 129 #define IOPL_MASK 0x00003000 130 #define NT_MASK 0x00004000 131 #define RF_MASK 0x00010000 132 #define VM_MASK 0x00020000 133 #define AC_MASK 0x00040000 134 #define VIF_MASK 0x00080000 135 #define VIP_MASK 0x00100000 136 #define ID_MASK 0x00200000 137 138 /* hidden flags - used internally by qemu to represent additional cpu 139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 141 positions to ease oring with eflags. */ 142 /* current cpl */ 143 #define HF_CPL_SHIFT 0 144 /* true if hardware interrupts must be disabled for next instruction */ 145 #define HF_INHIBIT_IRQ_SHIFT 3 146 /* 16 or 32 segments */ 147 #define HF_CS32_SHIFT 4 148 #define HF_SS32_SHIFT 5 149 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 150 #define HF_ADDSEG_SHIFT 6 151 /* copy of CR0.PE (protected mode) */ 152 #define HF_PE_SHIFT 7 153 #define HF_TF_SHIFT 8 /* must be same as eflags */ 154 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 155 #define HF_EM_SHIFT 10 156 #define HF_TS_SHIFT 11 157 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 158 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 159 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 160 #define HF_RF_SHIFT 16 /* must be same as eflags */ 161 #define HF_VM_SHIFT 17 /* must be same as eflags */ 162 #define HF_AC_SHIFT 18 /* must be same as eflags */ 163 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 164 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 165 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 166 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 167 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 168 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 169 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 170 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 171 172 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 173 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 174 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 175 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 176 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 177 #define HF_PE_MASK (1 << HF_PE_SHIFT) 178 #define HF_TF_MASK (1 << HF_TF_SHIFT) 179 #define HF_MP_MASK (1 << HF_MP_SHIFT) 180 #define HF_EM_MASK (1 << HF_EM_SHIFT) 181 #define HF_TS_MASK (1 << HF_TS_SHIFT) 182 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 183 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 184 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 185 #define HF_RF_MASK (1 << HF_RF_SHIFT) 186 #define HF_VM_MASK (1 << HF_VM_SHIFT) 187 #define HF_AC_MASK (1 << HF_AC_SHIFT) 188 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 189 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 190 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 191 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 192 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 193 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 194 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 195 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 196 197 /* hflags2 */ 198 199 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 200 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 201 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 202 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 203 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 204 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 205 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 206 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 207 208 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 209 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 210 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 211 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 212 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 213 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 214 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 215 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 216 217 #define CR0_PE_SHIFT 0 218 #define CR0_MP_SHIFT 1 219 220 #define CR0_PE_MASK (1U << 0) 221 #define CR0_MP_MASK (1U << 1) 222 #define CR0_EM_MASK (1U << 2) 223 #define CR0_TS_MASK (1U << 3) 224 #define CR0_ET_MASK (1U << 4) 225 #define CR0_NE_MASK (1U << 5) 226 #define CR0_WP_MASK (1U << 16) 227 #define CR0_AM_MASK (1U << 18) 228 #define CR0_PG_MASK (1U << 31) 229 230 #define CR4_VME_MASK (1U << 0) 231 #define CR4_PVI_MASK (1U << 1) 232 #define CR4_TSD_MASK (1U << 2) 233 #define CR4_DE_MASK (1U << 3) 234 #define CR4_PSE_MASK (1U << 4) 235 #define CR4_PAE_MASK (1U << 5) 236 #define CR4_MCE_MASK (1U << 6) 237 #define CR4_PGE_MASK (1U << 7) 238 #define CR4_PCE_MASK (1U << 8) 239 #define CR4_OSFXSR_SHIFT 9 240 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 241 #define CR4_OSXMMEXCPT_MASK (1U << 10) 242 #define CR4_LA57_MASK (1U << 12) 243 #define CR4_VMXE_MASK (1U << 13) 244 #define CR4_SMXE_MASK (1U << 14) 245 #define CR4_FSGSBASE_MASK (1U << 16) 246 #define CR4_PCIDE_MASK (1U << 17) 247 #define CR4_OSXSAVE_MASK (1U << 18) 248 #define CR4_SMEP_MASK (1U << 20) 249 #define CR4_SMAP_MASK (1U << 21) 250 #define CR4_PKE_MASK (1U << 22) 251 252 #define DR6_BD (1 << 13) 253 #define DR6_BS (1 << 14) 254 #define DR6_BT (1 << 15) 255 #define DR6_FIXED_1 0xffff0ff0 256 257 #define DR7_GD (1 << 13) 258 #define DR7_TYPE_SHIFT 16 259 #define DR7_LEN_SHIFT 18 260 #define DR7_FIXED_1 0x00000400 261 #define DR7_GLOBAL_BP_MASK 0xaa 262 #define DR7_LOCAL_BP_MASK 0x55 263 #define DR7_MAX_BP 4 264 #define DR7_TYPE_BP_INST 0x0 265 #define DR7_TYPE_DATA_WR 0x1 266 #define DR7_TYPE_IO_RW 0x2 267 #define DR7_TYPE_DATA_RW 0x3 268 269 #define PG_PRESENT_BIT 0 270 #define PG_RW_BIT 1 271 #define PG_USER_BIT 2 272 #define PG_PWT_BIT 3 273 #define PG_PCD_BIT 4 274 #define PG_ACCESSED_BIT 5 275 #define PG_DIRTY_BIT 6 276 #define PG_PSE_BIT 7 277 #define PG_GLOBAL_BIT 8 278 #define PG_PSE_PAT_BIT 12 279 #define PG_PKRU_BIT 59 280 #define PG_NX_BIT 63 281 282 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 283 #define PG_RW_MASK (1 << PG_RW_BIT) 284 #define PG_USER_MASK (1 << PG_USER_BIT) 285 #define PG_PWT_MASK (1 << PG_PWT_BIT) 286 #define PG_PCD_MASK (1 << PG_PCD_BIT) 287 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 288 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 289 #define PG_PSE_MASK (1 << PG_PSE_BIT) 290 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 291 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 292 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 293 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK) 294 #define PG_HI_USER_MASK 0x7ff0000000000000LL 295 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 296 #define PG_NX_MASK (1ULL << PG_NX_BIT) 297 298 #define PG_ERROR_W_BIT 1 299 300 #define PG_ERROR_P_MASK 0x01 301 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 302 #define PG_ERROR_U_MASK 0x04 303 #define PG_ERROR_RSVD_MASK 0x08 304 #define PG_ERROR_I_D_MASK 0x10 305 #define PG_ERROR_PK_MASK 0x20 306 307 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 308 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 309 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 310 311 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 312 #define MCE_BANKS_DEF 10 313 314 #define MCG_CAP_BANKS_MASK 0xff 315 316 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 317 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 318 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 319 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 320 321 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 322 323 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 324 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 325 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 326 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 327 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 328 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 329 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 330 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 331 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 332 333 /* MISC register defines */ 334 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 335 #define MCM_ADDR_LINEAR 1 /* linear address */ 336 #define MCM_ADDR_PHYS 2 /* physical address */ 337 #define MCM_ADDR_MEM 3 /* memory address */ 338 #define MCM_ADDR_GENERIC 7 /* generic */ 339 340 #define MSR_IA32_TSC 0x10 341 #define MSR_IA32_APICBASE 0x1b 342 #define MSR_IA32_APICBASE_BSP (1<<8) 343 #define MSR_IA32_APICBASE_ENABLE (1<<11) 344 #define MSR_IA32_APICBASE_EXTD (1 << 10) 345 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 346 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 347 #define MSR_TSC_ADJUST 0x0000003b 348 #define MSR_IA32_SPEC_CTRL 0x48 349 #define MSR_VIRT_SSBD 0xc001011f 350 #define MSR_IA32_PRED_CMD 0x49 351 #define MSR_IA32_CORE_CAPABILITY 0xcf 352 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 353 #define MSR_IA32_TSCDEADLINE 0x6e0 354 355 #define FEATURE_CONTROL_LOCKED (1<<0) 356 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 357 #define FEATURE_CONTROL_LMCE (1<<20) 358 359 #define MSR_P6_PERFCTR0 0xc1 360 361 #define MSR_IA32_SMBASE 0x9e 362 #define MSR_SMI_COUNT 0x34 363 #define MSR_MTRRcap 0xfe 364 #define MSR_MTRRcap_VCNT 8 365 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 366 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 367 368 #define MSR_IA32_SYSENTER_CS 0x174 369 #define MSR_IA32_SYSENTER_ESP 0x175 370 #define MSR_IA32_SYSENTER_EIP 0x176 371 372 #define MSR_MCG_CAP 0x179 373 #define MSR_MCG_STATUS 0x17a 374 #define MSR_MCG_CTL 0x17b 375 #define MSR_MCG_EXT_CTL 0x4d0 376 377 #define MSR_P6_EVNTSEL0 0x186 378 379 #define MSR_IA32_PERF_STATUS 0x198 380 381 #define MSR_IA32_MISC_ENABLE 0x1a0 382 /* Indicates good rep/movs microcode on some processors: */ 383 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 384 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 385 386 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 387 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 388 389 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 390 391 #define MSR_MTRRfix64K_00000 0x250 392 #define MSR_MTRRfix16K_80000 0x258 393 #define MSR_MTRRfix16K_A0000 0x259 394 #define MSR_MTRRfix4K_C0000 0x268 395 #define MSR_MTRRfix4K_C8000 0x269 396 #define MSR_MTRRfix4K_D0000 0x26a 397 #define MSR_MTRRfix4K_D8000 0x26b 398 #define MSR_MTRRfix4K_E0000 0x26c 399 #define MSR_MTRRfix4K_E8000 0x26d 400 #define MSR_MTRRfix4K_F0000 0x26e 401 #define MSR_MTRRfix4K_F8000 0x26f 402 403 #define MSR_PAT 0x277 404 405 #define MSR_MTRRdefType 0x2ff 406 407 #define MSR_CORE_PERF_FIXED_CTR0 0x309 408 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 409 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 410 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 411 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 412 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 413 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 414 415 #define MSR_MC0_CTL 0x400 416 #define MSR_MC0_STATUS 0x401 417 #define MSR_MC0_ADDR 0x402 418 #define MSR_MC0_MISC 0x403 419 420 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 421 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 422 #define MSR_IA32_RTIT_CTL 0x570 423 #define MSR_IA32_RTIT_STATUS 0x571 424 #define MSR_IA32_RTIT_CR3_MATCH 0x572 425 #define MSR_IA32_RTIT_ADDR0_A 0x580 426 #define MSR_IA32_RTIT_ADDR0_B 0x581 427 #define MSR_IA32_RTIT_ADDR1_A 0x582 428 #define MSR_IA32_RTIT_ADDR1_B 0x583 429 #define MSR_IA32_RTIT_ADDR2_A 0x584 430 #define MSR_IA32_RTIT_ADDR2_B 0x585 431 #define MSR_IA32_RTIT_ADDR3_A 0x586 432 #define MSR_IA32_RTIT_ADDR3_B 0x587 433 #define MAX_RTIT_ADDRS 8 434 435 #define MSR_EFER 0xc0000080 436 437 #define MSR_EFER_SCE (1 << 0) 438 #define MSR_EFER_LME (1 << 8) 439 #define MSR_EFER_LMA (1 << 10) 440 #define MSR_EFER_NXE (1 << 11) 441 #define MSR_EFER_SVME (1 << 12) 442 #define MSR_EFER_FFXSR (1 << 14) 443 444 #define MSR_STAR 0xc0000081 445 #define MSR_LSTAR 0xc0000082 446 #define MSR_CSTAR 0xc0000083 447 #define MSR_FMASK 0xc0000084 448 #define MSR_FSBASE 0xc0000100 449 #define MSR_GSBASE 0xc0000101 450 #define MSR_KERNELGSBASE 0xc0000102 451 #define MSR_TSC_AUX 0xc0000103 452 453 #define MSR_VM_HSAVE_PA 0xc0010117 454 455 #define MSR_IA32_BNDCFGS 0x00000d90 456 #define MSR_IA32_XSS 0x00000da0 457 #define MSR_IA32_UMWAIT_CONTROL 0xe1 458 459 #define MSR_IA32_VMX_BASIC 0x00000480 460 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 461 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 462 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 463 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 464 #define MSR_IA32_VMX_MISC 0x00000485 465 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 466 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 467 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 468 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 469 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 470 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 471 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 472 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 473 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 474 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 475 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 476 #define MSR_IA32_VMX_VMFUNC 0x00000491 477 478 #define XSTATE_FP_BIT 0 479 #define XSTATE_SSE_BIT 1 480 #define XSTATE_YMM_BIT 2 481 #define XSTATE_BNDREGS_BIT 3 482 #define XSTATE_BNDCSR_BIT 4 483 #define XSTATE_OPMASK_BIT 5 484 #define XSTATE_ZMM_Hi256_BIT 6 485 #define XSTATE_Hi16_ZMM_BIT 7 486 #define XSTATE_PKRU_BIT 9 487 488 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 489 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 490 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 491 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 492 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 493 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 494 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 495 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 496 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 497 498 /* CPUID feature words */ 499 typedef enum FeatureWord { 500 FEAT_1_EDX, /* CPUID[1].EDX */ 501 FEAT_1_ECX, /* CPUID[1].ECX */ 502 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 503 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 504 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 505 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 506 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 507 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 508 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 509 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 510 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 511 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 512 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 513 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */ 514 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */ 515 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */ 516 FEAT_HV_RECOMM_EAX, /* CPUID[4000_0004].EAX */ 517 FEAT_HV_NESTED_EAX, /* CPUID[4000_000A].EAX */ 518 FEAT_SVM, /* CPUID[8000_000A].EDX */ 519 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 520 FEAT_6_EAX, /* CPUID[6].EAX */ 521 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 522 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 523 FEAT_ARCH_CAPABILITIES, 524 FEAT_CORE_CAPABILITY, 525 FEAT_VMX_PROCBASED_CTLS, 526 FEAT_VMX_SECONDARY_CTLS, 527 FEAT_VMX_PINBASED_CTLS, 528 FEAT_VMX_EXIT_CTLS, 529 FEAT_VMX_ENTRY_CTLS, 530 FEAT_VMX_MISC, 531 FEAT_VMX_EPT_VPID_CAPS, 532 FEAT_VMX_BASIC, 533 FEAT_VMX_VMFUNC, 534 FEATURE_WORDS, 535 } FeatureWord; 536 537 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 538 539 /* cpuid_features bits */ 540 #define CPUID_FP87 (1U << 0) 541 #define CPUID_VME (1U << 1) 542 #define CPUID_DE (1U << 2) 543 #define CPUID_PSE (1U << 3) 544 #define CPUID_TSC (1U << 4) 545 #define CPUID_MSR (1U << 5) 546 #define CPUID_PAE (1U << 6) 547 #define CPUID_MCE (1U << 7) 548 #define CPUID_CX8 (1U << 8) 549 #define CPUID_APIC (1U << 9) 550 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 551 #define CPUID_MTRR (1U << 12) 552 #define CPUID_PGE (1U << 13) 553 #define CPUID_MCA (1U << 14) 554 #define CPUID_CMOV (1U << 15) 555 #define CPUID_PAT (1U << 16) 556 #define CPUID_PSE36 (1U << 17) 557 #define CPUID_PN (1U << 18) 558 #define CPUID_CLFLUSH (1U << 19) 559 #define CPUID_DTS (1U << 21) 560 #define CPUID_ACPI (1U << 22) 561 #define CPUID_MMX (1U << 23) 562 #define CPUID_FXSR (1U << 24) 563 #define CPUID_SSE (1U << 25) 564 #define CPUID_SSE2 (1U << 26) 565 #define CPUID_SS (1U << 27) 566 #define CPUID_HT (1U << 28) 567 #define CPUID_TM (1U << 29) 568 #define CPUID_IA64 (1U << 30) 569 #define CPUID_PBE (1U << 31) 570 571 #define CPUID_EXT_SSE3 (1U << 0) 572 #define CPUID_EXT_PCLMULQDQ (1U << 1) 573 #define CPUID_EXT_DTES64 (1U << 2) 574 #define CPUID_EXT_MONITOR (1U << 3) 575 #define CPUID_EXT_DSCPL (1U << 4) 576 #define CPUID_EXT_VMX (1U << 5) 577 #define CPUID_EXT_SMX (1U << 6) 578 #define CPUID_EXT_EST (1U << 7) 579 #define CPUID_EXT_TM2 (1U << 8) 580 #define CPUID_EXT_SSSE3 (1U << 9) 581 #define CPUID_EXT_CID (1U << 10) 582 #define CPUID_EXT_FMA (1U << 12) 583 #define CPUID_EXT_CX16 (1U << 13) 584 #define CPUID_EXT_XTPR (1U << 14) 585 #define CPUID_EXT_PDCM (1U << 15) 586 #define CPUID_EXT_PCID (1U << 17) 587 #define CPUID_EXT_DCA (1U << 18) 588 #define CPUID_EXT_SSE41 (1U << 19) 589 #define CPUID_EXT_SSE42 (1U << 20) 590 #define CPUID_EXT_X2APIC (1U << 21) 591 #define CPUID_EXT_MOVBE (1U << 22) 592 #define CPUID_EXT_POPCNT (1U << 23) 593 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 594 #define CPUID_EXT_AES (1U << 25) 595 #define CPUID_EXT_XSAVE (1U << 26) 596 #define CPUID_EXT_OSXSAVE (1U << 27) 597 #define CPUID_EXT_AVX (1U << 28) 598 #define CPUID_EXT_F16C (1U << 29) 599 #define CPUID_EXT_RDRAND (1U << 30) 600 #define CPUID_EXT_HYPERVISOR (1U << 31) 601 602 #define CPUID_EXT2_FPU (1U << 0) 603 #define CPUID_EXT2_VME (1U << 1) 604 #define CPUID_EXT2_DE (1U << 2) 605 #define CPUID_EXT2_PSE (1U << 3) 606 #define CPUID_EXT2_TSC (1U << 4) 607 #define CPUID_EXT2_MSR (1U << 5) 608 #define CPUID_EXT2_PAE (1U << 6) 609 #define CPUID_EXT2_MCE (1U << 7) 610 #define CPUID_EXT2_CX8 (1U << 8) 611 #define CPUID_EXT2_APIC (1U << 9) 612 #define CPUID_EXT2_SYSCALL (1U << 11) 613 #define CPUID_EXT2_MTRR (1U << 12) 614 #define CPUID_EXT2_PGE (1U << 13) 615 #define CPUID_EXT2_MCA (1U << 14) 616 #define CPUID_EXT2_CMOV (1U << 15) 617 #define CPUID_EXT2_PAT (1U << 16) 618 #define CPUID_EXT2_PSE36 (1U << 17) 619 #define CPUID_EXT2_MP (1U << 19) 620 #define CPUID_EXT2_NX (1U << 20) 621 #define CPUID_EXT2_MMXEXT (1U << 22) 622 #define CPUID_EXT2_MMX (1U << 23) 623 #define CPUID_EXT2_FXSR (1U << 24) 624 #define CPUID_EXT2_FFXSR (1U << 25) 625 #define CPUID_EXT2_PDPE1GB (1U << 26) 626 #define CPUID_EXT2_RDTSCP (1U << 27) 627 #define CPUID_EXT2_LM (1U << 29) 628 #define CPUID_EXT2_3DNOWEXT (1U << 30) 629 #define CPUID_EXT2_3DNOW (1U << 31) 630 631 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 632 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 633 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 634 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 635 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 636 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 637 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 638 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 639 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 640 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 641 642 #define CPUID_EXT3_LAHF_LM (1U << 0) 643 #define CPUID_EXT3_CMP_LEG (1U << 1) 644 #define CPUID_EXT3_SVM (1U << 2) 645 #define CPUID_EXT3_EXTAPIC (1U << 3) 646 #define CPUID_EXT3_CR8LEG (1U << 4) 647 #define CPUID_EXT3_ABM (1U << 5) 648 #define CPUID_EXT3_SSE4A (1U << 6) 649 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 650 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 651 #define CPUID_EXT3_OSVW (1U << 9) 652 #define CPUID_EXT3_IBS (1U << 10) 653 #define CPUID_EXT3_XOP (1U << 11) 654 #define CPUID_EXT3_SKINIT (1U << 12) 655 #define CPUID_EXT3_WDT (1U << 13) 656 #define CPUID_EXT3_LWP (1U << 15) 657 #define CPUID_EXT3_FMA4 (1U << 16) 658 #define CPUID_EXT3_TCE (1U << 17) 659 #define CPUID_EXT3_NODEID (1U << 19) 660 #define CPUID_EXT3_TBM (1U << 21) 661 #define CPUID_EXT3_TOPOEXT (1U << 22) 662 #define CPUID_EXT3_PERFCORE (1U << 23) 663 #define CPUID_EXT3_PERFNB (1U << 24) 664 665 #define CPUID_SVM_NPT (1U << 0) 666 #define CPUID_SVM_LBRV (1U << 1) 667 #define CPUID_SVM_SVMLOCK (1U << 2) 668 #define CPUID_SVM_NRIPSAVE (1U << 3) 669 #define CPUID_SVM_TSCSCALE (1U << 4) 670 #define CPUID_SVM_VMCBCLEAN (1U << 5) 671 #define CPUID_SVM_FLUSHASID (1U << 6) 672 #define CPUID_SVM_DECODEASSIST (1U << 7) 673 #define CPUID_SVM_PAUSEFILTER (1U << 10) 674 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 675 676 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 677 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 678 /* 1st Group of Advanced Bit Manipulation Extensions */ 679 #define CPUID_7_0_EBX_BMI1 (1U << 3) 680 /* Hardware Lock Elision */ 681 #define CPUID_7_0_EBX_HLE (1U << 4) 682 /* Intel Advanced Vector Extensions 2 */ 683 #define CPUID_7_0_EBX_AVX2 (1U << 5) 684 /* Supervisor-mode Execution Prevention */ 685 #define CPUID_7_0_EBX_SMEP (1U << 7) 686 /* 2nd Group of Advanced Bit Manipulation Extensions */ 687 #define CPUID_7_0_EBX_BMI2 (1U << 8) 688 /* Enhanced REP MOVSB/STOSB */ 689 #define CPUID_7_0_EBX_ERMS (1U << 9) 690 /* Invalidate Process-Context Identifier */ 691 #define CPUID_7_0_EBX_INVPCID (1U << 10) 692 /* Restricted Transactional Memory */ 693 #define CPUID_7_0_EBX_RTM (1U << 11) 694 /* Memory Protection Extension */ 695 #define CPUID_7_0_EBX_MPX (1U << 14) 696 /* AVX-512 Foundation */ 697 #define CPUID_7_0_EBX_AVX512F (1U << 16) 698 /* AVX-512 Doubleword & Quadword Instruction */ 699 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 700 /* Read Random SEED */ 701 #define CPUID_7_0_EBX_RDSEED (1U << 18) 702 /* ADCX and ADOX instructions */ 703 #define CPUID_7_0_EBX_ADX (1U << 19) 704 /* Supervisor Mode Access Prevention */ 705 #define CPUID_7_0_EBX_SMAP (1U << 20) 706 /* AVX-512 Integer Fused Multiply Add */ 707 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 708 /* Persistent Commit */ 709 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) 710 /* Flush a Cache Line Optimized */ 711 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 712 /* Cache Line Write Back */ 713 #define CPUID_7_0_EBX_CLWB (1U << 24) 714 /* Intel Processor Trace */ 715 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 716 /* AVX-512 Prefetch */ 717 #define CPUID_7_0_EBX_AVX512PF (1U << 26) 718 /* AVX-512 Exponential and Reciprocal */ 719 #define CPUID_7_0_EBX_AVX512ER (1U << 27) 720 /* AVX-512 Conflict Detection */ 721 #define CPUID_7_0_EBX_AVX512CD (1U << 28) 722 /* SHA1/SHA256 Instruction Extensions */ 723 #define CPUID_7_0_EBX_SHA_NI (1U << 29) 724 /* AVX-512 Byte and Word Instructions */ 725 #define CPUID_7_0_EBX_AVX512BW (1U << 30) 726 /* AVX-512 Vector Length Extensions */ 727 #define CPUID_7_0_EBX_AVX512VL (1U << 31) 728 729 /* AVX-512 Vector Byte Manipulation Instruction */ 730 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 731 /* User-Mode Instruction Prevention */ 732 #define CPUID_7_0_ECX_UMIP (1U << 2) 733 /* Protection Keys for User-mode Pages */ 734 #define CPUID_7_0_ECX_PKU (1U << 3) 735 /* OS Enable Protection Keys */ 736 #define CPUID_7_0_ECX_OSPKE (1U << 4) 737 /* UMONITOR/UMWAIT/TPAUSE Instructions */ 738 #define CPUID_7_0_ECX_WAITPKG (1U << 5) 739 /* Additional AVX-512 Vector Byte Manipulation Instruction */ 740 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 741 /* Galois Field New Instructions */ 742 #define CPUID_7_0_ECX_GFNI (1U << 8) 743 /* Vector AES Instructions */ 744 #define CPUID_7_0_ECX_VAES (1U << 9) 745 /* Carry-Less Multiplication Quadword */ 746 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 747 /* Vector Neural Network Instructions */ 748 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 749 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 750 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 751 /* POPCNT for vectors of DW/QW */ 752 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 753 /* 5-level Page Tables */ 754 #define CPUID_7_0_ECX_LA57 (1U << 16) 755 /* Read Processor ID */ 756 #define CPUID_7_0_ECX_RDPID (1U << 22) 757 /* Cache Line Demote Instruction */ 758 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 759 /* Move Doubleword as Direct Store Instruction */ 760 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 761 /* Move 64 Bytes as Direct Store Instruction */ 762 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 763 764 /* AVX512 Neural Network Instructions */ 765 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 766 /* AVX512 Multiply Accumulation Single Precision */ 767 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 768 /* Speculation Control */ 769 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 770 /* Arch Capabilities */ 771 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 772 /* Core Capability */ 773 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 774 /* Speculative Store Bypass Disable */ 775 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 776 777 /* AVX512 BFloat16 Instruction */ 778 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 779 780 /* CLZERO instruction */ 781 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 782 /* Always save/restore FP error pointers */ 783 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 784 /* Write back and do not invalidate cache */ 785 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 786 /* Indirect Branch Prediction Barrier */ 787 #define CPUID_8000_0008_EBX_IBPB (1U << 12) 788 789 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 790 #define CPUID_XSAVE_XSAVEC (1U << 1) 791 #define CPUID_XSAVE_XGETBV1 (1U << 2) 792 #define CPUID_XSAVE_XSAVES (1U << 3) 793 794 #define CPUID_6_EAX_ARAT (1U << 2) 795 796 /* CPUID[0x80000007].EDX flags: */ 797 #define CPUID_APM_INVTSC (1U << 8) 798 799 #define CPUID_VENDOR_SZ 12 800 801 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 802 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 803 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 804 #define CPUID_VENDOR_INTEL "GenuineIntel" 805 806 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 807 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 808 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 809 #define CPUID_VENDOR_AMD "AuthenticAMD" 810 811 #define CPUID_VENDOR_VIA "CentaurHauls" 812 813 #define CPUID_VENDOR_HYGON "HygonGenuine" 814 815 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 816 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 817 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 818 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 819 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 820 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 821 822 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 823 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 824 825 /* CPUID[0xB].ECX level types */ 826 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 827 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 828 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 829 #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8) 830 831 /* MSR Feature Bits */ 832 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 833 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 834 #define MSR_ARCH_CAP_RSBA (1U << 2) 835 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 836 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 837 838 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 839 840 /* VMX MSR features */ 841 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 842 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 843 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 844 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 845 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 846 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 847 848 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 849 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 850 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 851 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 852 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 853 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 854 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 855 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 856 857 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 858 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 859 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 860 #define MSR_VMX_EPT_UC (1ULL << 8) 861 #define MSR_VMX_EPT_WB (1ULL << 14) 862 #define MSR_VMX_EPT_2MB (1ULL << 16) 863 #define MSR_VMX_EPT_1GB (1ULL << 17) 864 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 865 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 866 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 867 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 868 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 869 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 870 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 871 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 872 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 873 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 874 875 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 876 877 878 /* VMX controls */ 879 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 880 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 881 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 882 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 883 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 884 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 885 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 886 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 887 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 888 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 889 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 890 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 891 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 892 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 893 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 894 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 895 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 896 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 897 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 898 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 899 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 900 901 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 902 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 903 #define VMX_SECONDARY_EXEC_DESC 0x00000004 904 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 905 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 906 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 907 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 908 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 909 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 910 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 911 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 912 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 913 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 914 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 915 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 916 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 917 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 918 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 919 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 920 921 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 922 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 923 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 924 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 925 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 926 927 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 928 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 929 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 930 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 931 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 932 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 933 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 934 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 935 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 936 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 937 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 938 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 939 940 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 941 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 942 #define VMX_VM_ENTRY_SMM 0x00000400 943 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 944 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 945 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 946 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 947 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 948 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 949 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 950 951 /* Supported Hyper-V Enlightenments */ 952 #define HYPERV_FEAT_RELAXED 0 953 #define HYPERV_FEAT_VAPIC 1 954 #define HYPERV_FEAT_TIME 2 955 #define HYPERV_FEAT_CRASH 3 956 #define HYPERV_FEAT_RESET 4 957 #define HYPERV_FEAT_VPINDEX 5 958 #define HYPERV_FEAT_RUNTIME 6 959 #define HYPERV_FEAT_SYNIC 7 960 #define HYPERV_FEAT_STIMER 8 961 #define HYPERV_FEAT_FREQUENCIES 9 962 #define HYPERV_FEAT_REENLIGHTENMENT 10 963 #define HYPERV_FEAT_TLBFLUSH 11 964 #define HYPERV_FEAT_EVMCS 12 965 #define HYPERV_FEAT_IPI 13 966 #define HYPERV_FEAT_STIMER_DIRECT 14 967 968 #ifndef HYPERV_SPINLOCK_NEVER_RETRY 969 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF 970 #endif 971 972 #define EXCP00_DIVZ 0 973 #define EXCP01_DB 1 974 #define EXCP02_NMI 2 975 #define EXCP03_INT3 3 976 #define EXCP04_INTO 4 977 #define EXCP05_BOUND 5 978 #define EXCP06_ILLOP 6 979 #define EXCP07_PREX 7 980 #define EXCP08_DBLE 8 981 #define EXCP09_XERR 9 982 #define EXCP0A_TSS 10 983 #define EXCP0B_NOSEG 11 984 #define EXCP0C_STACK 12 985 #define EXCP0D_GPF 13 986 #define EXCP0E_PAGE 14 987 #define EXCP10_COPR 16 988 #define EXCP11_ALGN 17 989 #define EXCP12_MCHK 18 990 991 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation 992 for syscall instruction */ 993 #define EXCP_VMEXIT 0x100 994 995 /* i386-specific interrupt pending bits. */ 996 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 997 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 998 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 999 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1000 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1001 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1002 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1003 1004 /* Use a clearer name for this. */ 1005 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1006 1007 /* Instead of computing the condition codes after each x86 instruction, 1008 * QEMU just stores one operand (called CC_SRC), the result 1009 * (called CC_DST) and the type of operation (called CC_OP). When the 1010 * condition codes are needed, the condition codes can be calculated 1011 * using this information. Condition codes are not generated if they 1012 * are only needed for conditional branches. 1013 */ 1014 typedef enum { 1015 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1016 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 1017 1018 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 1019 CC_OP_MULW, 1020 CC_OP_MULL, 1021 CC_OP_MULQ, 1022 1023 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1024 CC_OP_ADDW, 1025 CC_OP_ADDL, 1026 CC_OP_ADDQ, 1027 1028 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1029 CC_OP_ADCW, 1030 CC_OP_ADCL, 1031 CC_OP_ADCQ, 1032 1033 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1034 CC_OP_SUBW, 1035 CC_OP_SUBL, 1036 CC_OP_SUBQ, 1037 1038 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1039 CC_OP_SBBW, 1040 CC_OP_SBBL, 1041 CC_OP_SBBQ, 1042 1043 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1044 CC_OP_LOGICW, 1045 CC_OP_LOGICL, 1046 CC_OP_LOGICQ, 1047 1048 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1049 CC_OP_INCW, 1050 CC_OP_INCL, 1051 CC_OP_INCQ, 1052 1053 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1054 CC_OP_DECW, 1055 CC_OP_DECL, 1056 CC_OP_DECQ, 1057 1058 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1059 CC_OP_SHLW, 1060 CC_OP_SHLL, 1061 CC_OP_SHLQ, 1062 1063 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1064 CC_OP_SARW, 1065 CC_OP_SARL, 1066 CC_OP_SARQ, 1067 1068 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1069 CC_OP_BMILGW, 1070 CC_OP_BMILGL, 1071 CC_OP_BMILGQ, 1072 1073 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 1074 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 1075 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1076 1077 CC_OP_CLR, /* Z set, all other flags clear. */ 1078 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 1079 1080 CC_OP_NB, 1081 } CCOp; 1082 1083 typedef struct SegmentCache { 1084 uint32_t selector; 1085 target_ulong base; 1086 uint32_t limit; 1087 uint32_t flags; 1088 } SegmentCache; 1089 1090 #define MMREG_UNION(n, bits) \ 1091 union n { \ 1092 uint8_t _b_##n[(bits)/8]; \ 1093 uint16_t _w_##n[(bits)/16]; \ 1094 uint32_t _l_##n[(bits)/32]; \ 1095 uint64_t _q_##n[(bits)/64]; \ 1096 float32 _s_##n[(bits)/32]; \ 1097 float64 _d_##n[(bits)/64]; \ 1098 } 1099 1100 typedef union { 1101 uint8_t _b[16]; 1102 uint16_t _w[8]; 1103 uint32_t _l[4]; 1104 uint64_t _q[2]; 1105 } XMMReg; 1106 1107 typedef union { 1108 uint8_t _b[32]; 1109 uint16_t _w[16]; 1110 uint32_t _l[8]; 1111 uint64_t _q[4]; 1112 } YMMReg; 1113 1114 typedef MMREG_UNION(ZMMReg, 512) ZMMReg; 1115 typedef MMREG_UNION(MMXReg, 64) MMXReg; 1116 1117 typedef struct BNDReg { 1118 uint64_t lb; 1119 uint64_t ub; 1120 } BNDReg; 1121 1122 typedef struct BNDCSReg { 1123 uint64_t cfgu; 1124 uint64_t sts; 1125 } BNDCSReg; 1126 1127 #define BNDCFG_ENABLE 1ULL 1128 #define BNDCFG_BNDPRESERVE 2ULL 1129 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1130 1131 #ifdef HOST_WORDS_BIGENDIAN 1132 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1133 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1134 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1135 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1136 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1137 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1138 1139 #define MMX_B(n) _b_MMXReg[7 - (n)] 1140 #define MMX_W(n) _w_MMXReg[3 - (n)] 1141 #define MMX_L(n) _l_MMXReg[1 - (n)] 1142 #define MMX_S(n) _s_MMXReg[1 - (n)] 1143 #else 1144 #define ZMM_B(n) _b_ZMMReg[n] 1145 #define ZMM_W(n) _w_ZMMReg[n] 1146 #define ZMM_L(n) _l_ZMMReg[n] 1147 #define ZMM_S(n) _s_ZMMReg[n] 1148 #define ZMM_Q(n) _q_ZMMReg[n] 1149 #define ZMM_D(n) _d_ZMMReg[n] 1150 1151 #define MMX_B(n) _b_MMXReg[n] 1152 #define MMX_W(n) _w_MMXReg[n] 1153 #define MMX_L(n) _l_MMXReg[n] 1154 #define MMX_S(n) _s_MMXReg[n] 1155 #endif 1156 #define MMX_Q(n) _q_MMXReg[n] 1157 1158 typedef union { 1159 floatx80 d __attribute__((aligned(16))); 1160 MMXReg mmx; 1161 } FPReg; 1162 1163 typedef struct { 1164 uint64_t base; 1165 uint64_t mask; 1166 } MTRRVar; 1167 1168 #define CPU_NB_REGS64 16 1169 #define CPU_NB_REGS32 8 1170 1171 #ifdef TARGET_X86_64 1172 #define CPU_NB_REGS CPU_NB_REGS64 1173 #else 1174 #define CPU_NB_REGS CPU_NB_REGS32 1175 #endif 1176 1177 #define MAX_FIXED_COUNTERS 3 1178 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1179 1180 #define TARGET_INSN_START_EXTRA_WORDS 1 1181 1182 #define NB_OPMASK_REGS 8 1183 1184 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1185 * that APIC ID hasn't been set yet 1186 */ 1187 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1188 1189 typedef union X86LegacyXSaveArea { 1190 struct { 1191 uint16_t fcw; 1192 uint16_t fsw; 1193 uint8_t ftw; 1194 uint8_t reserved; 1195 uint16_t fpop; 1196 uint64_t fpip; 1197 uint64_t fpdp; 1198 uint32_t mxcsr; 1199 uint32_t mxcsr_mask; 1200 FPReg fpregs[8]; 1201 uint8_t xmm_regs[16][16]; 1202 }; 1203 uint8_t data[512]; 1204 } X86LegacyXSaveArea; 1205 1206 typedef struct X86XSaveHeader { 1207 uint64_t xstate_bv; 1208 uint64_t xcomp_bv; 1209 uint64_t reserve0; 1210 uint8_t reserved[40]; 1211 } X86XSaveHeader; 1212 1213 /* Ext. save area 2: AVX State */ 1214 typedef struct XSaveAVX { 1215 uint8_t ymmh[16][16]; 1216 } XSaveAVX; 1217 1218 /* Ext. save area 3: BNDREG */ 1219 typedef struct XSaveBNDREG { 1220 BNDReg bnd_regs[4]; 1221 } XSaveBNDREG; 1222 1223 /* Ext. save area 4: BNDCSR */ 1224 typedef union XSaveBNDCSR { 1225 BNDCSReg bndcsr; 1226 uint8_t data[64]; 1227 } XSaveBNDCSR; 1228 1229 /* Ext. save area 5: Opmask */ 1230 typedef struct XSaveOpmask { 1231 uint64_t opmask_regs[NB_OPMASK_REGS]; 1232 } XSaveOpmask; 1233 1234 /* Ext. save area 6: ZMM_Hi256 */ 1235 typedef struct XSaveZMM_Hi256 { 1236 uint8_t zmm_hi256[16][32]; 1237 } XSaveZMM_Hi256; 1238 1239 /* Ext. save area 7: Hi16_ZMM */ 1240 typedef struct XSaveHi16_ZMM { 1241 uint8_t hi16_zmm[16][64]; 1242 } XSaveHi16_ZMM; 1243 1244 /* Ext. save area 9: PKRU state */ 1245 typedef struct XSavePKRU { 1246 uint32_t pkru; 1247 uint32_t padding; 1248 } XSavePKRU; 1249 1250 typedef struct X86XSaveArea { 1251 X86LegacyXSaveArea legacy; 1252 X86XSaveHeader header; 1253 1254 /* Extended save areas: */ 1255 1256 /* AVX State: */ 1257 XSaveAVX avx_state; 1258 uint8_t padding[960 - 576 - sizeof(XSaveAVX)]; 1259 /* MPX State: */ 1260 XSaveBNDREG bndreg_state; 1261 XSaveBNDCSR bndcsr_state; 1262 /* AVX-512 State: */ 1263 XSaveOpmask opmask_state; 1264 XSaveZMM_Hi256 zmm_hi256_state; 1265 XSaveHi16_ZMM hi16_zmm_state; 1266 /* PKRU State: */ 1267 XSavePKRU pkru_state; 1268 } X86XSaveArea; 1269 1270 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240); 1271 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1272 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0); 1273 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1274 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400); 1275 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1276 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440); 1277 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1278 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480); 1279 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1280 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680); 1281 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1282 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80); 1283 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1284 1285 typedef enum TPRAccess { 1286 TPR_ACCESS_READ, 1287 TPR_ACCESS_WRITE, 1288 } TPRAccess; 1289 1290 /* Cache information data structures: */ 1291 1292 enum CacheType { 1293 DATA_CACHE, 1294 INSTRUCTION_CACHE, 1295 UNIFIED_CACHE 1296 }; 1297 1298 typedef struct CPUCacheInfo { 1299 enum CacheType type; 1300 uint8_t level; 1301 /* Size in bytes */ 1302 uint32_t size; 1303 /* Line size, in bytes */ 1304 uint16_t line_size; 1305 /* 1306 * Associativity. 1307 * Note: representation of fully-associative caches is not implemented 1308 */ 1309 uint8_t associativity; 1310 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1311 uint8_t partitions; 1312 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1313 uint32_t sets; 1314 /* 1315 * Lines per tag. 1316 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1317 * (Is this synonym to @partitions?) 1318 */ 1319 uint8_t lines_per_tag; 1320 1321 /* Self-initializing cache */ 1322 bool self_init; 1323 /* 1324 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1325 * non-originating threads sharing this cache. 1326 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1327 */ 1328 bool no_invd_sharing; 1329 /* 1330 * Cache is inclusive of lower cache levels. 1331 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1332 */ 1333 bool inclusive; 1334 /* 1335 * A complex function is used to index the cache, potentially using all 1336 * address bits. CPUID[4].EDX[bit 2]. 1337 */ 1338 bool complex_indexing; 1339 } CPUCacheInfo; 1340 1341 1342 typedef struct CPUCaches { 1343 CPUCacheInfo *l1d_cache; 1344 CPUCacheInfo *l1i_cache; 1345 CPUCacheInfo *l2_cache; 1346 CPUCacheInfo *l3_cache; 1347 } CPUCaches; 1348 1349 typedef struct CPUX86State { 1350 /* standard registers */ 1351 target_ulong regs[CPU_NB_REGS]; 1352 target_ulong eip; 1353 target_ulong eflags; /* eflags register. During CPU emulation, CC 1354 flags and DF are set to zero because they are 1355 stored elsewhere */ 1356 1357 /* emulator internal eflags handling */ 1358 target_ulong cc_dst; 1359 target_ulong cc_src; 1360 target_ulong cc_src2; 1361 uint32_t cc_op; 1362 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1363 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1364 are known at translation time. */ 1365 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1366 1367 /* segments */ 1368 SegmentCache segs[6]; /* selector values */ 1369 SegmentCache ldt; 1370 SegmentCache tr; 1371 SegmentCache gdt; /* only base and limit are used */ 1372 SegmentCache idt; /* only base and limit are used */ 1373 1374 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1375 int32_t a20_mask; 1376 1377 BNDReg bnd_regs[4]; 1378 BNDCSReg bndcs_regs; 1379 uint64_t msr_bndcfgs; 1380 uint64_t efer; 1381 1382 /* Beginning of state preserved by INIT (dummy marker). */ 1383 struct {} start_init_save; 1384 1385 /* FPU state */ 1386 unsigned int fpstt; /* top of stack index */ 1387 uint16_t fpus; 1388 uint16_t fpuc; 1389 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1390 FPReg fpregs[8]; 1391 /* KVM-only so far */ 1392 uint16_t fpop; 1393 uint64_t fpip; 1394 uint64_t fpdp; 1395 1396 /* emulator internal variables */ 1397 float_status fp_status; 1398 floatx80 ft0; 1399 1400 float_status mmx_status; /* for 3DNow! float ops */ 1401 float_status sse_status; 1402 uint32_t mxcsr; 1403 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32]; 1404 ZMMReg xmm_t0; 1405 MMXReg mmx_t0; 1406 1407 XMMReg ymmh_regs[CPU_NB_REGS]; 1408 1409 uint64_t opmask_regs[NB_OPMASK_REGS]; 1410 YMMReg zmmh_regs[CPU_NB_REGS]; 1411 ZMMReg hi16_zmm_regs[CPU_NB_REGS]; 1412 1413 /* sysenter registers */ 1414 uint32_t sysenter_cs; 1415 target_ulong sysenter_esp; 1416 target_ulong sysenter_eip; 1417 uint64_t star; 1418 1419 uint64_t vm_hsave; 1420 1421 #ifdef TARGET_X86_64 1422 target_ulong lstar; 1423 target_ulong cstar; 1424 target_ulong fmask; 1425 target_ulong kernelgsbase; 1426 #endif 1427 1428 uint64_t tsc; 1429 uint64_t tsc_adjust; 1430 uint64_t tsc_deadline; 1431 uint64_t tsc_aux; 1432 1433 uint64_t xcr0; 1434 1435 uint64_t mcg_status; 1436 uint64_t msr_ia32_misc_enable; 1437 uint64_t msr_ia32_feature_control; 1438 1439 uint64_t msr_fixed_ctr_ctrl; 1440 uint64_t msr_global_ctrl; 1441 uint64_t msr_global_status; 1442 uint64_t msr_global_ovf_ctrl; 1443 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1444 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1445 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1446 1447 uint64_t pat; 1448 uint32_t smbase; 1449 uint64_t msr_smi_count; 1450 1451 uint32_t pkru; 1452 1453 uint64_t spec_ctrl; 1454 uint64_t virt_ssbd; 1455 1456 /* End of state preserved by INIT (dummy marker). */ 1457 struct {} end_init_save; 1458 1459 uint64_t system_time_msr; 1460 uint64_t wall_clock_msr; 1461 uint64_t steal_time_msr; 1462 uint64_t async_pf_en_msr; 1463 uint64_t pv_eoi_en_msr; 1464 uint64_t poll_control_msr; 1465 1466 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1467 uint64_t msr_hv_hypercall; 1468 uint64_t msr_hv_guest_os_id; 1469 uint64_t msr_hv_tsc; 1470 1471 /* Per-VCPU HV MSRs */ 1472 uint64_t msr_hv_vapic; 1473 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1474 uint64_t msr_hv_runtime; 1475 uint64_t msr_hv_synic_control; 1476 uint64_t msr_hv_synic_evt_page; 1477 uint64_t msr_hv_synic_msg_page; 1478 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1479 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1480 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1481 uint64_t msr_hv_reenlightenment_control; 1482 uint64_t msr_hv_tsc_emulation_control; 1483 uint64_t msr_hv_tsc_emulation_status; 1484 1485 uint64_t msr_rtit_ctrl; 1486 uint64_t msr_rtit_status; 1487 uint64_t msr_rtit_output_base; 1488 uint64_t msr_rtit_output_mask; 1489 uint64_t msr_rtit_cr3_match; 1490 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1491 1492 /* exception/interrupt handling */ 1493 int error_code; 1494 int exception_is_int; 1495 target_ulong exception_next_eip; 1496 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1497 union { 1498 struct CPUBreakpoint *cpu_breakpoint[4]; 1499 struct CPUWatchpoint *cpu_watchpoint[4]; 1500 }; /* break/watchpoints for dr[0..3] */ 1501 int old_exception; /* exception in flight */ 1502 1503 uint64_t vm_vmcb; 1504 uint64_t tsc_offset; 1505 uint64_t intercept; 1506 uint16_t intercept_cr_read; 1507 uint16_t intercept_cr_write; 1508 uint16_t intercept_dr_read; 1509 uint16_t intercept_dr_write; 1510 uint32_t intercept_exceptions; 1511 uint64_t nested_cr3; 1512 uint32_t nested_pg_mode; 1513 uint8_t v_tpr; 1514 1515 /* KVM states, automatically cleared on reset */ 1516 uint8_t nmi_injected; 1517 uint8_t nmi_pending; 1518 1519 uintptr_t retaddr; 1520 1521 /* Fields up to this point are cleared by a CPU reset */ 1522 struct {} end_reset_fields; 1523 1524 /* Fields after this point are preserved across CPU reset. */ 1525 1526 /* processor features (e.g. for CPUID insn) */ 1527 /* Minimum cpuid leaf 7 value */ 1528 uint32_t cpuid_level_func7; 1529 /* Actual cpuid leaf 7 value */ 1530 uint32_t cpuid_min_level_func7; 1531 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1532 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1533 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1534 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1535 /* Actual level/xlevel/xlevel2 value: */ 1536 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1537 uint32_t cpuid_vendor1; 1538 uint32_t cpuid_vendor2; 1539 uint32_t cpuid_vendor3; 1540 uint32_t cpuid_version; 1541 FeatureWordArray features; 1542 /* Features that were explicitly enabled/disabled */ 1543 FeatureWordArray user_features; 1544 uint32_t cpuid_model[12]; 1545 /* Cache information for CPUID. When legacy-cache=on, the cache data 1546 * on each CPUID leaf will be different, because we keep compatibility 1547 * with old QEMU versions. 1548 */ 1549 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 1550 1551 /* MTRRs */ 1552 uint64_t mtrr_fixed[11]; 1553 uint64_t mtrr_deftype; 1554 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1555 1556 /* For KVM */ 1557 uint32_t mp_state; 1558 int32_t exception_nr; 1559 int32_t interrupt_injected; 1560 uint8_t soft_interrupt; 1561 uint8_t exception_pending; 1562 uint8_t exception_injected; 1563 uint8_t has_error_code; 1564 uint8_t exception_has_payload; 1565 uint64_t exception_payload; 1566 uint32_t ins_len; 1567 uint32_t sipi_vector; 1568 bool tsc_valid; 1569 int64_t tsc_khz; 1570 int64_t user_tsc_khz; /* for sanity check only */ 1571 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 1572 void *xsave_buf; 1573 #endif 1574 #if defined(CONFIG_KVM) 1575 struct kvm_nested_state *nested_state; 1576 #endif 1577 #if defined(CONFIG_HVF) 1578 HVFX86EmulatorState *hvf_emul; 1579 #endif 1580 1581 uint64_t mcg_cap; 1582 uint64_t mcg_ctl; 1583 uint64_t mcg_ext_ctl; 1584 uint64_t mce_banks[MCE_BANKS_DEF*4]; 1585 uint64_t xstate_bv; 1586 1587 /* vmstate */ 1588 uint16_t fpus_vmstate; 1589 uint16_t fptag_vmstate; 1590 uint16_t fpregs_format_vmstate; 1591 1592 uint64_t xss; 1593 uint32_t umwait; 1594 1595 TPRAccess tpr_access_type; 1596 1597 unsigned nr_dies; 1598 } CPUX86State; 1599 1600 struct kvm_msrs; 1601 1602 /** 1603 * X86CPU: 1604 * @env: #CPUX86State 1605 * @migratable: If set, only migratable flags will be accepted when "enforce" 1606 * mode is used, and only migratable flags will be included in the "host" 1607 * CPU model. 1608 * 1609 * An x86 CPU. 1610 */ 1611 struct X86CPU { 1612 /*< private >*/ 1613 CPUState parent_obj; 1614 /*< public >*/ 1615 1616 CPUNegativeOffsetState neg; 1617 CPUX86State env; 1618 1619 uint32_t hyperv_spinlock_attempts; 1620 char *hyperv_vendor_id; 1621 bool hyperv_synic_kvm_only; 1622 uint64_t hyperv_features; 1623 bool hyperv_passthrough; 1624 OnOffAuto hyperv_no_nonarch_cs; 1625 1626 bool check_cpuid; 1627 bool enforce_cpuid; 1628 /* 1629 * Force features to be enabled even if the host doesn't support them. 1630 * This is dangerous and should be done only for testing CPUID 1631 * compatibility. 1632 */ 1633 bool force_features; 1634 bool expose_kvm; 1635 bool expose_tcg; 1636 bool migratable; 1637 bool migrate_smi_count; 1638 bool max_features; /* Enable all supported features automatically */ 1639 uint32_t apic_id; 1640 1641 /* Enables publishing of TSC increment and Local APIC bus frequencies to 1642 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 1643 bool vmware_cpuid_freq; 1644 1645 /* if true the CPUID code directly forward host cache leaves to the guest */ 1646 bool cache_info_passthrough; 1647 1648 /* if true the CPUID code directly forwards 1649 * host monitor/mwait leaves to the guest */ 1650 struct { 1651 uint32_t eax; 1652 uint32_t ebx; 1653 uint32_t ecx; 1654 uint32_t edx; 1655 } mwait; 1656 1657 /* Features that were filtered out because of missing host capabilities */ 1658 FeatureWordArray filtered_features; 1659 1660 /* Enable PMU CPUID bits. This can't be enabled by default yet because 1661 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1662 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1663 * capabilities) directly to the guest. 1664 */ 1665 bool enable_pmu; 1666 1667 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1668 * disabled by default to avoid breaking migration between QEMU with 1669 * different LMCE configurations. 1670 */ 1671 bool enable_lmce; 1672 1673 /* Compatibility bits for old machine types. 1674 * If true present virtual l3 cache for VM, the vcpus in the same virtual 1675 * socket share an virtual l3 cache. 1676 */ 1677 bool enable_l3_cache; 1678 1679 /* Compatibility bits for old machine types. 1680 * If true present the old cache topology information 1681 */ 1682 bool legacy_cache; 1683 1684 /* Compatibility bits for old machine types: */ 1685 bool enable_cpuid_0xb; 1686 1687 /* Enable auto level-increase for all CPUID leaves */ 1688 bool full_cpuid_auto_level; 1689 1690 /* Enable auto level-increase for Intel Processor Trace leave */ 1691 bool intel_pt_auto_level; 1692 1693 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1694 bool fill_mtrr_mask; 1695 1696 /* if true override the phys_bits value with a value read from the host */ 1697 bool host_phys_bits; 1698 1699 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 1700 uint8_t host_phys_bits_limit; 1701 1702 /* Stop SMI delivery for migration compatibility with old machines */ 1703 bool kvm_no_smi_migration; 1704 1705 /* Number of physical address bits supported */ 1706 uint32_t phys_bits; 1707 1708 /* in order to simplify APIC support, we leave this pointer to the 1709 user */ 1710 struct DeviceState *apic_state; 1711 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1712 Notifier machine_done; 1713 1714 struct kvm_msrs *kvm_msr_buf; 1715 1716 int32_t node_id; /* NUMA node this CPU belongs to */ 1717 int32_t socket_id; 1718 int32_t die_id; 1719 int32_t core_id; 1720 int32_t thread_id; 1721 1722 int32_t hv_max_vps; 1723 }; 1724 1725 1726 #ifndef CONFIG_USER_ONLY 1727 extern VMStateDescription vmstate_x86_cpu; 1728 #endif 1729 1730 /** 1731 * x86_cpu_do_interrupt: 1732 * @cpu: vCPU the interrupt is to be handled by. 1733 */ 1734 void x86_cpu_do_interrupt(CPUState *cpu); 1735 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req); 1736 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 1737 1738 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 1739 int cpuid, void *opaque); 1740 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 1741 int cpuid, void *opaque); 1742 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1743 void *opaque); 1744 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1745 void *opaque); 1746 1747 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 1748 Error **errp); 1749 1750 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 1751 1752 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 1753 MemTxAttrs *attrs); 1754 1755 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 1756 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1757 1758 void x86_cpu_exec_enter(CPUState *cpu); 1759 void x86_cpu_exec_exit(CPUState *cpu); 1760 1761 void x86_cpu_list(void); 1762 int cpu_x86_support_mca_broadcast(CPUX86State *env); 1763 1764 int cpu_get_pic_interrupt(CPUX86State *s); 1765 /* MSDOS compatibility mode FPU exception support */ 1766 void x86_register_ferr_irq(qemu_irq irq); 1767 void cpu_set_ignne(void); 1768 /* mpx_helper.c */ 1769 void cpu_sync_bndcs_hflags(CPUX86State *env); 1770 1771 /* this function must always be used to load data in the segment 1772 cache: it synchronizes the hflags with the segment cache values */ 1773 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 1774 int seg_reg, unsigned int selector, 1775 target_ulong base, 1776 unsigned int limit, 1777 unsigned int flags) 1778 { 1779 SegmentCache *sc; 1780 unsigned int new_hflags; 1781 1782 sc = &env->segs[seg_reg]; 1783 sc->selector = selector; 1784 sc->base = base; 1785 sc->limit = limit; 1786 sc->flags = flags; 1787 1788 /* update the hidden flags */ 1789 { 1790 if (seg_reg == R_CS) { 1791 #ifdef TARGET_X86_64 1792 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 1793 /* long mode */ 1794 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 1795 env->hflags &= ~(HF_ADDSEG_MASK); 1796 } else 1797 #endif 1798 { 1799 /* legacy / compatibility case */ 1800 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 1801 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 1802 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 1803 new_hflags; 1804 } 1805 } 1806 if (seg_reg == R_SS) { 1807 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 1808 #if HF_CPL_MASK != 3 1809 #error HF_CPL_MASK is hardcoded 1810 #endif 1811 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 1812 /* Possibly switch between BNDCFGS and BNDCFGU */ 1813 cpu_sync_bndcs_hflags(env); 1814 } 1815 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 1816 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 1817 if (env->hflags & HF_CS64_MASK) { 1818 /* zero base assumed for DS, ES and SS in long mode */ 1819 } else if (!(env->cr[0] & CR0_PE_MASK) || 1820 (env->eflags & VM_MASK) || 1821 !(env->hflags & HF_CS32_MASK)) { 1822 /* XXX: try to avoid this test. The problem comes from the 1823 fact that is real mode or vm86 mode we only modify the 1824 'base' and 'selector' fields of the segment cache to go 1825 faster. A solution may be to force addseg to one in 1826 translate-i386.c. */ 1827 new_hflags |= HF_ADDSEG_MASK; 1828 } else { 1829 new_hflags |= ((env->segs[R_DS].base | 1830 env->segs[R_ES].base | 1831 env->segs[R_SS].base) != 0) << 1832 HF_ADDSEG_SHIFT; 1833 } 1834 env->hflags = (env->hflags & 1835 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 1836 } 1837 } 1838 1839 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 1840 uint8_t sipi_vector) 1841 { 1842 CPUState *cs = CPU(cpu); 1843 CPUX86State *env = &cpu->env; 1844 1845 env->eip = 0; 1846 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 1847 sipi_vector << 12, 1848 env->segs[R_CS].limit, 1849 env->segs[R_CS].flags); 1850 cs->halted = 0; 1851 } 1852 1853 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 1854 target_ulong *base, unsigned int *limit, 1855 unsigned int *flags); 1856 1857 /* op_helper.c */ 1858 /* used for debug or cpu save/restore */ 1859 1860 /* cpu-exec.c */ 1861 /* the following helpers are only usable in user mode simulation as 1862 they can trigger unexpected exceptions */ 1863 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector); 1864 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 1865 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 1866 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 1867 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 1868 1869 /* you can call this signal handler from your SIGBUS and SIGSEGV 1870 signal handlers to inform the virtual CPU of exceptions. non zero 1871 is returned if the signal was handled by the virtual CPU. */ 1872 int cpu_x86_signal_handler(int host_signum, void *pinfo, 1873 void *puc); 1874 1875 /* cpu.c */ 1876 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 1877 uint32_t *eax, uint32_t *ebx, 1878 uint32_t *ecx, uint32_t *edx); 1879 void cpu_clear_apic_feature(CPUX86State *env); 1880 void host_cpuid(uint32_t function, uint32_t count, 1881 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 1882 void host_vendor_fms(char *vendor, int *family, int *model, int *stepping); 1883 1884 /* helper.c */ 1885 bool x86_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 1886 MMUAccessType access_type, int mmu_idx, 1887 bool probe, uintptr_t retaddr); 1888 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 1889 1890 #ifndef CONFIG_USER_ONLY 1891 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 1892 { 1893 return !!attrs.secure; 1894 } 1895 1896 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 1897 { 1898 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 1899 } 1900 1901 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 1902 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 1903 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 1904 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 1905 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 1906 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 1907 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 1908 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 1909 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 1910 #endif 1911 1912 void breakpoint_handler(CPUState *cs); 1913 1914 /* will be suppressed */ 1915 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 1916 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 1917 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 1918 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 1919 1920 /* hw/pc.c */ 1921 uint64_t cpu_get_tsc(CPUX86State *env); 1922 1923 /* XXX: This value should match the one returned by CPUID 1924 * and in exec.c */ 1925 # if defined(TARGET_X86_64) 1926 # define TCG_PHYS_ADDR_BITS 40 1927 # else 1928 # define TCG_PHYS_ADDR_BITS 36 1929 # endif 1930 1931 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS) 1932 1933 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 1934 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 1935 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 1936 1937 #ifdef TARGET_X86_64 1938 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 1939 #else 1940 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 1941 #endif 1942 1943 #define cpu_signal_handler cpu_x86_signal_handler 1944 #define cpu_list x86_cpu_list 1945 1946 /* MMU modes definitions */ 1947 #define MMU_MODE0_SUFFIX _ksmap 1948 #define MMU_MODE1_SUFFIX _user 1949 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */ 1950 #define MMU_KSMAP_IDX 0 1951 #define MMU_USER_IDX 1 1952 #define MMU_KNOSMAP_IDX 2 1953 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 1954 { 1955 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 1956 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 1957 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1958 } 1959 1960 static inline int cpu_mmu_index_kernel(CPUX86State *env) 1961 { 1962 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 1963 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 1964 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1965 } 1966 1967 #define CC_DST (env->cc_dst) 1968 #define CC_SRC (env->cc_src) 1969 #define CC_SRC2 (env->cc_src2) 1970 #define CC_OP (env->cc_op) 1971 1972 /* n must be a constant to be efficient */ 1973 static inline target_long lshift(target_long x, int n) 1974 { 1975 if (n >= 0) { 1976 return x << n; 1977 } else { 1978 return x >> (-n); 1979 } 1980 } 1981 1982 /* float macros */ 1983 #define FT0 (env->ft0) 1984 #define ST0 (env->fpregs[env->fpstt].d) 1985 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d) 1986 #define ST1 ST(1) 1987 1988 /* translate.c */ 1989 void tcg_x86_init(void); 1990 1991 typedef CPUX86State CPUArchState; 1992 typedef X86CPU ArchCPU; 1993 1994 #include "exec/cpu-all.h" 1995 #include "svm.h" 1996 1997 #if !defined(CONFIG_USER_ONLY) 1998 #include "hw/i386/apic.h" 1999 #endif 2000 2001 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 2002 target_ulong *cs_base, uint32_t *flags) 2003 { 2004 *cs_base = env->segs[R_CS].base; 2005 *pc = *cs_base + env->eip; 2006 *flags = env->hflags | 2007 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 2008 } 2009 2010 void do_cpu_init(X86CPU *cpu); 2011 void do_cpu_sipi(X86CPU *cpu); 2012 2013 #define MCE_INJECT_BROADCAST 1 2014 #define MCE_INJECT_UNCOND_AO 2 2015 2016 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2017 uint64_t status, uint64_t mcg_status, uint64_t addr, 2018 uint64_t misc, int flags); 2019 2020 /* excp_helper.c */ 2021 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index); 2022 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index, 2023 uintptr_t retaddr); 2024 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index, 2025 int error_code); 2026 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index, 2027 int error_code, uintptr_t retaddr); 2028 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int, 2029 int error_code, int next_eip_addend); 2030 2031 /* cc_helper.c */ 2032 extern const uint8_t parity_table[256]; 2033 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 2034 2035 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2036 { 2037 uint32_t eflags = env->eflags; 2038 if (tcg_enabled()) { 2039 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 2040 } 2041 return eflags; 2042 } 2043 2044 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS 2045 * after generating a call to a helper that uses this. 2046 */ 2047 static inline void cpu_load_eflags(CPUX86State *env, int eflags, 2048 int update_mask) 2049 { 2050 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 2051 CC_OP = CC_OP_EFLAGS; 2052 env->df = 1 - (2 * ((eflags >> 10) & 1)); 2053 env->eflags = (env->eflags & ~update_mask) | 2054 (eflags & update_mask) | 0x2; 2055 } 2056 2057 /* load efer and update the corresponding hflags. XXX: do consistency 2058 checks with cpuid bits? */ 2059 static inline void cpu_load_efer(CPUX86State *env, uint64_t val) 2060 { 2061 env->efer = val; 2062 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK); 2063 if (env->efer & MSR_EFER_LMA) { 2064 env->hflags |= HF_LMA_MASK; 2065 } 2066 if (env->efer & MSR_EFER_SVME) { 2067 env->hflags |= HF_SVME_MASK; 2068 } 2069 } 2070 2071 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2072 { 2073 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2074 } 2075 2076 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2077 { 2078 if (env->hflags & HF_SMM_MASK) { 2079 return -1; 2080 } else { 2081 return env->a20_mask; 2082 } 2083 } 2084 2085 static inline bool cpu_has_vmx(CPUX86State *env) 2086 { 2087 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2088 } 2089 2090 /* 2091 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2092 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2093 * VMX operation. This is because CR4.VMXE is one of the bits set 2094 * in MSR_IA32_VMX_CR4_FIXED1. 2095 * 2096 * There is one exception to above statement when vCPU enters SMM mode. 2097 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2098 * may also reset CR4.VMXE during execution in SMM mode. 2099 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2100 * and CR4.VMXE is restored to it's original value of being set. 2101 * 2102 * Therefore, when vCPU is not in SMM mode, we can infer whether 2103 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2104 * know for certain. 2105 */ 2106 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2107 { 2108 return cpu_has_vmx(env) && 2109 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2110 } 2111 2112 /* fpu_helper.c */ 2113 void update_fp_status(CPUX86State *env); 2114 void update_mxcsr_status(CPUX86State *env); 2115 2116 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2117 { 2118 env->mxcsr = mxcsr; 2119 if (tcg_enabled()) { 2120 update_mxcsr_status(env); 2121 } 2122 } 2123 2124 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2125 { 2126 env->fpuc = fpuc; 2127 if (tcg_enabled()) { 2128 update_fp_status(env); 2129 } 2130 } 2131 2132 /* mem_helper.c */ 2133 void helper_lock_init(void); 2134 2135 /* svm_helper.c */ 2136 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2137 uint64_t param, uintptr_t retaddr); 2138 void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, 2139 uint64_t exit_info_1, uintptr_t retaddr); 2140 void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1); 2141 2142 /* seg_helper.c */ 2143 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw); 2144 2145 /* smm_helper.c */ 2146 void do_smm_enter(X86CPU *cpu); 2147 2148 /* apic.c */ 2149 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2150 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2151 TPRAccess access); 2152 2153 2154 /* Change the value of a KVM-specific default 2155 * 2156 * If value is NULL, no default will be set and the original 2157 * value from the CPU model table will be kept. 2158 * 2159 * It is valid to call this function only for properties that 2160 * are already present in the kvm_default_props table. 2161 */ 2162 void x86_cpu_change_kvm_default(const char *prop, const char *value); 2163 2164 /* Special values for X86CPUVersion: */ 2165 2166 /* Resolve to latest CPU version */ 2167 #define CPU_VERSION_LATEST -1 2168 2169 /* 2170 * Resolve to version defined by current machine type. 2171 * See x86_cpu_set_default_version() 2172 */ 2173 #define CPU_VERSION_AUTO -2 2174 2175 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2176 #define CPU_VERSION_LEGACY 0 2177 2178 typedef int X86CPUVersion; 2179 2180 /* 2181 * Set default CPU model version for CPU models having 2182 * version == CPU_VERSION_AUTO. 2183 */ 2184 void x86_cpu_set_default_version(X86CPUVersion version); 2185 2186 /* Return name of 32-bit register, from a R_* constant */ 2187 const char *get_register_name_32(unsigned int reg); 2188 2189 void enable_compat_apic_id_mode(void); 2190 2191 #define APIC_DEFAULT_ADDRESS 0xfee00000 2192 #define APIC_SPACE_SIZE 0x100000 2193 2194 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2195 2196 /* cpu.c */ 2197 bool cpu_is_bsp(X86CPU *cpu); 2198 2199 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf); 2200 void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf); 2201 void x86_update_hflags(CPUX86State* env); 2202 2203 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2204 { 2205 return !!(cpu->hyperv_features & BIT(feat)); 2206 } 2207 2208 #endif /* I386_CPU_H */ 2209