1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "sysemu/tcg.h" 24 #include "cpu-qom.h" 25 #include "kvm/hyperv-proto.h" 26 #include "exec/cpu-defs.h" 27 #include "qapi/qapi-types-common.h" 28 #include "qemu/cpu-float.h" 29 30 /* The x86 has a strong memory model with some store-after-load re-ordering */ 31 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 32 33 #define KVM_HAVE_MCE_INJECTION 1 34 35 /* support for self modifying code even if the modified instruction is 36 close to the modifying instruction */ 37 #define TARGET_HAS_PRECISE_SMC 38 39 #ifdef TARGET_X86_64 40 #define I386_ELF_MACHINE EM_X86_64 41 #define ELF_MACHINE_UNAME "x86_64" 42 #else 43 #define I386_ELF_MACHINE EM_386 44 #define ELF_MACHINE_UNAME "i686" 45 #endif 46 47 enum { 48 R_EAX = 0, 49 R_ECX = 1, 50 R_EDX = 2, 51 R_EBX = 3, 52 R_ESP = 4, 53 R_EBP = 5, 54 R_ESI = 6, 55 R_EDI = 7, 56 R_R8 = 8, 57 R_R9 = 9, 58 R_R10 = 10, 59 R_R11 = 11, 60 R_R12 = 12, 61 R_R13 = 13, 62 R_R14 = 14, 63 R_R15 = 15, 64 65 R_AL = 0, 66 R_CL = 1, 67 R_DL = 2, 68 R_BL = 3, 69 R_AH = 4, 70 R_CH = 5, 71 R_DH = 6, 72 R_BH = 7, 73 }; 74 75 typedef enum X86Seg { 76 R_ES = 0, 77 R_CS = 1, 78 R_SS = 2, 79 R_DS = 3, 80 R_FS = 4, 81 R_GS = 5, 82 R_LDTR = 6, 83 R_TR = 7, 84 } X86Seg; 85 86 /* segment descriptor fields */ 87 #define DESC_G_SHIFT 23 88 #define DESC_G_MASK (1 << DESC_G_SHIFT) 89 #define DESC_B_SHIFT 22 90 #define DESC_B_MASK (1 << DESC_B_SHIFT) 91 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 92 #define DESC_L_MASK (1 << DESC_L_SHIFT) 93 #define DESC_AVL_SHIFT 20 94 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 95 #define DESC_P_SHIFT 15 96 #define DESC_P_MASK (1 << DESC_P_SHIFT) 97 #define DESC_DPL_SHIFT 13 98 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 99 #define DESC_S_SHIFT 12 100 #define DESC_S_MASK (1 << DESC_S_SHIFT) 101 #define DESC_TYPE_SHIFT 8 102 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 103 #define DESC_A_MASK (1 << 8) 104 105 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 106 #define DESC_C_MASK (1 << 10) /* code: conforming */ 107 #define DESC_R_MASK (1 << 9) /* code: readable */ 108 109 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 110 #define DESC_W_MASK (1 << 9) /* data: writable */ 111 112 #define DESC_TSS_BUSY_MASK (1 << 9) 113 114 /* eflags masks */ 115 #define CC_C 0x0001 116 #define CC_P 0x0004 117 #define CC_A 0x0010 118 #define CC_Z 0x0040 119 #define CC_S 0x0080 120 #define CC_O 0x0800 121 122 #define TF_SHIFT 8 123 #define IOPL_SHIFT 12 124 #define VM_SHIFT 17 125 126 #define TF_MASK 0x00000100 127 #define IF_MASK 0x00000200 128 #define DF_MASK 0x00000400 129 #define IOPL_MASK 0x00003000 130 #define NT_MASK 0x00004000 131 #define RF_MASK 0x00010000 132 #define VM_MASK 0x00020000 133 #define AC_MASK 0x00040000 134 #define VIF_MASK 0x00080000 135 #define VIP_MASK 0x00100000 136 #define ID_MASK 0x00200000 137 138 /* hidden flags - used internally by qemu to represent additional cpu 139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 141 positions to ease oring with eflags. */ 142 /* current cpl */ 143 #define HF_CPL_SHIFT 0 144 /* true if hardware interrupts must be disabled for next instruction */ 145 #define HF_INHIBIT_IRQ_SHIFT 3 146 /* 16 or 32 segments */ 147 #define HF_CS32_SHIFT 4 148 #define HF_SS32_SHIFT 5 149 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 150 #define HF_ADDSEG_SHIFT 6 151 /* copy of CR0.PE (protected mode) */ 152 #define HF_PE_SHIFT 7 153 #define HF_TF_SHIFT 8 /* must be same as eflags */ 154 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 155 #define HF_EM_SHIFT 10 156 #define HF_TS_SHIFT 11 157 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 158 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 159 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 160 #define HF_RF_SHIFT 16 /* must be same as eflags */ 161 #define HF_VM_SHIFT 17 /* must be same as eflags */ 162 #define HF_AC_SHIFT 18 /* must be same as eflags */ 163 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 164 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 165 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 166 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 167 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 168 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 169 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 170 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 171 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 172 173 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 174 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 175 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 176 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 177 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 178 #define HF_PE_MASK (1 << HF_PE_SHIFT) 179 #define HF_TF_MASK (1 << HF_TF_SHIFT) 180 #define HF_MP_MASK (1 << HF_MP_SHIFT) 181 #define HF_EM_MASK (1 << HF_EM_SHIFT) 182 #define HF_TS_MASK (1 << HF_TS_SHIFT) 183 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 184 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 185 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 186 #define HF_RF_MASK (1 << HF_RF_SHIFT) 187 #define HF_VM_MASK (1 << HF_VM_SHIFT) 188 #define HF_AC_MASK (1 << HF_AC_SHIFT) 189 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 190 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 191 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 192 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 193 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 194 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 195 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 196 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 197 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 198 199 /* hflags2 */ 200 201 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 202 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 203 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 204 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 205 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 206 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 207 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 208 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 209 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 210 211 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 212 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 213 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 214 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 215 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 216 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 217 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 218 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 219 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 220 221 #define CR0_PE_SHIFT 0 222 #define CR0_MP_SHIFT 1 223 224 #define CR0_PE_MASK (1U << 0) 225 #define CR0_MP_MASK (1U << 1) 226 #define CR0_EM_MASK (1U << 2) 227 #define CR0_TS_MASK (1U << 3) 228 #define CR0_ET_MASK (1U << 4) 229 #define CR0_NE_MASK (1U << 5) 230 #define CR0_WP_MASK (1U << 16) 231 #define CR0_AM_MASK (1U << 18) 232 #define CR0_NW_MASK (1U << 29) 233 #define CR0_CD_MASK (1U << 30) 234 #define CR0_PG_MASK (1U << 31) 235 236 #define CR4_VME_MASK (1U << 0) 237 #define CR4_PVI_MASK (1U << 1) 238 #define CR4_TSD_MASK (1U << 2) 239 #define CR4_DE_MASK (1U << 3) 240 #define CR4_PSE_MASK (1U << 4) 241 #define CR4_PAE_MASK (1U << 5) 242 #define CR4_MCE_MASK (1U << 6) 243 #define CR4_PGE_MASK (1U << 7) 244 #define CR4_PCE_MASK (1U << 8) 245 #define CR4_OSFXSR_SHIFT 9 246 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 247 #define CR4_OSXMMEXCPT_MASK (1U << 10) 248 #define CR4_UMIP_MASK (1U << 11) 249 #define CR4_LA57_MASK (1U << 12) 250 #define CR4_VMXE_MASK (1U << 13) 251 #define CR4_SMXE_MASK (1U << 14) 252 #define CR4_FSGSBASE_MASK (1U << 16) 253 #define CR4_PCIDE_MASK (1U << 17) 254 #define CR4_OSXSAVE_MASK (1U << 18) 255 #define CR4_SMEP_MASK (1U << 20) 256 #define CR4_SMAP_MASK (1U << 21) 257 #define CR4_PKE_MASK (1U << 22) 258 #define CR4_PKS_MASK (1U << 24) 259 260 #define CR4_RESERVED_MASK \ 261 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 262 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 263 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 264 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 265 | CR4_LA57_MASK \ 266 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 267 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK)) 268 269 #define DR6_BD (1 << 13) 270 #define DR6_BS (1 << 14) 271 #define DR6_BT (1 << 15) 272 #define DR6_FIXED_1 0xffff0ff0 273 274 #define DR7_GD (1 << 13) 275 #define DR7_TYPE_SHIFT 16 276 #define DR7_LEN_SHIFT 18 277 #define DR7_FIXED_1 0x00000400 278 #define DR7_GLOBAL_BP_MASK 0xaa 279 #define DR7_LOCAL_BP_MASK 0x55 280 #define DR7_MAX_BP 4 281 #define DR7_TYPE_BP_INST 0x0 282 #define DR7_TYPE_DATA_WR 0x1 283 #define DR7_TYPE_IO_RW 0x2 284 #define DR7_TYPE_DATA_RW 0x3 285 286 #define DR_RESERVED_MASK 0xffffffff00000000ULL 287 288 #define PG_PRESENT_BIT 0 289 #define PG_RW_BIT 1 290 #define PG_USER_BIT 2 291 #define PG_PWT_BIT 3 292 #define PG_PCD_BIT 4 293 #define PG_ACCESSED_BIT 5 294 #define PG_DIRTY_BIT 6 295 #define PG_PSE_BIT 7 296 #define PG_GLOBAL_BIT 8 297 #define PG_PSE_PAT_BIT 12 298 #define PG_PKRU_BIT 59 299 #define PG_NX_BIT 63 300 301 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 302 #define PG_RW_MASK (1 << PG_RW_BIT) 303 #define PG_USER_MASK (1 << PG_USER_BIT) 304 #define PG_PWT_MASK (1 << PG_PWT_BIT) 305 #define PG_PCD_MASK (1 << PG_PCD_BIT) 306 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 307 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 308 #define PG_PSE_MASK (1 << PG_PSE_BIT) 309 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 310 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 311 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 312 #define PG_HI_USER_MASK 0x7ff0000000000000LL 313 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 314 #define PG_NX_MASK (1ULL << PG_NX_BIT) 315 316 #define PG_ERROR_W_BIT 1 317 318 #define PG_ERROR_P_MASK 0x01 319 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 320 #define PG_ERROR_U_MASK 0x04 321 #define PG_ERROR_RSVD_MASK 0x08 322 #define PG_ERROR_I_D_MASK 0x10 323 #define PG_ERROR_PK_MASK 0x20 324 325 #define PG_MODE_PAE (1 << 0) 326 #define PG_MODE_LMA (1 << 1) 327 #define PG_MODE_NXE (1 << 2) 328 #define PG_MODE_PSE (1 << 3) 329 #define PG_MODE_LA57 (1 << 4) 330 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 331 332 /* Bits of CR4 that do not affect the NPT page format. */ 333 #define PG_MODE_WP (1 << 16) 334 #define PG_MODE_PKE (1 << 17) 335 #define PG_MODE_PKS (1 << 18) 336 #define PG_MODE_SMEP (1 << 19) 337 338 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 339 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 340 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 341 342 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 343 #define MCE_BANKS_DEF 10 344 345 #define MCG_CAP_BANKS_MASK 0xff 346 347 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 348 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 349 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 350 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 351 352 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 353 354 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 355 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 356 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 357 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 358 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 359 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 360 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 361 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 362 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 363 364 /* MISC register defines */ 365 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 366 #define MCM_ADDR_LINEAR 1 /* linear address */ 367 #define MCM_ADDR_PHYS 2 /* physical address */ 368 #define MCM_ADDR_MEM 3 /* memory address */ 369 #define MCM_ADDR_GENERIC 7 /* generic */ 370 371 #define MSR_IA32_TSC 0x10 372 #define MSR_IA32_APICBASE 0x1b 373 #define MSR_IA32_APICBASE_BSP (1<<8) 374 #define MSR_IA32_APICBASE_ENABLE (1<<11) 375 #define MSR_IA32_APICBASE_EXTD (1 << 10) 376 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 377 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 378 #define MSR_TSC_ADJUST 0x0000003b 379 #define MSR_IA32_SPEC_CTRL 0x48 380 #define MSR_VIRT_SSBD 0xc001011f 381 #define MSR_IA32_PRED_CMD 0x49 382 #define MSR_IA32_UCODE_REV 0x8b 383 #define MSR_IA32_CORE_CAPABILITY 0xcf 384 385 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 386 #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 387 388 #define MSR_IA32_PERF_CAPABILITIES 0x345 389 #define PERF_CAP_LBR_FMT 0x3f 390 391 #define MSR_IA32_TSX_CTRL 0x122 392 #define MSR_IA32_TSCDEADLINE 0x6e0 393 #define MSR_IA32_PKRS 0x6e1 394 #define MSR_ARCH_LBR_CTL 0x000014ce 395 #define MSR_ARCH_LBR_DEPTH 0x000014cf 396 #define MSR_ARCH_LBR_FROM_0 0x00001500 397 #define MSR_ARCH_LBR_TO_0 0x00001600 398 #define MSR_ARCH_LBR_INFO_0 0x00001200 399 400 #define FEATURE_CONTROL_LOCKED (1<<0) 401 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 402 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 403 #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 404 #define FEATURE_CONTROL_SGX (1ULL << 18) 405 #define FEATURE_CONTROL_LMCE (1<<20) 406 407 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 408 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 409 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 410 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 411 412 #define MSR_P6_PERFCTR0 0xc1 413 414 #define MSR_IA32_SMBASE 0x9e 415 #define MSR_SMI_COUNT 0x34 416 #define MSR_CORE_THREAD_COUNT 0x35 417 #define MSR_MTRRcap 0xfe 418 #define MSR_MTRRcap_VCNT 8 419 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 420 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 421 422 #define MSR_IA32_SYSENTER_CS 0x174 423 #define MSR_IA32_SYSENTER_ESP 0x175 424 #define MSR_IA32_SYSENTER_EIP 0x176 425 426 #define MSR_MCG_CAP 0x179 427 #define MSR_MCG_STATUS 0x17a 428 #define MSR_MCG_CTL 0x17b 429 #define MSR_MCG_EXT_CTL 0x4d0 430 431 #define MSR_P6_EVNTSEL0 0x186 432 433 #define MSR_IA32_PERF_STATUS 0x198 434 435 #define MSR_IA32_MISC_ENABLE 0x1a0 436 /* Indicates good rep/movs microcode on some processors: */ 437 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 438 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 439 440 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 441 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 442 443 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 444 445 #define MSR_MTRRfix64K_00000 0x250 446 #define MSR_MTRRfix16K_80000 0x258 447 #define MSR_MTRRfix16K_A0000 0x259 448 #define MSR_MTRRfix4K_C0000 0x268 449 #define MSR_MTRRfix4K_C8000 0x269 450 #define MSR_MTRRfix4K_D0000 0x26a 451 #define MSR_MTRRfix4K_D8000 0x26b 452 #define MSR_MTRRfix4K_E0000 0x26c 453 #define MSR_MTRRfix4K_E8000 0x26d 454 #define MSR_MTRRfix4K_F0000 0x26e 455 #define MSR_MTRRfix4K_F8000 0x26f 456 457 #define MSR_PAT 0x277 458 459 #define MSR_MTRRdefType 0x2ff 460 461 #define MSR_CORE_PERF_FIXED_CTR0 0x309 462 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 463 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 464 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 465 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 466 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 467 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 468 469 #define MSR_MC0_CTL 0x400 470 #define MSR_MC0_STATUS 0x401 471 #define MSR_MC0_ADDR 0x402 472 #define MSR_MC0_MISC 0x403 473 474 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 475 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 476 #define MSR_IA32_RTIT_CTL 0x570 477 #define MSR_IA32_RTIT_STATUS 0x571 478 #define MSR_IA32_RTIT_CR3_MATCH 0x572 479 #define MSR_IA32_RTIT_ADDR0_A 0x580 480 #define MSR_IA32_RTIT_ADDR0_B 0x581 481 #define MSR_IA32_RTIT_ADDR1_A 0x582 482 #define MSR_IA32_RTIT_ADDR1_B 0x583 483 #define MSR_IA32_RTIT_ADDR2_A 0x584 484 #define MSR_IA32_RTIT_ADDR2_B 0x585 485 #define MSR_IA32_RTIT_ADDR3_A 0x586 486 #define MSR_IA32_RTIT_ADDR3_B 0x587 487 #define MAX_RTIT_ADDRS 8 488 489 #define MSR_EFER 0xc0000080 490 491 #define MSR_EFER_SCE (1 << 0) 492 #define MSR_EFER_LME (1 << 8) 493 #define MSR_EFER_LMA (1 << 10) 494 #define MSR_EFER_NXE (1 << 11) 495 #define MSR_EFER_SVME (1 << 12) 496 #define MSR_EFER_FFXSR (1 << 14) 497 498 #define MSR_EFER_RESERVED\ 499 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 500 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 501 | MSR_EFER_FFXSR)) 502 503 #define MSR_STAR 0xc0000081 504 #define MSR_LSTAR 0xc0000082 505 #define MSR_CSTAR 0xc0000083 506 #define MSR_FMASK 0xc0000084 507 #define MSR_FSBASE 0xc0000100 508 #define MSR_GSBASE 0xc0000101 509 #define MSR_KERNELGSBASE 0xc0000102 510 #define MSR_TSC_AUX 0xc0000103 511 #define MSR_AMD64_TSC_RATIO 0xc0000104 512 513 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 514 515 #define MSR_VM_HSAVE_PA 0xc0010117 516 517 #define MSR_IA32_XFD 0x000001c4 518 #define MSR_IA32_XFD_ERR 0x000001c5 519 520 #define MSR_IA32_BNDCFGS 0x00000d90 521 #define MSR_IA32_XSS 0x00000da0 522 #define MSR_IA32_UMWAIT_CONTROL 0xe1 523 524 #define MSR_IA32_VMX_BASIC 0x00000480 525 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 526 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 527 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 528 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 529 #define MSR_IA32_VMX_MISC 0x00000485 530 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 531 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 532 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 533 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 534 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 535 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 536 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 537 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 538 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 539 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 540 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 541 #define MSR_IA32_VMX_VMFUNC 0x00000491 542 543 #define XSTATE_FP_BIT 0 544 #define XSTATE_SSE_BIT 1 545 #define XSTATE_YMM_BIT 2 546 #define XSTATE_BNDREGS_BIT 3 547 #define XSTATE_BNDCSR_BIT 4 548 #define XSTATE_OPMASK_BIT 5 549 #define XSTATE_ZMM_Hi256_BIT 6 550 #define XSTATE_Hi16_ZMM_BIT 7 551 #define XSTATE_PKRU_BIT 9 552 #define XSTATE_ARCH_LBR_BIT 15 553 #define XSTATE_XTILE_CFG_BIT 17 554 #define XSTATE_XTILE_DATA_BIT 18 555 556 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 557 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 558 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 559 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 560 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 561 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 562 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 563 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 564 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 565 #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 566 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 567 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 568 569 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 570 571 #define ESA_FEATURE_ALIGN64_BIT 1 572 #define ESA_FEATURE_XFD_BIT 2 573 574 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 575 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 576 577 578 /* CPUID feature bits available in XCR0 */ 579 #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 580 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 581 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 582 XSTATE_ZMM_Hi256_MASK | \ 583 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 584 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 585 586 /* CPUID feature words */ 587 typedef enum FeatureWord { 588 FEAT_1_EDX, /* CPUID[1].EDX */ 589 FEAT_1_ECX, /* CPUID[1].ECX */ 590 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 591 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 592 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 593 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 594 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 595 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 596 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 597 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 598 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 599 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 600 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 601 FEAT_SVM, /* CPUID[8000_000A].EDX */ 602 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 603 FEAT_6_EAX, /* CPUID[6].EAX */ 604 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 605 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 606 FEAT_ARCH_CAPABILITIES, 607 FEAT_CORE_CAPABILITY, 608 FEAT_PERF_CAPABILITIES, 609 FEAT_VMX_PROCBASED_CTLS, 610 FEAT_VMX_SECONDARY_CTLS, 611 FEAT_VMX_PINBASED_CTLS, 612 FEAT_VMX_EXIT_CTLS, 613 FEAT_VMX_ENTRY_CTLS, 614 FEAT_VMX_MISC, 615 FEAT_VMX_EPT_VPID_CAPS, 616 FEAT_VMX_BASIC, 617 FEAT_VMX_VMFUNC, 618 FEAT_14_0_ECX, 619 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 620 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 621 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 622 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 623 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 624 FEATURE_WORDS, 625 } FeatureWord; 626 627 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 628 uint64_t x86_cpu_get_supported_feature_word(FeatureWord w, 629 bool migratable_only); 630 631 /* cpuid_features bits */ 632 #define CPUID_FP87 (1U << 0) 633 #define CPUID_VME (1U << 1) 634 #define CPUID_DE (1U << 2) 635 #define CPUID_PSE (1U << 3) 636 #define CPUID_TSC (1U << 4) 637 #define CPUID_MSR (1U << 5) 638 #define CPUID_PAE (1U << 6) 639 #define CPUID_MCE (1U << 7) 640 #define CPUID_CX8 (1U << 8) 641 #define CPUID_APIC (1U << 9) 642 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 643 #define CPUID_MTRR (1U << 12) 644 #define CPUID_PGE (1U << 13) 645 #define CPUID_MCA (1U << 14) 646 #define CPUID_CMOV (1U << 15) 647 #define CPUID_PAT (1U << 16) 648 #define CPUID_PSE36 (1U << 17) 649 #define CPUID_PN (1U << 18) 650 #define CPUID_CLFLUSH (1U << 19) 651 #define CPUID_DTS (1U << 21) 652 #define CPUID_ACPI (1U << 22) 653 #define CPUID_MMX (1U << 23) 654 #define CPUID_FXSR (1U << 24) 655 #define CPUID_SSE (1U << 25) 656 #define CPUID_SSE2 (1U << 26) 657 #define CPUID_SS (1U << 27) 658 #define CPUID_HT (1U << 28) 659 #define CPUID_TM (1U << 29) 660 #define CPUID_IA64 (1U << 30) 661 #define CPUID_PBE (1U << 31) 662 663 #define CPUID_EXT_SSE3 (1U << 0) 664 #define CPUID_EXT_PCLMULQDQ (1U << 1) 665 #define CPUID_EXT_DTES64 (1U << 2) 666 #define CPUID_EXT_MONITOR (1U << 3) 667 #define CPUID_EXT_DSCPL (1U << 4) 668 #define CPUID_EXT_VMX (1U << 5) 669 #define CPUID_EXT_SMX (1U << 6) 670 #define CPUID_EXT_EST (1U << 7) 671 #define CPUID_EXT_TM2 (1U << 8) 672 #define CPUID_EXT_SSSE3 (1U << 9) 673 #define CPUID_EXT_CID (1U << 10) 674 #define CPUID_EXT_FMA (1U << 12) 675 #define CPUID_EXT_CX16 (1U << 13) 676 #define CPUID_EXT_XTPR (1U << 14) 677 #define CPUID_EXT_PDCM (1U << 15) 678 #define CPUID_EXT_PCID (1U << 17) 679 #define CPUID_EXT_DCA (1U << 18) 680 #define CPUID_EXT_SSE41 (1U << 19) 681 #define CPUID_EXT_SSE42 (1U << 20) 682 #define CPUID_EXT_X2APIC (1U << 21) 683 #define CPUID_EXT_MOVBE (1U << 22) 684 #define CPUID_EXT_POPCNT (1U << 23) 685 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 686 #define CPUID_EXT_AES (1U << 25) 687 #define CPUID_EXT_XSAVE (1U << 26) 688 #define CPUID_EXT_OSXSAVE (1U << 27) 689 #define CPUID_EXT_AVX (1U << 28) 690 #define CPUID_EXT_F16C (1U << 29) 691 #define CPUID_EXT_RDRAND (1U << 30) 692 #define CPUID_EXT_HYPERVISOR (1U << 31) 693 694 #define CPUID_EXT2_FPU (1U << 0) 695 #define CPUID_EXT2_VME (1U << 1) 696 #define CPUID_EXT2_DE (1U << 2) 697 #define CPUID_EXT2_PSE (1U << 3) 698 #define CPUID_EXT2_TSC (1U << 4) 699 #define CPUID_EXT2_MSR (1U << 5) 700 #define CPUID_EXT2_PAE (1U << 6) 701 #define CPUID_EXT2_MCE (1U << 7) 702 #define CPUID_EXT2_CX8 (1U << 8) 703 #define CPUID_EXT2_APIC (1U << 9) 704 #define CPUID_EXT2_SYSCALL (1U << 11) 705 #define CPUID_EXT2_MTRR (1U << 12) 706 #define CPUID_EXT2_PGE (1U << 13) 707 #define CPUID_EXT2_MCA (1U << 14) 708 #define CPUID_EXT2_CMOV (1U << 15) 709 #define CPUID_EXT2_PAT (1U << 16) 710 #define CPUID_EXT2_PSE36 (1U << 17) 711 #define CPUID_EXT2_MP (1U << 19) 712 #define CPUID_EXT2_NX (1U << 20) 713 #define CPUID_EXT2_MMXEXT (1U << 22) 714 #define CPUID_EXT2_MMX (1U << 23) 715 #define CPUID_EXT2_FXSR (1U << 24) 716 #define CPUID_EXT2_FFXSR (1U << 25) 717 #define CPUID_EXT2_PDPE1GB (1U << 26) 718 #define CPUID_EXT2_RDTSCP (1U << 27) 719 #define CPUID_EXT2_LM (1U << 29) 720 #define CPUID_EXT2_3DNOWEXT (1U << 30) 721 #define CPUID_EXT2_3DNOW (1U << 31) 722 723 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 724 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 725 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 726 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 727 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 728 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 729 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 730 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 731 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 732 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 733 734 #define CPUID_EXT3_LAHF_LM (1U << 0) 735 #define CPUID_EXT3_CMP_LEG (1U << 1) 736 #define CPUID_EXT3_SVM (1U << 2) 737 #define CPUID_EXT3_EXTAPIC (1U << 3) 738 #define CPUID_EXT3_CR8LEG (1U << 4) 739 #define CPUID_EXT3_ABM (1U << 5) 740 #define CPUID_EXT3_SSE4A (1U << 6) 741 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 742 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 743 #define CPUID_EXT3_OSVW (1U << 9) 744 #define CPUID_EXT3_IBS (1U << 10) 745 #define CPUID_EXT3_XOP (1U << 11) 746 #define CPUID_EXT3_SKINIT (1U << 12) 747 #define CPUID_EXT3_WDT (1U << 13) 748 #define CPUID_EXT3_LWP (1U << 15) 749 #define CPUID_EXT3_FMA4 (1U << 16) 750 #define CPUID_EXT3_TCE (1U << 17) 751 #define CPUID_EXT3_NODEID (1U << 19) 752 #define CPUID_EXT3_TBM (1U << 21) 753 #define CPUID_EXT3_TOPOEXT (1U << 22) 754 #define CPUID_EXT3_PERFCORE (1U << 23) 755 #define CPUID_EXT3_PERFNB (1U << 24) 756 757 #define CPUID_SVM_NPT (1U << 0) 758 #define CPUID_SVM_LBRV (1U << 1) 759 #define CPUID_SVM_SVMLOCK (1U << 2) 760 #define CPUID_SVM_NRIPSAVE (1U << 3) 761 #define CPUID_SVM_TSCSCALE (1U << 4) 762 #define CPUID_SVM_VMCBCLEAN (1U << 5) 763 #define CPUID_SVM_FLUSHASID (1U << 6) 764 #define CPUID_SVM_DECODEASSIST (1U << 7) 765 #define CPUID_SVM_PAUSEFILTER (1U << 10) 766 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 767 #define CPUID_SVM_AVIC (1U << 13) 768 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 769 #define CPUID_SVM_VGIF (1U << 16) 770 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 771 772 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 773 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 774 /* Support SGX */ 775 #define CPUID_7_0_EBX_SGX (1U << 2) 776 /* 1st Group of Advanced Bit Manipulation Extensions */ 777 #define CPUID_7_0_EBX_BMI1 (1U << 3) 778 /* Hardware Lock Elision */ 779 #define CPUID_7_0_EBX_HLE (1U << 4) 780 /* Intel Advanced Vector Extensions 2 */ 781 #define CPUID_7_0_EBX_AVX2 (1U << 5) 782 /* Supervisor-mode Execution Prevention */ 783 #define CPUID_7_0_EBX_SMEP (1U << 7) 784 /* 2nd Group of Advanced Bit Manipulation Extensions */ 785 #define CPUID_7_0_EBX_BMI2 (1U << 8) 786 /* Enhanced REP MOVSB/STOSB */ 787 #define CPUID_7_0_EBX_ERMS (1U << 9) 788 /* Invalidate Process-Context Identifier */ 789 #define CPUID_7_0_EBX_INVPCID (1U << 10) 790 /* Restricted Transactional Memory */ 791 #define CPUID_7_0_EBX_RTM (1U << 11) 792 /* Memory Protection Extension */ 793 #define CPUID_7_0_EBX_MPX (1U << 14) 794 /* AVX-512 Foundation */ 795 #define CPUID_7_0_EBX_AVX512F (1U << 16) 796 /* AVX-512 Doubleword & Quadword Instruction */ 797 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 798 /* Read Random SEED */ 799 #define CPUID_7_0_EBX_RDSEED (1U << 18) 800 /* ADCX and ADOX instructions */ 801 #define CPUID_7_0_EBX_ADX (1U << 19) 802 /* Supervisor Mode Access Prevention */ 803 #define CPUID_7_0_EBX_SMAP (1U << 20) 804 /* AVX-512 Integer Fused Multiply Add */ 805 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 806 /* Persistent Commit */ 807 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) 808 /* Flush a Cache Line Optimized */ 809 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 810 /* Cache Line Write Back */ 811 #define CPUID_7_0_EBX_CLWB (1U << 24) 812 /* Intel Processor Trace */ 813 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 814 /* AVX-512 Prefetch */ 815 #define CPUID_7_0_EBX_AVX512PF (1U << 26) 816 /* AVX-512 Exponential and Reciprocal */ 817 #define CPUID_7_0_EBX_AVX512ER (1U << 27) 818 /* AVX-512 Conflict Detection */ 819 #define CPUID_7_0_EBX_AVX512CD (1U << 28) 820 /* SHA1/SHA256 Instruction Extensions */ 821 #define CPUID_7_0_EBX_SHA_NI (1U << 29) 822 /* AVX-512 Byte and Word Instructions */ 823 #define CPUID_7_0_EBX_AVX512BW (1U << 30) 824 /* AVX-512 Vector Length Extensions */ 825 #define CPUID_7_0_EBX_AVX512VL (1U << 31) 826 827 /* AVX-512 Vector Byte Manipulation Instruction */ 828 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 829 /* User-Mode Instruction Prevention */ 830 #define CPUID_7_0_ECX_UMIP (1U << 2) 831 /* Protection Keys for User-mode Pages */ 832 #define CPUID_7_0_ECX_PKU (1U << 3) 833 /* OS Enable Protection Keys */ 834 #define CPUID_7_0_ECX_OSPKE (1U << 4) 835 /* UMONITOR/UMWAIT/TPAUSE Instructions */ 836 #define CPUID_7_0_ECX_WAITPKG (1U << 5) 837 /* Additional AVX-512 Vector Byte Manipulation Instruction */ 838 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 839 /* Galois Field New Instructions */ 840 #define CPUID_7_0_ECX_GFNI (1U << 8) 841 /* Vector AES Instructions */ 842 #define CPUID_7_0_ECX_VAES (1U << 9) 843 /* Carry-Less Multiplication Quadword */ 844 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 845 /* Vector Neural Network Instructions */ 846 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 847 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 848 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 849 /* POPCNT for vectors of DW/QW */ 850 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 851 /* 5-level Page Tables */ 852 #define CPUID_7_0_ECX_LA57 (1U << 16) 853 /* Read Processor ID */ 854 #define CPUID_7_0_ECX_RDPID (1U << 22) 855 /* Bus Lock Debug Exception */ 856 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 857 /* Cache Line Demote Instruction */ 858 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 859 /* Move Doubleword as Direct Store Instruction */ 860 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 861 /* Move 64 Bytes as Direct Store Instruction */ 862 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 863 /* Support SGX Launch Control */ 864 #define CPUID_7_0_ECX_SGX_LC (1U << 30) 865 /* Protection Keys for Supervisor-mode Pages */ 866 #define CPUID_7_0_ECX_PKS (1U << 31) 867 868 /* AVX512 Neural Network Instructions */ 869 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 870 /* AVX512 Multiply Accumulation Single Precision */ 871 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 872 /* Fast Short Rep Mov */ 873 #define CPUID_7_0_EDX_FSRM (1U << 4) 874 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 875 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 876 /* SERIALIZE instruction */ 877 #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 878 /* TSX Suspend Load Address Tracking instruction */ 879 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 880 /* Architectural LBRs */ 881 #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 882 /* AVX512_FP16 instruction */ 883 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 884 /* AMX tile (two-dimensional register) */ 885 #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 886 /* Speculation Control */ 887 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 888 /* Single Thread Indirect Branch Predictors */ 889 #define CPUID_7_0_EDX_STIBP (1U << 27) 890 /* Arch Capabilities */ 891 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 892 /* Core Capability */ 893 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 894 /* Speculative Store Bypass Disable */ 895 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 896 897 /* AVX VNNI Instruction */ 898 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 899 /* AVX512 BFloat16 Instruction */ 900 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 901 /* XFD Extend Feature Disabled */ 902 #define CPUID_D_1_EAX_XFD (1U << 4) 903 904 /* Packets which contain IP payload have LIP values */ 905 #define CPUID_14_0_ECX_LIP (1U << 31) 906 907 /* CLZERO instruction */ 908 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 909 /* Always save/restore FP error pointers */ 910 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 911 /* Write back and do not invalidate cache */ 912 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 913 /* Indirect Branch Prediction Barrier */ 914 #define CPUID_8000_0008_EBX_IBPB (1U << 12) 915 /* Indirect Branch Restricted Speculation */ 916 #define CPUID_8000_0008_EBX_IBRS (1U << 14) 917 /* Single Thread Indirect Branch Predictors */ 918 #define CPUID_8000_0008_EBX_STIBP (1U << 15) 919 /* Speculative Store Bypass Disable */ 920 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 921 922 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 923 #define CPUID_XSAVE_XSAVEC (1U << 1) 924 #define CPUID_XSAVE_XGETBV1 (1U << 2) 925 #define CPUID_XSAVE_XSAVES (1U << 3) 926 927 #define CPUID_6_EAX_ARAT (1U << 2) 928 929 /* CPUID[0x80000007].EDX flags: */ 930 #define CPUID_APM_INVTSC (1U << 8) 931 932 #define CPUID_VENDOR_SZ 12 933 934 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 935 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 936 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 937 #define CPUID_VENDOR_INTEL "GenuineIntel" 938 939 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 940 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 941 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 942 #define CPUID_VENDOR_AMD "AuthenticAMD" 943 944 #define CPUID_VENDOR_VIA "CentaurHauls" 945 946 #define CPUID_VENDOR_HYGON "HygonGenuine" 947 948 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 949 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 950 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 951 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 952 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 953 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 954 955 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 956 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 957 958 /* CPUID[0xB].ECX level types */ 959 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 960 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 961 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 962 #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8) 963 964 /* MSR Feature Bits */ 965 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 966 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 967 #define MSR_ARCH_CAP_RSBA (1U << 2) 968 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 969 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 970 #define MSR_ARCH_CAP_MDS_NO (1U << 5) 971 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 972 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 973 #define MSR_ARCH_CAP_TAA_NO (1U << 8) 974 975 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 976 977 /* VMX MSR features */ 978 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 979 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 980 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 981 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 982 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 983 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 984 985 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 986 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 987 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 988 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 989 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 990 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 991 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 992 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 993 994 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 995 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 996 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 997 #define MSR_VMX_EPT_UC (1ULL << 8) 998 #define MSR_VMX_EPT_WB (1ULL << 14) 999 #define MSR_VMX_EPT_2MB (1ULL << 16) 1000 #define MSR_VMX_EPT_1GB (1ULL << 17) 1001 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1002 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1003 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1004 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1005 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1006 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1007 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1008 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1009 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1010 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1011 1012 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1013 1014 1015 /* VMX controls */ 1016 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1017 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1018 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1019 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1020 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1021 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1022 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1023 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1024 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1025 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1026 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1027 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1028 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1029 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1030 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1031 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1032 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1033 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1034 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1035 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1036 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1037 1038 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1039 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1040 #define VMX_SECONDARY_EXEC_DESC 0x00000004 1041 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1042 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1043 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1044 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1045 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1046 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1047 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1048 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1049 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1050 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1051 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1052 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1053 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1054 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1055 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1056 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 1057 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 1058 1059 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1060 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1061 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1062 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1063 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1064 1065 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1066 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1067 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1068 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1069 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1070 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1071 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1072 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1073 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1074 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1075 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1076 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 1077 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1078 1079 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1080 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1081 #define VMX_VM_ENTRY_SMM 0x00000400 1082 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1083 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1084 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1085 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1086 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1087 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1088 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 1089 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1090 1091 /* Supported Hyper-V Enlightenments */ 1092 #define HYPERV_FEAT_RELAXED 0 1093 #define HYPERV_FEAT_VAPIC 1 1094 #define HYPERV_FEAT_TIME 2 1095 #define HYPERV_FEAT_CRASH 3 1096 #define HYPERV_FEAT_RESET 4 1097 #define HYPERV_FEAT_VPINDEX 5 1098 #define HYPERV_FEAT_RUNTIME 6 1099 #define HYPERV_FEAT_SYNIC 7 1100 #define HYPERV_FEAT_STIMER 8 1101 #define HYPERV_FEAT_FREQUENCIES 9 1102 #define HYPERV_FEAT_REENLIGHTENMENT 10 1103 #define HYPERV_FEAT_TLBFLUSH 11 1104 #define HYPERV_FEAT_EVMCS 12 1105 #define HYPERV_FEAT_IPI 13 1106 #define HYPERV_FEAT_STIMER_DIRECT 14 1107 #define HYPERV_FEAT_AVIC 15 1108 #define HYPERV_FEAT_SYNDBG 16 1109 1110 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1111 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1112 #endif 1113 1114 #define EXCP00_DIVZ 0 1115 #define EXCP01_DB 1 1116 #define EXCP02_NMI 2 1117 #define EXCP03_INT3 3 1118 #define EXCP04_INTO 4 1119 #define EXCP05_BOUND 5 1120 #define EXCP06_ILLOP 6 1121 #define EXCP07_PREX 7 1122 #define EXCP08_DBLE 8 1123 #define EXCP09_XERR 9 1124 #define EXCP0A_TSS 10 1125 #define EXCP0B_NOSEG 11 1126 #define EXCP0C_STACK 12 1127 #define EXCP0D_GPF 13 1128 #define EXCP0E_PAGE 14 1129 #define EXCP10_COPR 16 1130 #define EXCP11_ALGN 17 1131 #define EXCP12_MCHK 18 1132 1133 #define EXCP_VMEXIT 0x100 /* only for system emulation */ 1134 #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1135 #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1136 1137 /* i386-specific interrupt pending bits. */ 1138 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1139 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1140 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1141 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1142 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1143 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1144 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1145 1146 /* Use a clearer name for this. */ 1147 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1148 1149 /* Instead of computing the condition codes after each x86 instruction, 1150 * QEMU just stores one operand (called CC_SRC), the result 1151 * (called CC_DST) and the type of operation (called CC_OP). When the 1152 * condition codes are needed, the condition codes can be calculated 1153 * using this information. Condition codes are not generated if they 1154 * are only needed for conditional branches. 1155 */ 1156 typedef enum { 1157 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1158 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 1159 1160 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 1161 CC_OP_MULW, 1162 CC_OP_MULL, 1163 CC_OP_MULQ, 1164 1165 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1166 CC_OP_ADDW, 1167 CC_OP_ADDL, 1168 CC_OP_ADDQ, 1169 1170 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1171 CC_OP_ADCW, 1172 CC_OP_ADCL, 1173 CC_OP_ADCQ, 1174 1175 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1176 CC_OP_SUBW, 1177 CC_OP_SUBL, 1178 CC_OP_SUBQ, 1179 1180 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1181 CC_OP_SBBW, 1182 CC_OP_SBBL, 1183 CC_OP_SBBQ, 1184 1185 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1186 CC_OP_LOGICW, 1187 CC_OP_LOGICL, 1188 CC_OP_LOGICQ, 1189 1190 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1191 CC_OP_INCW, 1192 CC_OP_INCL, 1193 CC_OP_INCQ, 1194 1195 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1196 CC_OP_DECW, 1197 CC_OP_DECL, 1198 CC_OP_DECQ, 1199 1200 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1201 CC_OP_SHLW, 1202 CC_OP_SHLL, 1203 CC_OP_SHLQ, 1204 1205 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1206 CC_OP_SARW, 1207 CC_OP_SARL, 1208 CC_OP_SARQ, 1209 1210 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1211 CC_OP_BMILGW, 1212 CC_OP_BMILGL, 1213 CC_OP_BMILGQ, 1214 1215 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 1216 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 1217 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1218 1219 CC_OP_CLR, /* Z set, all other flags clear. */ 1220 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 1221 1222 CC_OP_NB, 1223 } CCOp; 1224 1225 typedef struct SegmentCache { 1226 uint32_t selector; 1227 target_ulong base; 1228 uint32_t limit; 1229 uint32_t flags; 1230 } SegmentCache; 1231 1232 #define MMREG_UNION(n, bits) \ 1233 union n { \ 1234 uint8_t _b_##n[(bits)/8]; \ 1235 uint16_t _w_##n[(bits)/16]; \ 1236 uint32_t _l_##n[(bits)/32]; \ 1237 uint64_t _q_##n[(bits)/64]; \ 1238 float32 _s_##n[(bits)/32]; \ 1239 float64 _d_##n[(bits)/64]; \ 1240 } 1241 1242 typedef MMREG_UNION(ZMMReg, 512) ZMMReg; 1243 typedef MMREG_UNION(MMXReg, 64) MMXReg; 1244 1245 typedef struct BNDReg { 1246 uint64_t lb; 1247 uint64_t ub; 1248 } BNDReg; 1249 1250 typedef struct BNDCSReg { 1251 uint64_t cfgu; 1252 uint64_t sts; 1253 } BNDCSReg; 1254 1255 #define BNDCFG_ENABLE 1ULL 1256 #define BNDCFG_BNDPRESERVE 2ULL 1257 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1258 1259 #if HOST_BIG_ENDIAN 1260 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1261 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1262 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1263 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1264 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1265 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1266 1267 #define MMX_B(n) _b_MMXReg[7 - (n)] 1268 #define MMX_W(n) _w_MMXReg[3 - (n)] 1269 #define MMX_L(n) _l_MMXReg[1 - (n)] 1270 #define MMX_S(n) _s_MMXReg[1 - (n)] 1271 #else 1272 #define ZMM_B(n) _b_ZMMReg[n] 1273 #define ZMM_W(n) _w_ZMMReg[n] 1274 #define ZMM_L(n) _l_ZMMReg[n] 1275 #define ZMM_S(n) _s_ZMMReg[n] 1276 #define ZMM_Q(n) _q_ZMMReg[n] 1277 #define ZMM_D(n) _d_ZMMReg[n] 1278 1279 #define MMX_B(n) _b_MMXReg[n] 1280 #define MMX_W(n) _w_MMXReg[n] 1281 #define MMX_L(n) _l_MMXReg[n] 1282 #define MMX_S(n) _s_MMXReg[n] 1283 #endif 1284 #define MMX_Q(n) _q_MMXReg[n] 1285 1286 typedef union { 1287 floatx80 d __attribute__((aligned(16))); 1288 MMXReg mmx; 1289 } FPReg; 1290 1291 typedef struct { 1292 uint64_t base; 1293 uint64_t mask; 1294 } MTRRVar; 1295 1296 #define CPU_NB_REGS64 16 1297 #define CPU_NB_REGS32 8 1298 1299 #ifdef TARGET_X86_64 1300 #define CPU_NB_REGS CPU_NB_REGS64 1301 #else 1302 #define CPU_NB_REGS CPU_NB_REGS32 1303 #endif 1304 1305 #define MAX_FIXED_COUNTERS 3 1306 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1307 1308 #define TARGET_INSN_START_EXTRA_WORDS 1 1309 1310 #define NB_OPMASK_REGS 8 1311 1312 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1313 * that APIC ID hasn't been set yet 1314 */ 1315 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1316 1317 typedef union X86LegacyXSaveArea { 1318 struct { 1319 uint16_t fcw; 1320 uint16_t fsw; 1321 uint8_t ftw; 1322 uint8_t reserved; 1323 uint16_t fpop; 1324 uint64_t fpip; 1325 uint64_t fpdp; 1326 uint32_t mxcsr; 1327 uint32_t mxcsr_mask; 1328 FPReg fpregs[8]; 1329 uint8_t xmm_regs[16][16]; 1330 }; 1331 uint8_t data[512]; 1332 } X86LegacyXSaveArea; 1333 1334 typedef struct X86XSaveHeader { 1335 uint64_t xstate_bv; 1336 uint64_t xcomp_bv; 1337 uint64_t reserve0; 1338 uint8_t reserved[40]; 1339 } X86XSaveHeader; 1340 1341 /* Ext. save area 2: AVX State */ 1342 typedef struct XSaveAVX { 1343 uint8_t ymmh[16][16]; 1344 } XSaveAVX; 1345 1346 /* Ext. save area 3: BNDREG */ 1347 typedef struct XSaveBNDREG { 1348 BNDReg bnd_regs[4]; 1349 } XSaveBNDREG; 1350 1351 /* Ext. save area 4: BNDCSR */ 1352 typedef union XSaveBNDCSR { 1353 BNDCSReg bndcsr; 1354 uint8_t data[64]; 1355 } XSaveBNDCSR; 1356 1357 /* Ext. save area 5: Opmask */ 1358 typedef struct XSaveOpmask { 1359 uint64_t opmask_regs[NB_OPMASK_REGS]; 1360 } XSaveOpmask; 1361 1362 /* Ext. save area 6: ZMM_Hi256 */ 1363 typedef struct XSaveZMM_Hi256 { 1364 uint8_t zmm_hi256[16][32]; 1365 } XSaveZMM_Hi256; 1366 1367 /* Ext. save area 7: Hi16_ZMM */ 1368 typedef struct XSaveHi16_ZMM { 1369 uint8_t hi16_zmm[16][64]; 1370 } XSaveHi16_ZMM; 1371 1372 /* Ext. save area 9: PKRU state */ 1373 typedef struct XSavePKRU { 1374 uint32_t pkru; 1375 uint32_t padding; 1376 } XSavePKRU; 1377 1378 /* Ext. save area 17: AMX XTILECFG state */ 1379 typedef struct XSaveXTILECFG { 1380 uint8_t xtilecfg[64]; 1381 } XSaveXTILECFG; 1382 1383 /* Ext. save area 18: AMX XTILEDATA state */ 1384 typedef struct XSaveXTILEDATA { 1385 uint8_t xtiledata[8][1024]; 1386 } XSaveXTILEDATA; 1387 1388 typedef struct { 1389 uint64_t from; 1390 uint64_t to; 1391 uint64_t info; 1392 } LBREntry; 1393 1394 #define ARCH_LBR_NR_ENTRIES 32 1395 1396 /* Ext. save area 19: Supervisor mode Arch LBR state */ 1397 typedef struct XSavesArchLBR { 1398 uint64_t lbr_ctl; 1399 uint64_t lbr_depth; 1400 uint64_t ler_from; 1401 uint64_t ler_to; 1402 uint64_t ler_info; 1403 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1404 } XSavesArchLBR; 1405 1406 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1407 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1408 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1409 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1410 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1411 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1412 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1413 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 1414 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 1415 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1416 1417 typedef struct ExtSaveArea { 1418 uint32_t feature, bits; 1419 uint32_t offset, size; 1420 uint32_t ecx; 1421 } ExtSaveArea; 1422 1423 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 1424 1425 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 1426 1427 typedef enum TPRAccess { 1428 TPR_ACCESS_READ, 1429 TPR_ACCESS_WRITE, 1430 } TPRAccess; 1431 1432 /* Cache information data structures: */ 1433 1434 enum CacheType { 1435 DATA_CACHE, 1436 INSTRUCTION_CACHE, 1437 UNIFIED_CACHE 1438 }; 1439 1440 typedef struct CPUCacheInfo { 1441 enum CacheType type; 1442 uint8_t level; 1443 /* Size in bytes */ 1444 uint32_t size; 1445 /* Line size, in bytes */ 1446 uint16_t line_size; 1447 /* 1448 * Associativity. 1449 * Note: representation of fully-associative caches is not implemented 1450 */ 1451 uint8_t associativity; 1452 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1453 uint8_t partitions; 1454 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1455 uint32_t sets; 1456 /* 1457 * Lines per tag. 1458 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1459 * (Is this synonym to @partitions?) 1460 */ 1461 uint8_t lines_per_tag; 1462 1463 /* Self-initializing cache */ 1464 bool self_init; 1465 /* 1466 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1467 * non-originating threads sharing this cache. 1468 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1469 */ 1470 bool no_invd_sharing; 1471 /* 1472 * Cache is inclusive of lower cache levels. 1473 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1474 */ 1475 bool inclusive; 1476 /* 1477 * A complex function is used to index the cache, potentially using all 1478 * address bits. CPUID[4].EDX[bit 2]. 1479 */ 1480 bool complex_indexing; 1481 } CPUCacheInfo; 1482 1483 1484 typedef struct CPUCaches { 1485 CPUCacheInfo *l1d_cache; 1486 CPUCacheInfo *l1i_cache; 1487 CPUCacheInfo *l2_cache; 1488 CPUCacheInfo *l3_cache; 1489 } CPUCaches; 1490 1491 typedef struct HVFX86LazyFlags { 1492 target_ulong result; 1493 target_ulong auxbits; 1494 } HVFX86LazyFlags; 1495 1496 typedef struct CPUArchState { 1497 /* standard registers */ 1498 target_ulong regs[CPU_NB_REGS]; 1499 target_ulong eip; 1500 target_ulong eflags; /* eflags register. During CPU emulation, CC 1501 flags and DF are set to zero because they are 1502 stored elsewhere */ 1503 1504 /* emulator internal eflags handling */ 1505 target_ulong cc_dst; 1506 target_ulong cc_src; 1507 target_ulong cc_src2; 1508 uint32_t cc_op; 1509 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1510 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1511 are known at translation time. */ 1512 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1513 1514 /* segments */ 1515 SegmentCache segs[6]; /* selector values */ 1516 SegmentCache ldt; 1517 SegmentCache tr; 1518 SegmentCache gdt; /* only base and limit are used */ 1519 SegmentCache idt; /* only base and limit are used */ 1520 1521 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1522 1523 bool pdptrs_valid; 1524 uint64_t pdptrs[4]; 1525 int32_t a20_mask; 1526 1527 BNDReg bnd_regs[4]; 1528 BNDCSReg bndcs_regs; 1529 uint64_t msr_bndcfgs; 1530 uint64_t efer; 1531 1532 /* Beginning of state preserved by INIT (dummy marker). */ 1533 struct {} start_init_save; 1534 1535 /* FPU state */ 1536 unsigned int fpstt; /* top of stack index */ 1537 uint16_t fpus; 1538 uint16_t fpuc; 1539 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1540 FPReg fpregs[8]; 1541 /* KVM-only so far */ 1542 uint16_t fpop; 1543 uint16_t fpcs; 1544 uint16_t fpds; 1545 uint64_t fpip; 1546 uint64_t fpdp; 1547 1548 /* emulator internal variables */ 1549 float_status fp_status; 1550 floatx80 ft0; 1551 1552 float_status mmx_status; /* for 3DNow! float ops */ 1553 float_status sse_status; 1554 uint32_t mxcsr; 1555 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32]; 1556 ZMMReg xmm_t0; 1557 MMXReg mmx_t0; 1558 1559 uint64_t opmask_regs[NB_OPMASK_REGS]; 1560 #ifdef TARGET_X86_64 1561 uint8_t xtilecfg[64]; 1562 uint8_t xtiledata[8192]; 1563 #endif 1564 1565 /* sysenter registers */ 1566 uint32_t sysenter_cs; 1567 target_ulong sysenter_esp; 1568 target_ulong sysenter_eip; 1569 uint64_t star; 1570 1571 uint64_t vm_hsave; 1572 1573 #ifdef TARGET_X86_64 1574 target_ulong lstar; 1575 target_ulong cstar; 1576 target_ulong fmask; 1577 target_ulong kernelgsbase; 1578 #endif 1579 1580 uint64_t tsc_adjust; 1581 uint64_t tsc_deadline; 1582 uint64_t tsc_aux; 1583 1584 uint64_t xcr0; 1585 1586 uint64_t mcg_status; 1587 uint64_t msr_ia32_misc_enable; 1588 uint64_t msr_ia32_feature_control; 1589 uint64_t msr_ia32_sgxlepubkeyhash[4]; 1590 1591 uint64_t msr_fixed_ctr_ctrl; 1592 uint64_t msr_global_ctrl; 1593 uint64_t msr_global_status; 1594 uint64_t msr_global_ovf_ctrl; 1595 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1596 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1597 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1598 1599 uint64_t pat; 1600 uint32_t smbase; 1601 uint64_t msr_smi_count; 1602 1603 uint32_t pkru; 1604 uint32_t pkrs; 1605 uint32_t tsx_ctrl; 1606 1607 uint64_t spec_ctrl; 1608 uint64_t amd_tsc_scale_msr; 1609 uint64_t virt_ssbd; 1610 1611 /* End of state preserved by INIT (dummy marker). */ 1612 struct {} end_init_save; 1613 1614 uint64_t system_time_msr; 1615 uint64_t wall_clock_msr; 1616 uint64_t steal_time_msr; 1617 uint64_t async_pf_en_msr; 1618 uint64_t async_pf_int_msr; 1619 uint64_t pv_eoi_en_msr; 1620 uint64_t poll_control_msr; 1621 1622 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1623 uint64_t msr_hv_hypercall; 1624 uint64_t msr_hv_guest_os_id; 1625 uint64_t msr_hv_tsc; 1626 uint64_t msr_hv_syndbg_control; 1627 uint64_t msr_hv_syndbg_status; 1628 uint64_t msr_hv_syndbg_send_page; 1629 uint64_t msr_hv_syndbg_recv_page; 1630 uint64_t msr_hv_syndbg_pending_page; 1631 uint64_t msr_hv_syndbg_options; 1632 1633 /* Per-VCPU HV MSRs */ 1634 uint64_t msr_hv_vapic; 1635 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1636 uint64_t msr_hv_runtime; 1637 uint64_t msr_hv_synic_control; 1638 uint64_t msr_hv_synic_evt_page; 1639 uint64_t msr_hv_synic_msg_page; 1640 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1641 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1642 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1643 uint64_t msr_hv_reenlightenment_control; 1644 uint64_t msr_hv_tsc_emulation_control; 1645 uint64_t msr_hv_tsc_emulation_status; 1646 1647 uint64_t msr_rtit_ctrl; 1648 uint64_t msr_rtit_status; 1649 uint64_t msr_rtit_output_base; 1650 uint64_t msr_rtit_output_mask; 1651 uint64_t msr_rtit_cr3_match; 1652 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1653 1654 /* Per-VCPU XFD MSRs */ 1655 uint64_t msr_xfd; 1656 uint64_t msr_xfd_err; 1657 1658 /* Per-VCPU Arch LBR MSRs */ 1659 uint64_t msr_lbr_ctl; 1660 uint64_t msr_lbr_depth; 1661 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1662 1663 /* exception/interrupt handling */ 1664 int error_code; 1665 int exception_is_int; 1666 target_ulong exception_next_eip; 1667 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1668 union { 1669 struct CPUBreakpoint *cpu_breakpoint[4]; 1670 struct CPUWatchpoint *cpu_watchpoint[4]; 1671 }; /* break/watchpoints for dr[0..3] */ 1672 int old_exception; /* exception in flight */ 1673 1674 uint64_t vm_vmcb; 1675 uint64_t tsc_offset; 1676 uint64_t intercept; 1677 uint16_t intercept_cr_read; 1678 uint16_t intercept_cr_write; 1679 uint16_t intercept_dr_read; 1680 uint16_t intercept_dr_write; 1681 uint32_t intercept_exceptions; 1682 uint64_t nested_cr3; 1683 uint32_t nested_pg_mode; 1684 uint8_t v_tpr; 1685 uint32_t int_ctl; 1686 1687 /* KVM states, automatically cleared on reset */ 1688 uint8_t nmi_injected; 1689 uint8_t nmi_pending; 1690 1691 uintptr_t retaddr; 1692 1693 /* Fields up to this point are cleared by a CPU reset */ 1694 struct {} end_reset_fields; 1695 1696 /* Fields after this point are preserved across CPU reset. */ 1697 1698 /* processor features (e.g. for CPUID insn) */ 1699 /* Minimum cpuid leaf 7 value */ 1700 uint32_t cpuid_level_func7; 1701 /* Actual cpuid leaf 7 value */ 1702 uint32_t cpuid_min_level_func7; 1703 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1704 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1705 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1706 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1707 /* Actual level/xlevel/xlevel2 value: */ 1708 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1709 uint32_t cpuid_vendor1; 1710 uint32_t cpuid_vendor2; 1711 uint32_t cpuid_vendor3; 1712 uint32_t cpuid_version; 1713 FeatureWordArray features; 1714 /* Features that were explicitly enabled/disabled */ 1715 FeatureWordArray user_features; 1716 uint32_t cpuid_model[12]; 1717 /* Cache information for CPUID. When legacy-cache=on, the cache data 1718 * on each CPUID leaf will be different, because we keep compatibility 1719 * with old QEMU versions. 1720 */ 1721 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 1722 1723 /* MTRRs */ 1724 uint64_t mtrr_fixed[11]; 1725 uint64_t mtrr_deftype; 1726 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1727 1728 /* For KVM */ 1729 uint32_t mp_state; 1730 int32_t exception_nr; 1731 int32_t interrupt_injected; 1732 uint8_t soft_interrupt; 1733 uint8_t exception_pending; 1734 uint8_t exception_injected; 1735 uint8_t has_error_code; 1736 uint8_t exception_has_payload; 1737 uint64_t exception_payload; 1738 uint32_t ins_len; 1739 uint32_t sipi_vector; 1740 bool tsc_valid; 1741 int64_t tsc_khz; 1742 int64_t user_tsc_khz; /* for sanity check only */ 1743 uint64_t apic_bus_freq; 1744 uint64_t tsc; 1745 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 1746 void *xsave_buf; 1747 uint32_t xsave_buf_len; 1748 #endif 1749 #if defined(CONFIG_KVM) 1750 struct kvm_nested_state *nested_state; 1751 #endif 1752 #if defined(CONFIG_HVF) 1753 HVFX86LazyFlags hvf_lflags; 1754 void *hvf_mmio_buf; 1755 #endif 1756 1757 uint64_t mcg_cap; 1758 uint64_t mcg_ctl; 1759 uint64_t mcg_ext_ctl; 1760 uint64_t mce_banks[MCE_BANKS_DEF*4]; 1761 uint64_t xstate_bv; 1762 1763 /* vmstate */ 1764 uint16_t fpus_vmstate; 1765 uint16_t fptag_vmstate; 1766 uint16_t fpregs_format_vmstate; 1767 1768 uint64_t xss; 1769 uint32_t umwait; 1770 1771 TPRAccess tpr_access_type; 1772 1773 unsigned nr_dies; 1774 } CPUX86State; 1775 1776 struct kvm_msrs; 1777 1778 /** 1779 * X86CPU: 1780 * @env: #CPUX86State 1781 * @migratable: If set, only migratable flags will be accepted when "enforce" 1782 * mode is used, and only migratable flags will be included in the "host" 1783 * CPU model. 1784 * 1785 * An x86 CPU. 1786 */ 1787 struct ArchCPU { 1788 /*< private >*/ 1789 CPUState parent_obj; 1790 /*< public >*/ 1791 1792 CPUNegativeOffsetState neg; 1793 CPUX86State env; 1794 VMChangeStateEntry *vmsentry; 1795 1796 uint64_t ucode_rev; 1797 1798 uint32_t hyperv_spinlock_attempts; 1799 char *hyperv_vendor; 1800 bool hyperv_synic_kvm_only; 1801 uint64_t hyperv_features; 1802 bool hyperv_passthrough; 1803 OnOffAuto hyperv_no_nonarch_cs; 1804 uint32_t hyperv_vendor_id[3]; 1805 uint32_t hyperv_interface_id[4]; 1806 uint32_t hyperv_limits[3]; 1807 uint32_t hyperv_nested[4]; 1808 bool hyperv_enforce_cpuid; 1809 uint32_t hyperv_ver_id_build; 1810 uint16_t hyperv_ver_id_major; 1811 uint16_t hyperv_ver_id_minor; 1812 uint32_t hyperv_ver_id_sp; 1813 uint8_t hyperv_ver_id_sb; 1814 uint32_t hyperv_ver_id_sn; 1815 1816 bool check_cpuid; 1817 bool enforce_cpuid; 1818 /* 1819 * Force features to be enabled even if the host doesn't support them. 1820 * This is dangerous and should be done only for testing CPUID 1821 * compatibility. 1822 */ 1823 bool force_features; 1824 bool expose_kvm; 1825 bool expose_tcg; 1826 bool migratable; 1827 bool migrate_smi_count; 1828 bool max_features; /* Enable all supported features automatically */ 1829 uint32_t apic_id; 1830 1831 /* Enables publishing of TSC increment and Local APIC bus frequencies to 1832 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 1833 bool vmware_cpuid_freq; 1834 1835 /* if true the CPUID code directly forward host cache leaves to the guest */ 1836 bool cache_info_passthrough; 1837 1838 /* if true the CPUID code directly forwards 1839 * host monitor/mwait leaves to the guest */ 1840 struct { 1841 uint32_t eax; 1842 uint32_t ebx; 1843 uint32_t ecx; 1844 uint32_t edx; 1845 } mwait; 1846 1847 /* Features that were filtered out because of missing host capabilities */ 1848 FeatureWordArray filtered_features; 1849 1850 /* Enable PMU CPUID bits. This can't be enabled by default yet because 1851 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1852 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1853 * capabilities) directly to the guest. 1854 */ 1855 bool enable_pmu; 1856 1857 /* 1858 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 1859 * This can't be initialized with a default because it doesn't have 1860 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 1861 * returned by kvm_arch_get_supported_msr_feature()(which depends on both 1862 * host CPU and kernel capabilities) to the guest. 1863 */ 1864 uint64_t lbr_fmt; 1865 1866 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1867 * disabled by default to avoid breaking migration between QEMU with 1868 * different LMCE configurations. 1869 */ 1870 bool enable_lmce; 1871 1872 /* Compatibility bits for old machine types. 1873 * If true present virtual l3 cache for VM, the vcpus in the same virtual 1874 * socket share an virtual l3 cache. 1875 */ 1876 bool enable_l3_cache; 1877 1878 /* Compatibility bits for old machine types. 1879 * If true present the old cache topology information 1880 */ 1881 bool legacy_cache; 1882 1883 /* Compatibility bits for old machine types: */ 1884 bool enable_cpuid_0xb; 1885 1886 /* Enable auto level-increase for all CPUID leaves */ 1887 bool full_cpuid_auto_level; 1888 1889 /* Only advertise CPUID leaves defined by the vendor */ 1890 bool vendor_cpuid_only; 1891 1892 /* Enable auto level-increase for Intel Processor Trace leave */ 1893 bool intel_pt_auto_level; 1894 1895 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1896 bool fill_mtrr_mask; 1897 1898 /* if true override the phys_bits value with a value read from the host */ 1899 bool host_phys_bits; 1900 1901 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 1902 uint8_t host_phys_bits_limit; 1903 1904 /* Stop SMI delivery for migration compatibility with old machines */ 1905 bool kvm_no_smi_migration; 1906 1907 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 1908 bool kvm_pv_enforce_cpuid; 1909 1910 /* Number of physical address bits supported */ 1911 uint32_t phys_bits; 1912 1913 /* in order to simplify APIC support, we leave this pointer to the 1914 user */ 1915 struct DeviceState *apic_state; 1916 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1917 Notifier machine_done; 1918 1919 struct kvm_msrs *kvm_msr_buf; 1920 1921 int32_t node_id; /* NUMA node this CPU belongs to */ 1922 int32_t socket_id; 1923 int32_t die_id; 1924 int32_t core_id; 1925 int32_t thread_id; 1926 1927 int32_t hv_max_vps; 1928 }; 1929 1930 1931 #ifndef CONFIG_USER_ONLY 1932 extern const VMStateDescription vmstate_x86_cpu; 1933 #endif 1934 1935 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 1936 1937 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 1938 int cpuid, void *opaque); 1939 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 1940 int cpuid, void *opaque); 1941 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1942 void *opaque); 1943 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1944 void *opaque); 1945 1946 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 1947 Error **errp); 1948 1949 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 1950 1951 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 1952 MemTxAttrs *attrs); 1953 1954 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 1955 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1956 1957 void x86_cpu_list(void); 1958 int cpu_x86_support_mca_broadcast(CPUX86State *env); 1959 1960 #ifndef CONFIG_USER_ONLY 1961 int cpu_get_pic_interrupt(CPUX86State *s); 1962 1963 /* MSDOS compatibility mode FPU exception support */ 1964 void x86_register_ferr_irq(qemu_irq irq); 1965 void fpu_check_raise_ferr_irq(CPUX86State *s); 1966 void cpu_set_ignne(void); 1967 void cpu_clear_ignne(void); 1968 #endif 1969 1970 /* mpx_helper.c */ 1971 void cpu_sync_bndcs_hflags(CPUX86State *env); 1972 1973 /* this function must always be used to load data in the segment 1974 cache: it synchronizes the hflags with the segment cache values */ 1975 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 1976 X86Seg seg_reg, unsigned int selector, 1977 target_ulong base, 1978 unsigned int limit, 1979 unsigned int flags) 1980 { 1981 SegmentCache *sc; 1982 unsigned int new_hflags; 1983 1984 sc = &env->segs[seg_reg]; 1985 sc->selector = selector; 1986 sc->base = base; 1987 sc->limit = limit; 1988 sc->flags = flags; 1989 1990 /* update the hidden flags */ 1991 { 1992 if (seg_reg == R_CS) { 1993 #ifdef TARGET_X86_64 1994 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 1995 /* long mode */ 1996 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 1997 env->hflags &= ~(HF_ADDSEG_MASK); 1998 } else 1999 #endif 2000 { 2001 /* legacy / compatibility case */ 2002 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2003 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2004 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2005 new_hflags; 2006 } 2007 } 2008 if (seg_reg == R_SS) { 2009 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2010 #if HF_CPL_MASK != 3 2011 #error HF_CPL_MASK is hardcoded 2012 #endif 2013 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 2014 /* Possibly switch between BNDCFGS and BNDCFGU */ 2015 cpu_sync_bndcs_hflags(env); 2016 } 2017 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2018 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2019 if (env->hflags & HF_CS64_MASK) { 2020 /* zero base assumed for DS, ES and SS in long mode */ 2021 } else if (!(env->cr[0] & CR0_PE_MASK) || 2022 (env->eflags & VM_MASK) || 2023 !(env->hflags & HF_CS32_MASK)) { 2024 /* XXX: try to avoid this test. The problem comes from the 2025 fact that is real mode or vm86 mode we only modify the 2026 'base' and 'selector' fields of the segment cache to go 2027 faster. A solution may be to force addseg to one in 2028 translate-i386.c. */ 2029 new_hflags |= HF_ADDSEG_MASK; 2030 } else { 2031 new_hflags |= ((env->segs[R_DS].base | 2032 env->segs[R_ES].base | 2033 env->segs[R_SS].base) != 0) << 2034 HF_ADDSEG_SHIFT; 2035 } 2036 env->hflags = (env->hflags & 2037 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2038 } 2039 } 2040 2041 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2042 uint8_t sipi_vector) 2043 { 2044 CPUState *cs = CPU(cpu); 2045 CPUX86State *env = &cpu->env; 2046 2047 env->eip = 0; 2048 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2049 sipi_vector << 12, 2050 env->segs[R_CS].limit, 2051 env->segs[R_CS].flags); 2052 cs->halted = 0; 2053 } 2054 2055 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2056 target_ulong *base, unsigned int *limit, 2057 unsigned int *flags); 2058 2059 /* op_helper.c */ 2060 /* used for debug or cpu save/restore */ 2061 2062 /* cpu-exec.c */ 2063 /* the following helpers are only usable in user mode simulation as 2064 they can trigger unexpected exceptions */ 2065 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2066 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 2067 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 2068 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 2069 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 2070 2071 /* cpu.c */ 2072 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2073 uint32_t vendor2, uint32_t vendor3); 2074 typedef struct PropValue { 2075 const char *prop, *value; 2076 } PropValue; 2077 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2078 2079 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 2080 2081 /* cpu.c other functions (cpuid) */ 2082 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2083 uint32_t *eax, uint32_t *ebx, 2084 uint32_t *ecx, uint32_t *edx); 2085 void cpu_clear_apic_feature(CPUX86State *env); 2086 void host_cpuid(uint32_t function, uint32_t count, 2087 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2088 2089 /* helper.c */ 2090 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2091 2092 #ifndef CONFIG_USER_ONLY 2093 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2094 { 2095 return !!attrs.secure; 2096 } 2097 2098 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2099 { 2100 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2101 } 2102 2103 /* 2104 * load efer and update the corresponding hflags. XXX: do consistency 2105 * checks with cpuid bits? 2106 */ 2107 void cpu_load_efer(CPUX86State *env, uint64_t val); 2108 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2109 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2110 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2111 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2112 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2113 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2114 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2115 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2116 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2117 #endif 2118 2119 /* will be suppressed */ 2120 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2121 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2122 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2123 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2124 2125 /* hw/pc.c */ 2126 uint64_t cpu_get_tsc(CPUX86State *env); 2127 2128 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 2129 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 2130 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2131 2132 #ifdef TARGET_X86_64 2133 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2134 #else 2135 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2136 #endif 2137 2138 #define cpu_list x86_cpu_list 2139 2140 /* MMU modes definitions */ 2141 #define MMU_KSMAP_IDX 0 2142 #define MMU_USER_IDX 1 2143 #define MMU_KNOSMAP_IDX 2 2144 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 2145 { 2146 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 2147 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 2148 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 2149 } 2150 2151 static inline int cpu_mmu_index_kernel(CPUX86State *env) 2152 { 2153 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 2154 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 2155 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 2156 } 2157 2158 #define CC_DST (env->cc_dst) 2159 #define CC_SRC (env->cc_src) 2160 #define CC_SRC2 (env->cc_src2) 2161 #define CC_OP (env->cc_op) 2162 2163 #include "exec/cpu-all.h" 2164 #include "svm.h" 2165 2166 #if !defined(CONFIG_USER_ONLY) 2167 #include "hw/i386/apic.h" 2168 #endif 2169 2170 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 2171 target_ulong *cs_base, uint32_t *flags) 2172 { 2173 *cs_base = env->segs[R_CS].base; 2174 *pc = *cs_base + env->eip; 2175 *flags = env->hflags | 2176 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 2177 } 2178 2179 void do_cpu_init(X86CPU *cpu); 2180 void do_cpu_sipi(X86CPU *cpu); 2181 2182 #define MCE_INJECT_BROADCAST 1 2183 #define MCE_INJECT_UNCOND_AO 2 2184 2185 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2186 uint64_t status, uint64_t mcg_status, uint64_t addr, 2187 uint64_t misc, int flags); 2188 2189 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 2190 2191 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2192 { 2193 uint32_t eflags = env->eflags; 2194 if (tcg_enabled()) { 2195 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 2196 } 2197 return eflags; 2198 } 2199 2200 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2201 { 2202 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2203 } 2204 2205 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2206 { 2207 if (env->hflags & HF_SMM_MASK) { 2208 return -1; 2209 } else { 2210 return env->a20_mask; 2211 } 2212 } 2213 2214 static inline bool cpu_has_vmx(CPUX86State *env) 2215 { 2216 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2217 } 2218 2219 static inline bool cpu_has_svm(CPUX86State *env) 2220 { 2221 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2222 } 2223 2224 /* 2225 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2226 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2227 * VMX operation. This is because CR4.VMXE is one of the bits set 2228 * in MSR_IA32_VMX_CR4_FIXED1. 2229 * 2230 * There is one exception to above statement when vCPU enters SMM mode. 2231 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2232 * may also reset CR4.VMXE during execution in SMM mode. 2233 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2234 * and CR4.VMXE is restored to it's original value of being set. 2235 * 2236 * Therefore, when vCPU is not in SMM mode, we can infer whether 2237 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2238 * know for certain. 2239 */ 2240 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2241 { 2242 return cpu_has_vmx(env) && 2243 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2244 } 2245 2246 /* excp_helper.c */ 2247 int get_pg_mode(CPUX86State *env); 2248 2249 /* fpu_helper.c */ 2250 void update_fp_status(CPUX86State *env); 2251 void update_mxcsr_status(CPUX86State *env); 2252 void update_mxcsr_from_sse_status(CPUX86State *env); 2253 2254 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2255 { 2256 env->mxcsr = mxcsr; 2257 if (tcg_enabled()) { 2258 update_mxcsr_status(env); 2259 } 2260 } 2261 2262 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2263 { 2264 env->fpuc = fpuc; 2265 if (tcg_enabled()) { 2266 update_fp_status(env); 2267 } 2268 } 2269 2270 /* mem_helper.c */ 2271 void helper_lock_init(void); 2272 2273 /* svm_helper.c */ 2274 #ifdef CONFIG_USER_ONLY 2275 static inline void 2276 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2277 uint64_t param, uintptr_t retaddr) 2278 { /* no-op */ } 2279 static inline bool 2280 cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2281 { return false; } 2282 #else 2283 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2284 uint64_t param, uintptr_t retaddr); 2285 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 2286 #endif 2287 2288 /* apic.c */ 2289 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2290 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2291 TPRAccess access); 2292 2293 /* Special values for X86CPUVersion: */ 2294 2295 /* Resolve to latest CPU version */ 2296 #define CPU_VERSION_LATEST -1 2297 2298 /* 2299 * Resolve to version defined by current machine type. 2300 * See x86_cpu_set_default_version() 2301 */ 2302 #define CPU_VERSION_AUTO -2 2303 2304 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2305 #define CPU_VERSION_LEGACY 0 2306 2307 typedef int X86CPUVersion; 2308 2309 /* 2310 * Set default CPU model version for CPU models having 2311 * version == CPU_VERSION_AUTO. 2312 */ 2313 void x86_cpu_set_default_version(X86CPUVersion version); 2314 2315 #define APIC_DEFAULT_ADDRESS 0xfee00000 2316 #define APIC_SPACE_SIZE 0x100000 2317 2318 /* cpu-dump.c */ 2319 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2320 2321 /* cpu.c */ 2322 bool cpu_is_bsp(X86CPU *cpu); 2323 2324 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2325 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 2326 void x86_update_hflags(CPUX86State* env); 2327 2328 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2329 { 2330 return !!(cpu->hyperv_features & BIT(feat)); 2331 } 2332 2333 static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2334 { 2335 uint64_t reserved_bits = CR4_RESERVED_MASK; 2336 if (!env->features[FEAT_XSAVE]) { 2337 reserved_bits |= CR4_OSXSAVE_MASK; 2338 } 2339 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2340 reserved_bits |= CR4_SMEP_MASK; 2341 } 2342 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2343 reserved_bits |= CR4_SMAP_MASK; 2344 } 2345 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2346 reserved_bits |= CR4_FSGSBASE_MASK; 2347 } 2348 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2349 reserved_bits |= CR4_PKE_MASK; 2350 } 2351 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2352 reserved_bits |= CR4_LA57_MASK; 2353 } 2354 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2355 reserved_bits |= CR4_UMIP_MASK; 2356 } 2357 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2358 reserved_bits |= CR4_PKS_MASK; 2359 } 2360 return reserved_bits; 2361 } 2362 2363 static inline bool ctl_has_irq(CPUX86State *env) 2364 { 2365 uint32_t int_prio; 2366 uint32_t tpr; 2367 2368 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 2369 tpr = env->int_ctl & V_TPR_MASK; 2370 2371 if (env->int_ctl & V_IGN_TPR_MASK) { 2372 return (env->int_ctl & V_IRQ_MASK); 2373 } 2374 2375 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 2376 } 2377 2378 hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type, 2379 int *prot); 2380 #if defined(TARGET_X86_64) && \ 2381 defined(CONFIG_USER_ONLY) && \ 2382 defined(CONFIG_LINUX) 2383 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2384 #endif 2385 2386 #endif /* I386_CPU_H */ 2387