1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "qemu-common.h" 24 #include "cpu-qom.h" 25 #include "hyperv-proto.h" 26 27 #ifdef TARGET_X86_64 28 #define TARGET_LONG_BITS 64 29 #else 30 #define TARGET_LONG_BITS 32 31 #endif 32 33 #include "exec/cpu-defs.h" 34 35 /* The x86 has a strong memory model with some store-after-load re-ordering */ 36 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 37 38 /* Maximum instruction code size */ 39 #define TARGET_MAX_INSN_SIZE 16 40 41 /* support for self modifying code even if the modified instruction is 42 close to the modifying instruction */ 43 #define TARGET_HAS_PRECISE_SMC 44 45 #ifdef TARGET_X86_64 46 #define I386_ELF_MACHINE EM_X86_64 47 #define ELF_MACHINE_UNAME "x86_64" 48 #else 49 #define I386_ELF_MACHINE EM_386 50 #define ELF_MACHINE_UNAME "i686" 51 #endif 52 53 #define CPUArchState struct CPUX86State 54 55 enum { 56 R_EAX = 0, 57 R_ECX = 1, 58 R_EDX = 2, 59 R_EBX = 3, 60 R_ESP = 4, 61 R_EBP = 5, 62 R_ESI = 6, 63 R_EDI = 7, 64 R_R8 = 8, 65 R_R9 = 9, 66 R_R10 = 10, 67 R_R11 = 11, 68 R_R12 = 12, 69 R_R13 = 13, 70 R_R14 = 14, 71 R_R15 = 15, 72 73 R_AL = 0, 74 R_CL = 1, 75 R_DL = 2, 76 R_BL = 3, 77 R_AH = 4, 78 R_CH = 5, 79 R_DH = 6, 80 R_BH = 7, 81 }; 82 83 typedef enum X86Seg { 84 R_ES = 0, 85 R_CS = 1, 86 R_SS = 2, 87 R_DS = 3, 88 R_FS = 4, 89 R_GS = 5, 90 R_LDTR = 6, 91 R_TR = 7, 92 } X86Seg; 93 94 /* segment descriptor fields */ 95 #define DESC_G_SHIFT 23 96 #define DESC_G_MASK (1 << DESC_G_SHIFT) 97 #define DESC_B_SHIFT 22 98 #define DESC_B_MASK (1 << DESC_B_SHIFT) 99 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 100 #define DESC_L_MASK (1 << DESC_L_SHIFT) 101 #define DESC_AVL_SHIFT 20 102 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 103 #define DESC_P_SHIFT 15 104 #define DESC_P_MASK (1 << DESC_P_SHIFT) 105 #define DESC_DPL_SHIFT 13 106 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 107 #define DESC_S_SHIFT 12 108 #define DESC_S_MASK (1 << DESC_S_SHIFT) 109 #define DESC_TYPE_SHIFT 8 110 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 111 #define DESC_A_MASK (1 << 8) 112 113 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 114 #define DESC_C_MASK (1 << 10) /* code: conforming */ 115 #define DESC_R_MASK (1 << 9) /* code: readable */ 116 117 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 118 #define DESC_W_MASK (1 << 9) /* data: writable */ 119 120 #define DESC_TSS_BUSY_MASK (1 << 9) 121 122 /* eflags masks */ 123 #define CC_C 0x0001 124 #define CC_P 0x0004 125 #define CC_A 0x0010 126 #define CC_Z 0x0040 127 #define CC_S 0x0080 128 #define CC_O 0x0800 129 130 #define TF_SHIFT 8 131 #define IOPL_SHIFT 12 132 #define VM_SHIFT 17 133 134 #define TF_MASK 0x00000100 135 #define IF_MASK 0x00000200 136 #define DF_MASK 0x00000400 137 #define IOPL_MASK 0x00003000 138 #define NT_MASK 0x00004000 139 #define RF_MASK 0x00010000 140 #define VM_MASK 0x00020000 141 #define AC_MASK 0x00040000 142 #define VIF_MASK 0x00080000 143 #define VIP_MASK 0x00100000 144 #define ID_MASK 0x00200000 145 146 /* hidden flags - used internally by qemu to represent additional cpu 147 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 148 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 149 positions to ease oring with eflags. */ 150 /* current cpl */ 151 #define HF_CPL_SHIFT 0 152 /* true if hardware interrupts must be disabled for next instruction */ 153 #define HF_INHIBIT_IRQ_SHIFT 3 154 /* 16 or 32 segments */ 155 #define HF_CS32_SHIFT 4 156 #define HF_SS32_SHIFT 5 157 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 158 #define HF_ADDSEG_SHIFT 6 159 /* copy of CR0.PE (protected mode) */ 160 #define HF_PE_SHIFT 7 161 #define HF_TF_SHIFT 8 /* must be same as eflags */ 162 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 163 #define HF_EM_SHIFT 10 164 #define HF_TS_SHIFT 11 165 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 166 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 167 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 168 #define HF_RF_SHIFT 16 /* must be same as eflags */ 169 #define HF_VM_SHIFT 17 /* must be same as eflags */ 170 #define HF_AC_SHIFT 18 /* must be same as eflags */ 171 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 172 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 173 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */ 174 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 175 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 176 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 177 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 178 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 179 180 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 181 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 182 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 183 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 184 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 185 #define HF_PE_MASK (1 << HF_PE_SHIFT) 186 #define HF_TF_MASK (1 << HF_TF_SHIFT) 187 #define HF_MP_MASK (1 << HF_MP_SHIFT) 188 #define HF_EM_MASK (1 << HF_EM_SHIFT) 189 #define HF_TS_MASK (1 << HF_TS_SHIFT) 190 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 191 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 192 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 193 #define HF_RF_MASK (1 << HF_RF_SHIFT) 194 #define HF_VM_MASK (1 << HF_VM_SHIFT) 195 #define HF_AC_MASK (1 << HF_AC_SHIFT) 196 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 197 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 198 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT) 199 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 200 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 201 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 202 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 203 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 204 205 /* hflags2 */ 206 207 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 208 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 209 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 210 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 211 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 212 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 213 214 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 215 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 216 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 217 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 218 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 219 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 220 221 #define CR0_PE_SHIFT 0 222 #define CR0_MP_SHIFT 1 223 224 #define CR0_PE_MASK (1U << 0) 225 #define CR0_MP_MASK (1U << 1) 226 #define CR0_EM_MASK (1U << 2) 227 #define CR0_TS_MASK (1U << 3) 228 #define CR0_ET_MASK (1U << 4) 229 #define CR0_NE_MASK (1U << 5) 230 #define CR0_WP_MASK (1U << 16) 231 #define CR0_AM_MASK (1U << 18) 232 #define CR0_PG_MASK (1U << 31) 233 234 #define CR4_VME_MASK (1U << 0) 235 #define CR4_PVI_MASK (1U << 1) 236 #define CR4_TSD_MASK (1U << 2) 237 #define CR4_DE_MASK (1U << 3) 238 #define CR4_PSE_MASK (1U << 4) 239 #define CR4_PAE_MASK (1U << 5) 240 #define CR4_MCE_MASK (1U << 6) 241 #define CR4_PGE_MASK (1U << 7) 242 #define CR4_PCE_MASK (1U << 8) 243 #define CR4_OSFXSR_SHIFT 9 244 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 245 #define CR4_OSXMMEXCPT_MASK (1U << 10) 246 #define CR4_LA57_MASK (1U << 12) 247 #define CR4_VMXE_MASK (1U << 13) 248 #define CR4_SMXE_MASK (1U << 14) 249 #define CR4_FSGSBASE_MASK (1U << 16) 250 #define CR4_PCIDE_MASK (1U << 17) 251 #define CR4_OSXSAVE_MASK (1U << 18) 252 #define CR4_SMEP_MASK (1U << 20) 253 #define CR4_SMAP_MASK (1U << 21) 254 #define CR4_PKE_MASK (1U << 22) 255 256 #define DR6_BD (1 << 13) 257 #define DR6_BS (1 << 14) 258 #define DR6_BT (1 << 15) 259 #define DR6_FIXED_1 0xffff0ff0 260 261 #define DR7_GD (1 << 13) 262 #define DR7_TYPE_SHIFT 16 263 #define DR7_LEN_SHIFT 18 264 #define DR7_FIXED_1 0x00000400 265 #define DR7_GLOBAL_BP_MASK 0xaa 266 #define DR7_LOCAL_BP_MASK 0x55 267 #define DR7_MAX_BP 4 268 #define DR7_TYPE_BP_INST 0x0 269 #define DR7_TYPE_DATA_WR 0x1 270 #define DR7_TYPE_IO_RW 0x2 271 #define DR7_TYPE_DATA_RW 0x3 272 273 #define PG_PRESENT_BIT 0 274 #define PG_RW_BIT 1 275 #define PG_USER_BIT 2 276 #define PG_PWT_BIT 3 277 #define PG_PCD_BIT 4 278 #define PG_ACCESSED_BIT 5 279 #define PG_DIRTY_BIT 6 280 #define PG_PSE_BIT 7 281 #define PG_GLOBAL_BIT 8 282 #define PG_PSE_PAT_BIT 12 283 #define PG_PKRU_BIT 59 284 #define PG_NX_BIT 63 285 286 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 287 #define PG_RW_MASK (1 << PG_RW_BIT) 288 #define PG_USER_MASK (1 << PG_USER_BIT) 289 #define PG_PWT_MASK (1 << PG_PWT_BIT) 290 #define PG_PCD_MASK (1 << PG_PCD_BIT) 291 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 292 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 293 #define PG_PSE_MASK (1 << PG_PSE_BIT) 294 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 295 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 296 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 297 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK) 298 #define PG_HI_USER_MASK 0x7ff0000000000000LL 299 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 300 #define PG_NX_MASK (1ULL << PG_NX_BIT) 301 302 #define PG_ERROR_W_BIT 1 303 304 #define PG_ERROR_P_MASK 0x01 305 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 306 #define PG_ERROR_U_MASK 0x04 307 #define PG_ERROR_RSVD_MASK 0x08 308 #define PG_ERROR_I_D_MASK 0x10 309 #define PG_ERROR_PK_MASK 0x20 310 311 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 312 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 313 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 314 315 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 316 #define MCE_BANKS_DEF 10 317 318 #define MCG_CAP_BANKS_MASK 0xff 319 320 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 321 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 322 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 323 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 324 325 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 326 327 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 328 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 329 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 330 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 331 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 332 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 333 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 334 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 335 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 336 337 /* MISC register defines */ 338 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 339 #define MCM_ADDR_LINEAR 1 /* linear address */ 340 #define MCM_ADDR_PHYS 2 /* physical address */ 341 #define MCM_ADDR_MEM 3 /* memory address */ 342 #define MCM_ADDR_GENERIC 7 /* generic */ 343 344 #define MSR_IA32_TSC 0x10 345 #define MSR_IA32_APICBASE 0x1b 346 #define MSR_IA32_APICBASE_BSP (1<<8) 347 #define MSR_IA32_APICBASE_ENABLE (1<<11) 348 #define MSR_IA32_APICBASE_EXTD (1 << 10) 349 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 350 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 351 #define MSR_TSC_ADJUST 0x0000003b 352 #define MSR_IA32_SPEC_CTRL 0x48 353 #define MSR_IA32_TSCDEADLINE 0x6e0 354 355 #define FEATURE_CONTROL_LOCKED (1<<0) 356 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 357 #define FEATURE_CONTROL_LMCE (1<<20) 358 359 #define MSR_P6_PERFCTR0 0xc1 360 361 #define MSR_IA32_SMBASE 0x9e 362 #define MSR_MTRRcap 0xfe 363 #define MSR_MTRRcap_VCNT 8 364 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 365 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 366 367 #define MSR_IA32_SYSENTER_CS 0x174 368 #define MSR_IA32_SYSENTER_ESP 0x175 369 #define MSR_IA32_SYSENTER_EIP 0x176 370 371 #define MSR_MCG_CAP 0x179 372 #define MSR_MCG_STATUS 0x17a 373 #define MSR_MCG_CTL 0x17b 374 #define MSR_MCG_EXT_CTL 0x4d0 375 376 #define MSR_P6_EVNTSEL0 0x186 377 378 #define MSR_IA32_PERF_STATUS 0x198 379 380 #define MSR_IA32_MISC_ENABLE 0x1a0 381 /* Indicates good rep/movs microcode on some processors: */ 382 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 383 384 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 385 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 386 387 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 388 389 #define MSR_MTRRfix64K_00000 0x250 390 #define MSR_MTRRfix16K_80000 0x258 391 #define MSR_MTRRfix16K_A0000 0x259 392 #define MSR_MTRRfix4K_C0000 0x268 393 #define MSR_MTRRfix4K_C8000 0x269 394 #define MSR_MTRRfix4K_D0000 0x26a 395 #define MSR_MTRRfix4K_D8000 0x26b 396 #define MSR_MTRRfix4K_E0000 0x26c 397 #define MSR_MTRRfix4K_E8000 0x26d 398 #define MSR_MTRRfix4K_F0000 0x26e 399 #define MSR_MTRRfix4K_F8000 0x26f 400 401 #define MSR_PAT 0x277 402 403 #define MSR_MTRRdefType 0x2ff 404 405 #define MSR_CORE_PERF_FIXED_CTR0 0x309 406 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 407 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 408 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 409 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 410 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 411 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 412 413 #define MSR_MC0_CTL 0x400 414 #define MSR_MC0_STATUS 0x401 415 #define MSR_MC0_ADDR 0x402 416 #define MSR_MC0_MISC 0x403 417 418 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 419 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 420 #define MSR_IA32_RTIT_CTL 0x570 421 #define MSR_IA32_RTIT_STATUS 0x571 422 #define MSR_IA32_RTIT_CR3_MATCH 0x572 423 #define MSR_IA32_RTIT_ADDR0_A 0x580 424 #define MSR_IA32_RTIT_ADDR0_B 0x581 425 #define MSR_IA32_RTIT_ADDR1_A 0x582 426 #define MSR_IA32_RTIT_ADDR1_B 0x583 427 #define MSR_IA32_RTIT_ADDR2_A 0x584 428 #define MSR_IA32_RTIT_ADDR2_B 0x585 429 #define MSR_IA32_RTIT_ADDR3_A 0x586 430 #define MSR_IA32_RTIT_ADDR3_B 0x587 431 #define MAX_RTIT_ADDRS 8 432 433 #define MSR_EFER 0xc0000080 434 435 #define MSR_EFER_SCE (1 << 0) 436 #define MSR_EFER_LME (1 << 8) 437 #define MSR_EFER_LMA (1 << 10) 438 #define MSR_EFER_NXE (1 << 11) 439 #define MSR_EFER_SVME (1 << 12) 440 #define MSR_EFER_FFXSR (1 << 14) 441 442 #define MSR_STAR 0xc0000081 443 #define MSR_LSTAR 0xc0000082 444 #define MSR_CSTAR 0xc0000083 445 #define MSR_FMASK 0xc0000084 446 #define MSR_FSBASE 0xc0000100 447 #define MSR_GSBASE 0xc0000101 448 #define MSR_KERNELGSBASE 0xc0000102 449 #define MSR_TSC_AUX 0xc0000103 450 451 #define MSR_VM_HSAVE_PA 0xc0010117 452 453 #define MSR_IA32_BNDCFGS 0x00000d90 454 #define MSR_IA32_XSS 0x00000da0 455 456 #define XSTATE_FP_BIT 0 457 #define XSTATE_SSE_BIT 1 458 #define XSTATE_YMM_BIT 2 459 #define XSTATE_BNDREGS_BIT 3 460 #define XSTATE_BNDCSR_BIT 4 461 #define XSTATE_OPMASK_BIT 5 462 #define XSTATE_ZMM_Hi256_BIT 6 463 #define XSTATE_Hi16_ZMM_BIT 7 464 #define XSTATE_PKRU_BIT 9 465 466 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 467 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 468 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 469 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 470 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 471 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 472 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 473 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 474 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 475 476 /* CPUID feature words */ 477 typedef enum FeatureWord { 478 FEAT_1_EDX, /* CPUID[1].EDX */ 479 FEAT_1_ECX, /* CPUID[1].ECX */ 480 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 481 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 482 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 483 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 484 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 485 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 486 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 487 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 488 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 489 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 490 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */ 491 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */ 492 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */ 493 FEAT_SVM, /* CPUID[8000_000A].EDX */ 494 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 495 FEAT_6_EAX, /* CPUID[6].EAX */ 496 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 497 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 498 FEATURE_WORDS, 499 } FeatureWord; 500 501 typedef uint32_t FeatureWordArray[FEATURE_WORDS]; 502 503 /* cpuid_features bits */ 504 #define CPUID_FP87 (1U << 0) 505 #define CPUID_VME (1U << 1) 506 #define CPUID_DE (1U << 2) 507 #define CPUID_PSE (1U << 3) 508 #define CPUID_TSC (1U << 4) 509 #define CPUID_MSR (1U << 5) 510 #define CPUID_PAE (1U << 6) 511 #define CPUID_MCE (1U << 7) 512 #define CPUID_CX8 (1U << 8) 513 #define CPUID_APIC (1U << 9) 514 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 515 #define CPUID_MTRR (1U << 12) 516 #define CPUID_PGE (1U << 13) 517 #define CPUID_MCA (1U << 14) 518 #define CPUID_CMOV (1U << 15) 519 #define CPUID_PAT (1U << 16) 520 #define CPUID_PSE36 (1U << 17) 521 #define CPUID_PN (1U << 18) 522 #define CPUID_CLFLUSH (1U << 19) 523 #define CPUID_DTS (1U << 21) 524 #define CPUID_ACPI (1U << 22) 525 #define CPUID_MMX (1U << 23) 526 #define CPUID_FXSR (1U << 24) 527 #define CPUID_SSE (1U << 25) 528 #define CPUID_SSE2 (1U << 26) 529 #define CPUID_SS (1U << 27) 530 #define CPUID_HT (1U << 28) 531 #define CPUID_TM (1U << 29) 532 #define CPUID_IA64 (1U << 30) 533 #define CPUID_PBE (1U << 31) 534 535 #define CPUID_EXT_SSE3 (1U << 0) 536 #define CPUID_EXT_PCLMULQDQ (1U << 1) 537 #define CPUID_EXT_DTES64 (1U << 2) 538 #define CPUID_EXT_MONITOR (1U << 3) 539 #define CPUID_EXT_DSCPL (1U << 4) 540 #define CPUID_EXT_VMX (1U << 5) 541 #define CPUID_EXT_SMX (1U << 6) 542 #define CPUID_EXT_EST (1U << 7) 543 #define CPUID_EXT_TM2 (1U << 8) 544 #define CPUID_EXT_SSSE3 (1U << 9) 545 #define CPUID_EXT_CID (1U << 10) 546 #define CPUID_EXT_FMA (1U << 12) 547 #define CPUID_EXT_CX16 (1U << 13) 548 #define CPUID_EXT_XTPR (1U << 14) 549 #define CPUID_EXT_PDCM (1U << 15) 550 #define CPUID_EXT_PCID (1U << 17) 551 #define CPUID_EXT_DCA (1U << 18) 552 #define CPUID_EXT_SSE41 (1U << 19) 553 #define CPUID_EXT_SSE42 (1U << 20) 554 #define CPUID_EXT_X2APIC (1U << 21) 555 #define CPUID_EXT_MOVBE (1U << 22) 556 #define CPUID_EXT_POPCNT (1U << 23) 557 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 558 #define CPUID_EXT_AES (1U << 25) 559 #define CPUID_EXT_XSAVE (1U << 26) 560 #define CPUID_EXT_OSXSAVE (1U << 27) 561 #define CPUID_EXT_AVX (1U << 28) 562 #define CPUID_EXT_F16C (1U << 29) 563 #define CPUID_EXT_RDRAND (1U << 30) 564 #define CPUID_EXT_HYPERVISOR (1U << 31) 565 566 #define CPUID_EXT2_FPU (1U << 0) 567 #define CPUID_EXT2_VME (1U << 1) 568 #define CPUID_EXT2_DE (1U << 2) 569 #define CPUID_EXT2_PSE (1U << 3) 570 #define CPUID_EXT2_TSC (1U << 4) 571 #define CPUID_EXT2_MSR (1U << 5) 572 #define CPUID_EXT2_PAE (1U << 6) 573 #define CPUID_EXT2_MCE (1U << 7) 574 #define CPUID_EXT2_CX8 (1U << 8) 575 #define CPUID_EXT2_APIC (1U << 9) 576 #define CPUID_EXT2_SYSCALL (1U << 11) 577 #define CPUID_EXT2_MTRR (1U << 12) 578 #define CPUID_EXT2_PGE (1U << 13) 579 #define CPUID_EXT2_MCA (1U << 14) 580 #define CPUID_EXT2_CMOV (1U << 15) 581 #define CPUID_EXT2_PAT (1U << 16) 582 #define CPUID_EXT2_PSE36 (1U << 17) 583 #define CPUID_EXT2_MP (1U << 19) 584 #define CPUID_EXT2_NX (1U << 20) 585 #define CPUID_EXT2_MMXEXT (1U << 22) 586 #define CPUID_EXT2_MMX (1U << 23) 587 #define CPUID_EXT2_FXSR (1U << 24) 588 #define CPUID_EXT2_FFXSR (1U << 25) 589 #define CPUID_EXT2_PDPE1GB (1U << 26) 590 #define CPUID_EXT2_RDTSCP (1U << 27) 591 #define CPUID_EXT2_LM (1U << 29) 592 #define CPUID_EXT2_3DNOWEXT (1U << 30) 593 #define CPUID_EXT2_3DNOW (1U << 31) 594 595 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 596 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 597 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 598 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 599 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 600 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 601 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 602 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 603 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 604 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 605 606 #define CPUID_EXT3_LAHF_LM (1U << 0) 607 #define CPUID_EXT3_CMP_LEG (1U << 1) 608 #define CPUID_EXT3_SVM (1U << 2) 609 #define CPUID_EXT3_EXTAPIC (1U << 3) 610 #define CPUID_EXT3_CR8LEG (1U << 4) 611 #define CPUID_EXT3_ABM (1U << 5) 612 #define CPUID_EXT3_SSE4A (1U << 6) 613 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 614 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 615 #define CPUID_EXT3_OSVW (1U << 9) 616 #define CPUID_EXT3_IBS (1U << 10) 617 #define CPUID_EXT3_XOP (1U << 11) 618 #define CPUID_EXT3_SKINIT (1U << 12) 619 #define CPUID_EXT3_WDT (1U << 13) 620 #define CPUID_EXT3_LWP (1U << 15) 621 #define CPUID_EXT3_FMA4 (1U << 16) 622 #define CPUID_EXT3_TCE (1U << 17) 623 #define CPUID_EXT3_NODEID (1U << 19) 624 #define CPUID_EXT3_TBM (1U << 21) 625 #define CPUID_EXT3_TOPOEXT (1U << 22) 626 #define CPUID_EXT3_PERFCORE (1U << 23) 627 #define CPUID_EXT3_PERFNB (1U << 24) 628 629 #define CPUID_SVM_NPT (1U << 0) 630 #define CPUID_SVM_LBRV (1U << 1) 631 #define CPUID_SVM_SVMLOCK (1U << 2) 632 #define CPUID_SVM_NRIPSAVE (1U << 3) 633 #define CPUID_SVM_TSCSCALE (1U << 4) 634 #define CPUID_SVM_VMCBCLEAN (1U << 5) 635 #define CPUID_SVM_FLUSHASID (1U << 6) 636 #define CPUID_SVM_DECODEASSIST (1U << 7) 637 #define CPUID_SVM_PAUSEFILTER (1U << 10) 638 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 639 640 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 641 #define CPUID_7_0_EBX_BMI1 (1U << 3) 642 #define CPUID_7_0_EBX_HLE (1U << 4) 643 #define CPUID_7_0_EBX_AVX2 (1U << 5) 644 #define CPUID_7_0_EBX_SMEP (1U << 7) 645 #define CPUID_7_0_EBX_BMI2 (1U << 8) 646 #define CPUID_7_0_EBX_ERMS (1U << 9) 647 #define CPUID_7_0_EBX_INVPCID (1U << 10) 648 #define CPUID_7_0_EBX_RTM (1U << 11) 649 #define CPUID_7_0_EBX_MPX (1U << 14) 650 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */ 651 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */ 652 #define CPUID_7_0_EBX_RDSEED (1U << 18) 653 #define CPUID_7_0_EBX_ADX (1U << 19) 654 #define CPUID_7_0_EBX_SMAP (1U << 20) 655 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */ 656 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */ 657 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */ 658 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */ 659 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) /* Intel Processor Trace */ 660 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */ 661 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */ 662 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */ 663 #define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */ 664 #define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */ 665 #define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */ 666 667 #define CPUID_7_0_ECX_AVX512BMI (1U << 1) 668 #define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */ 669 #define CPUID_7_0_ECX_UMIP (1U << 2) 670 #define CPUID_7_0_ECX_PKU (1U << 3) 671 #define CPUID_7_0_ECX_OSPKE (1U << 4) 672 #define CPUID_7_0_ECX_VBMI2 (1U << 6) /* Additional VBMI Instrs */ 673 #define CPUID_7_0_ECX_GFNI (1U << 8) 674 #define CPUID_7_0_ECX_VAES (1U << 9) 675 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 676 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 677 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 678 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */ 679 #define CPUID_7_0_ECX_LA57 (1U << 16) 680 #define CPUID_7_0_ECX_RDPID (1U << 22) 681 682 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */ 683 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */ 684 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) /* Speculation Control */ 685 686 #define KVM_HINTS_DEDICATED (1U << 0) 687 688 #define CPUID_8000_0008_EBX_IBPB (1U << 12) /* Indirect Branch Prediction Barrier */ 689 690 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 691 #define CPUID_XSAVE_XSAVEC (1U << 1) 692 #define CPUID_XSAVE_XGETBV1 (1U << 2) 693 #define CPUID_XSAVE_XSAVES (1U << 3) 694 695 #define CPUID_6_EAX_ARAT (1U << 2) 696 697 /* CPUID[0x80000007].EDX flags: */ 698 #define CPUID_APM_INVTSC (1U << 8) 699 700 #define CPUID_VENDOR_SZ 12 701 702 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 703 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 704 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 705 #define CPUID_VENDOR_INTEL "GenuineIntel" 706 707 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 708 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 709 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 710 #define CPUID_VENDOR_AMD "AuthenticAMD" 711 712 #define CPUID_VENDOR_VIA "CentaurHauls" 713 714 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 715 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 716 717 /* CPUID[0xB].ECX level types */ 718 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 719 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 720 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 721 722 #ifndef HYPERV_SPINLOCK_NEVER_RETRY 723 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF 724 #endif 725 726 #define EXCP00_DIVZ 0 727 #define EXCP01_DB 1 728 #define EXCP02_NMI 2 729 #define EXCP03_INT3 3 730 #define EXCP04_INTO 4 731 #define EXCP05_BOUND 5 732 #define EXCP06_ILLOP 6 733 #define EXCP07_PREX 7 734 #define EXCP08_DBLE 8 735 #define EXCP09_XERR 9 736 #define EXCP0A_TSS 10 737 #define EXCP0B_NOSEG 11 738 #define EXCP0C_STACK 12 739 #define EXCP0D_GPF 13 740 #define EXCP0E_PAGE 14 741 #define EXCP10_COPR 16 742 #define EXCP11_ALGN 17 743 #define EXCP12_MCHK 18 744 745 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation 746 for syscall instruction */ 747 #define EXCP_VMEXIT 0x100 748 749 /* i386-specific interrupt pending bits. */ 750 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 751 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 752 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 753 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 754 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 755 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 756 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 757 758 /* Use a clearer name for this. */ 759 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 760 761 /* Instead of computing the condition codes after each x86 instruction, 762 * QEMU just stores one operand (called CC_SRC), the result 763 * (called CC_DST) and the type of operation (called CC_OP). When the 764 * condition codes are needed, the condition codes can be calculated 765 * using this information. Condition codes are not generated if they 766 * are only needed for conditional branches. 767 */ 768 typedef enum { 769 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 770 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 771 772 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 773 CC_OP_MULW, 774 CC_OP_MULL, 775 CC_OP_MULQ, 776 777 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 778 CC_OP_ADDW, 779 CC_OP_ADDL, 780 CC_OP_ADDQ, 781 782 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 783 CC_OP_ADCW, 784 CC_OP_ADCL, 785 CC_OP_ADCQ, 786 787 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 788 CC_OP_SUBW, 789 CC_OP_SUBL, 790 CC_OP_SUBQ, 791 792 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 793 CC_OP_SBBW, 794 CC_OP_SBBL, 795 CC_OP_SBBQ, 796 797 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 798 CC_OP_LOGICW, 799 CC_OP_LOGICL, 800 CC_OP_LOGICQ, 801 802 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 803 CC_OP_INCW, 804 CC_OP_INCL, 805 CC_OP_INCQ, 806 807 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 808 CC_OP_DECW, 809 CC_OP_DECL, 810 CC_OP_DECQ, 811 812 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 813 CC_OP_SHLW, 814 CC_OP_SHLL, 815 CC_OP_SHLQ, 816 817 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 818 CC_OP_SARW, 819 CC_OP_SARL, 820 CC_OP_SARQ, 821 822 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 823 CC_OP_BMILGW, 824 CC_OP_BMILGL, 825 CC_OP_BMILGQ, 826 827 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 828 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 829 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 830 831 CC_OP_CLR, /* Z set, all other flags clear. */ 832 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 833 834 CC_OP_NB, 835 } CCOp; 836 837 typedef struct SegmentCache { 838 uint32_t selector; 839 target_ulong base; 840 uint32_t limit; 841 uint32_t flags; 842 } SegmentCache; 843 844 #define MMREG_UNION(n, bits) \ 845 union n { \ 846 uint8_t _b_##n[(bits)/8]; \ 847 uint16_t _w_##n[(bits)/16]; \ 848 uint32_t _l_##n[(bits)/32]; \ 849 uint64_t _q_##n[(bits)/64]; \ 850 float32 _s_##n[(bits)/32]; \ 851 float64 _d_##n[(bits)/64]; \ 852 } 853 854 typedef union { 855 uint8_t _b[16]; 856 uint16_t _w[8]; 857 uint32_t _l[4]; 858 uint64_t _q[2]; 859 } XMMReg; 860 861 typedef union { 862 uint8_t _b[32]; 863 uint16_t _w[16]; 864 uint32_t _l[8]; 865 uint64_t _q[4]; 866 } YMMReg; 867 868 typedef MMREG_UNION(ZMMReg, 512) ZMMReg; 869 typedef MMREG_UNION(MMXReg, 64) MMXReg; 870 871 typedef struct BNDReg { 872 uint64_t lb; 873 uint64_t ub; 874 } BNDReg; 875 876 typedef struct BNDCSReg { 877 uint64_t cfgu; 878 uint64_t sts; 879 } BNDCSReg; 880 881 #define BNDCFG_ENABLE 1ULL 882 #define BNDCFG_BNDPRESERVE 2ULL 883 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 884 885 #ifdef HOST_WORDS_BIGENDIAN 886 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 887 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 888 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 889 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 890 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 891 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 892 893 #define MMX_B(n) _b_MMXReg[7 - (n)] 894 #define MMX_W(n) _w_MMXReg[3 - (n)] 895 #define MMX_L(n) _l_MMXReg[1 - (n)] 896 #define MMX_S(n) _s_MMXReg[1 - (n)] 897 #else 898 #define ZMM_B(n) _b_ZMMReg[n] 899 #define ZMM_W(n) _w_ZMMReg[n] 900 #define ZMM_L(n) _l_ZMMReg[n] 901 #define ZMM_S(n) _s_ZMMReg[n] 902 #define ZMM_Q(n) _q_ZMMReg[n] 903 #define ZMM_D(n) _d_ZMMReg[n] 904 905 #define MMX_B(n) _b_MMXReg[n] 906 #define MMX_W(n) _w_MMXReg[n] 907 #define MMX_L(n) _l_MMXReg[n] 908 #define MMX_S(n) _s_MMXReg[n] 909 #endif 910 #define MMX_Q(n) _q_MMXReg[n] 911 912 typedef union { 913 floatx80 d __attribute__((aligned(16))); 914 MMXReg mmx; 915 } FPReg; 916 917 typedef struct { 918 uint64_t base; 919 uint64_t mask; 920 } MTRRVar; 921 922 #define CPU_NB_REGS64 16 923 #define CPU_NB_REGS32 8 924 925 #ifdef TARGET_X86_64 926 #define CPU_NB_REGS CPU_NB_REGS64 927 #else 928 #define CPU_NB_REGS CPU_NB_REGS32 929 #endif 930 931 #define MAX_FIXED_COUNTERS 3 932 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 933 934 #define NB_MMU_MODES 3 935 #define TARGET_INSN_START_EXTRA_WORDS 1 936 937 #define NB_OPMASK_REGS 8 938 939 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 940 * that APIC ID hasn't been set yet 941 */ 942 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 943 944 typedef union X86LegacyXSaveArea { 945 struct { 946 uint16_t fcw; 947 uint16_t fsw; 948 uint8_t ftw; 949 uint8_t reserved; 950 uint16_t fpop; 951 uint64_t fpip; 952 uint64_t fpdp; 953 uint32_t mxcsr; 954 uint32_t mxcsr_mask; 955 FPReg fpregs[8]; 956 uint8_t xmm_regs[16][16]; 957 }; 958 uint8_t data[512]; 959 } X86LegacyXSaveArea; 960 961 typedef struct X86XSaveHeader { 962 uint64_t xstate_bv; 963 uint64_t xcomp_bv; 964 uint64_t reserve0; 965 uint8_t reserved[40]; 966 } X86XSaveHeader; 967 968 /* Ext. save area 2: AVX State */ 969 typedef struct XSaveAVX { 970 uint8_t ymmh[16][16]; 971 } XSaveAVX; 972 973 /* Ext. save area 3: BNDREG */ 974 typedef struct XSaveBNDREG { 975 BNDReg bnd_regs[4]; 976 } XSaveBNDREG; 977 978 /* Ext. save area 4: BNDCSR */ 979 typedef union XSaveBNDCSR { 980 BNDCSReg bndcsr; 981 uint8_t data[64]; 982 } XSaveBNDCSR; 983 984 /* Ext. save area 5: Opmask */ 985 typedef struct XSaveOpmask { 986 uint64_t opmask_regs[NB_OPMASK_REGS]; 987 } XSaveOpmask; 988 989 /* Ext. save area 6: ZMM_Hi256 */ 990 typedef struct XSaveZMM_Hi256 { 991 uint8_t zmm_hi256[16][32]; 992 } XSaveZMM_Hi256; 993 994 /* Ext. save area 7: Hi16_ZMM */ 995 typedef struct XSaveHi16_ZMM { 996 uint8_t hi16_zmm[16][64]; 997 } XSaveHi16_ZMM; 998 999 /* Ext. save area 9: PKRU state */ 1000 typedef struct XSavePKRU { 1001 uint32_t pkru; 1002 uint32_t padding; 1003 } XSavePKRU; 1004 1005 typedef struct X86XSaveArea { 1006 X86LegacyXSaveArea legacy; 1007 X86XSaveHeader header; 1008 1009 /* Extended save areas: */ 1010 1011 /* AVX State: */ 1012 XSaveAVX avx_state; 1013 uint8_t padding[960 - 576 - sizeof(XSaveAVX)]; 1014 /* MPX State: */ 1015 XSaveBNDREG bndreg_state; 1016 XSaveBNDCSR bndcsr_state; 1017 /* AVX-512 State: */ 1018 XSaveOpmask opmask_state; 1019 XSaveZMM_Hi256 zmm_hi256_state; 1020 XSaveHi16_ZMM hi16_zmm_state; 1021 /* PKRU State: */ 1022 XSavePKRU pkru_state; 1023 } X86XSaveArea; 1024 1025 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240); 1026 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1027 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0); 1028 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1029 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400); 1030 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1031 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440); 1032 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1033 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480); 1034 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1035 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680); 1036 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1037 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80); 1038 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1039 1040 typedef enum TPRAccess { 1041 TPR_ACCESS_READ, 1042 TPR_ACCESS_WRITE, 1043 } TPRAccess; 1044 1045 typedef struct CPUX86State { 1046 /* standard registers */ 1047 target_ulong regs[CPU_NB_REGS]; 1048 target_ulong eip; 1049 target_ulong eflags; /* eflags register. During CPU emulation, CC 1050 flags and DF are set to zero because they are 1051 stored elsewhere */ 1052 1053 /* emulator internal eflags handling */ 1054 target_ulong cc_dst; 1055 target_ulong cc_src; 1056 target_ulong cc_src2; 1057 uint32_t cc_op; 1058 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1059 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1060 are known at translation time. */ 1061 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1062 1063 /* segments */ 1064 SegmentCache segs[6]; /* selector values */ 1065 SegmentCache ldt; 1066 SegmentCache tr; 1067 SegmentCache gdt; /* only base and limit are used */ 1068 SegmentCache idt; /* only base and limit are used */ 1069 1070 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1071 int32_t a20_mask; 1072 1073 BNDReg bnd_regs[4]; 1074 BNDCSReg bndcs_regs; 1075 uint64_t msr_bndcfgs; 1076 uint64_t efer; 1077 1078 /* Beginning of state preserved by INIT (dummy marker). */ 1079 struct {} start_init_save; 1080 1081 /* FPU state */ 1082 unsigned int fpstt; /* top of stack index */ 1083 uint16_t fpus; 1084 uint16_t fpuc; 1085 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1086 FPReg fpregs[8]; 1087 /* KVM-only so far */ 1088 uint16_t fpop; 1089 uint64_t fpip; 1090 uint64_t fpdp; 1091 1092 /* emulator internal variables */ 1093 float_status fp_status; 1094 floatx80 ft0; 1095 1096 float_status mmx_status; /* for 3DNow! float ops */ 1097 float_status sse_status; 1098 uint32_t mxcsr; 1099 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32]; 1100 ZMMReg xmm_t0; 1101 MMXReg mmx_t0; 1102 1103 XMMReg ymmh_regs[CPU_NB_REGS]; 1104 1105 uint64_t opmask_regs[NB_OPMASK_REGS]; 1106 YMMReg zmmh_regs[CPU_NB_REGS]; 1107 ZMMReg hi16_zmm_regs[CPU_NB_REGS]; 1108 1109 /* sysenter registers */ 1110 uint32_t sysenter_cs; 1111 target_ulong sysenter_esp; 1112 target_ulong sysenter_eip; 1113 uint64_t star; 1114 1115 uint64_t vm_hsave; 1116 1117 #ifdef TARGET_X86_64 1118 target_ulong lstar; 1119 target_ulong cstar; 1120 target_ulong fmask; 1121 target_ulong kernelgsbase; 1122 #endif 1123 1124 uint64_t tsc; 1125 uint64_t tsc_adjust; 1126 uint64_t tsc_deadline; 1127 uint64_t tsc_aux; 1128 1129 uint64_t xcr0; 1130 1131 uint64_t mcg_status; 1132 uint64_t msr_ia32_misc_enable; 1133 uint64_t msr_ia32_feature_control; 1134 1135 uint64_t msr_fixed_ctr_ctrl; 1136 uint64_t msr_global_ctrl; 1137 uint64_t msr_global_status; 1138 uint64_t msr_global_ovf_ctrl; 1139 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1140 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1141 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1142 1143 uint64_t pat; 1144 uint32_t smbase; 1145 1146 uint32_t pkru; 1147 1148 uint64_t spec_ctrl; 1149 1150 /* End of state preserved by INIT (dummy marker). */ 1151 struct {} end_init_save; 1152 1153 uint64_t system_time_msr; 1154 uint64_t wall_clock_msr; 1155 uint64_t steal_time_msr; 1156 uint64_t async_pf_en_msr; 1157 uint64_t pv_eoi_en_msr; 1158 1159 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1160 uint64_t msr_hv_hypercall; 1161 uint64_t msr_hv_guest_os_id; 1162 uint64_t msr_hv_tsc; 1163 1164 /* Per-VCPU HV MSRs */ 1165 uint64_t msr_hv_vapic; 1166 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1167 uint64_t msr_hv_runtime; 1168 uint64_t msr_hv_synic_control; 1169 uint64_t msr_hv_synic_evt_page; 1170 uint64_t msr_hv_synic_msg_page; 1171 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1172 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1173 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1174 1175 uint64_t msr_rtit_ctrl; 1176 uint64_t msr_rtit_status; 1177 uint64_t msr_rtit_output_base; 1178 uint64_t msr_rtit_output_mask; 1179 uint64_t msr_rtit_cr3_match; 1180 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1181 1182 /* exception/interrupt handling */ 1183 int error_code; 1184 int exception_is_int; 1185 target_ulong exception_next_eip; 1186 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1187 union { 1188 struct CPUBreakpoint *cpu_breakpoint[4]; 1189 struct CPUWatchpoint *cpu_watchpoint[4]; 1190 }; /* break/watchpoints for dr[0..3] */ 1191 int old_exception; /* exception in flight */ 1192 1193 uint64_t vm_vmcb; 1194 uint64_t tsc_offset; 1195 uint64_t intercept; 1196 uint16_t intercept_cr_read; 1197 uint16_t intercept_cr_write; 1198 uint16_t intercept_dr_read; 1199 uint16_t intercept_dr_write; 1200 uint32_t intercept_exceptions; 1201 uint8_t v_tpr; 1202 1203 /* KVM states, automatically cleared on reset */ 1204 uint8_t nmi_injected; 1205 uint8_t nmi_pending; 1206 1207 /* Fields up to this point are cleared by a CPU reset */ 1208 struct {} end_reset_fields; 1209 1210 CPU_COMMON 1211 1212 /* Fields after CPU_COMMON are preserved across CPU reset. */ 1213 1214 /* processor features (e.g. for CPUID insn) */ 1215 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1216 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1217 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1218 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1219 /* Actual level/xlevel/xlevel2 value: */ 1220 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1221 uint32_t cpuid_vendor1; 1222 uint32_t cpuid_vendor2; 1223 uint32_t cpuid_vendor3; 1224 uint32_t cpuid_version; 1225 FeatureWordArray features; 1226 /* Features that were explicitly enabled/disabled */ 1227 FeatureWordArray user_features; 1228 uint32_t cpuid_model[12]; 1229 1230 /* MTRRs */ 1231 uint64_t mtrr_fixed[11]; 1232 uint64_t mtrr_deftype; 1233 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1234 1235 /* For KVM */ 1236 uint32_t mp_state; 1237 int32_t exception_injected; 1238 int32_t interrupt_injected; 1239 uint8_t soft_interrupt; 1240 uint8_t has_error_code; 1241 uint32_t ins_len; 1242 uint32_t sipi_vector; 1243 bool tsc_valid; 1244 int64_t tsc_khz; 1245 int64_t user_tsc_khz; /* for sanity check only */ 1246 void *kvm_xsave_buf; 1247 #if defined(CONFIG_HVF) 1248 HVFX86EmulatorState *hvf_emul; 1249 #endif 1250 1251 uint64_t mcg_cap; 1252 uint64_t mcg_ctl; 1253 uint64_t mcg_ext_ctl; 1254 uint64_t mce_banks[MCE_BANKS_DEF*4]; 1255 uint64_t xstate_bv; 1256 1257 /* vmstate */ 1258 uint16_t fpus_vmstate; 1259 uint16_t fptag_vmstate; 1260 uint16_t fpregs_format_vmstate; 1261 1262 uint64_t xss; 1263 1264 TPRAccess tpr_access_type; 1265 } CPUX86State; 1266 1267 struct kvm_msrs; 1268 1269 /** 1270 * X86CPU: 1271 * @env: #CPUX86State 1272 * @migratable: If set, only migratable flags will be accepted when "enforce" 1273 * mode is used, and only migratable flags will be included in the "host" 1274 * CPU model. 1275 * 1276 * An x86 CPU. 1277 */ 1278 struct X86CPU { 1279 /*< private >*/ 1280 CPUState parent_obj; 1281 /*< public >*/ 1282 1283 CPUX86State env; 1284 1285 bool hyperv_vapic; 1286 bool hyperv_relaxed_timing; 1287 int hyperv_spinlock_attempts; 1288 char *hyperv_vendor_id; 1289 bool hyperv_time; 1290 bool hyperv_crash; 1291 bool hyperv_reset; 1292 bool hyperv_vpindex; 1293 bool hyperv_runtime; 1294 bool hyperv_synic; 1295 bool hyperv_stimer; 1296 bool check_cpuid; 1297 bool enforce_cpuid; 1298 bool expose_kvm; 1299 bool expose_tcg; 1300 bool migratable; 1301 bool max_features; /* Enable all supported features automatically */ 1302 uint32_t apic_id; 1303 1304 /* Enables publishing of TSC increment and Local APIC bus frequencies to 1305 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 1306 bool vmware_cpuid_freq; 1307 1308 /* if true the CPUID code directly forward host cache leaves to the guest */ 1309 bool cache_info_passthrough; 1310 1311 /* Features that were filtered out because of missing host capabilities */ 1312 uint32_t filtered_features[FEATURE_WORDS]; 1313 1314 /* Enable PMU CPUID bits. This can't be enabled by default yet because 1315 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1316 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1317 * capabilities) directly to the guest. 1318 */ 1319 bool enable_pmu; 1320 1321 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1322 * disabled by default to avoid breaking migration between QEMU with 1323 * different LMCE configurations. 1324 */ 1325 bool enable_lmce; 1326 1327 /* Compatibility bits for old machine types. 1328 * If true present virtual l3 cache for VM, the vcpus in the same virtual 1329 * socket share an virtual l3 cache. 1330 */ 1331 bool enable_l3_cache; 1332 1333 /* Compatibility bits for old machine types: */ 1334 bool enable_cpuid_0xb; 1335 1336 /* Enable auto level-increase for all CPUID leaves */ 1337 bool full_cpuid_auto_level; 1338 1339 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1340 bool fill_mtrr_mask; 1341 1342 /* if true override the phys_bits value with a value read from the host */ 1343 bool host_phys_bits; 1344 1345 /* Stop SMI delivery for migration compatibility with old machines */ 1346 bool kvm_no_smi_migration; 1347 1348 /* Number of physical address bits supported */ 1349 uint32_t phys_bits; 1350 1351 /* in order to simplify APIC support, we leave this pointer to the 1352 user */ 1353 struct DeviceState *apic_state; 1354 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1355 Notifier machine_done; 1356 1357 struct kvm_msrs *kvm_msr_buf; 1358 1359 int32_t node_id; /* NUMA node this CPU belongs to */ 1360 int32_t socket_id; 1361 int32_t core_id; 1362 int32_t thread_id; 1363 1364 int32_t hv_max_vps; 1365 }; 1366 1367 static inline X86CPU *x86_env_get_cpu(CPUX86State *env) 1368 { 1369 return container_of(env, X86CPU, env); 1370 } 1371 1372 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e)) 1373 1374 #define ENV_OFFSET offsetof(X86CPU, env) 1375 1376 #ifndef CONFIG_USER_ONLY 1377 extern struct VMStateDescription vmstate_x86_cpu; 1378 #endif 1379 1380 /** 1381 * x86_cpu_do_interrupt: 1382 * @cpu: vCPU the interrupt is to be handled by. 1383 */ 1384 void x86_cpu_do_interrupt(CPUState *cpu); 1385 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req); 1386 1387 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 1388 int cpuid, void *opaque); 1389 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 1390 int cpuid, void *opaque); 1391 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1392 void *opaque); 1393 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1394 void *opaque); 1395 1396 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 1397 Error **errp); 1398 1399 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 1400 int flags); 1401 1402 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 1403 1404 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 1405 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1406 1407 void x86_cpu_exec_enter(CPUState *cpu); 1408 void x86_cpu_exec_exit(CPUState *cpu); 1409 1410 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf); 1411 int cpu_x86_support_mca_broadcast(CPUX86State *env); 1412 1413 int cpu_get_pic_interrupt(CPUX86State *s); 1414 /* MSDOS compatibility mode FPU exception support */ 1415 void cpu_set_ferr(CPUX86State *s); 1416 1417 /* this function must always be used to load data in the segment 1418 cache: it synchronizes the hflags with the segment cache values */ 1419 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 1420 int seg_reg, unsigned int selector, 1421 target_ulong base, 1422 unsigned int limit, 1423 unsigned int flags) 1424 { 1425 SegmentCache *sc; 1426 unsigned int new_hflags; 1427 1428 sc = &env->segs[seg_reg]; 1429 sc->selector = selector; 1430 sc->base = base; 1431 sc->limit = limit; 1432 sc->flags = flags; 1433 1434 /* update the hidden flags */ 1435 { 1436 if (seg_reg == R_CS) { 1437 #ifdef TARGET_X86_64 1438 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 1439 /* long mode */ 1440 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 1441 env->hflags &= ~(HF_ADDSEG_MASK); 1442 } else 1443 #endif 1444 { 1445 /* legacy / compatibility case */ 1446 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 1447 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 1448 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 1449 new_hflags; 1450 } 1451 } 1452 if (seg_reg == R_SS) { 1453 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 1454 #if HF_CPL_MASK != 3 1455 #error HF_CPL_MASK is hardcoded 1456 #endif 1457 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 1458 } 1459 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 1460 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 1461 if (env->hflags & HF_CS64_MASK) { 1462 /* zero base assumed for DS, ES and SS in long mode */ 1463 } else if (!(env->cr[0] & CR0_PE_MASK) || 1464 (env->eflags & VM_MASK) || 1465 !(env->hflags & HF_CS32_MASK)) { 1466 /* XXX: try to avoid this test. The problem comes from the 1467 fact that is real mode or vm86 mode we only modify the 1468 'base' and 'selector' fields of the segment cache to go 1469 faster. A solution may be to force addseg to one in 1470 translate-i386.c. */ 1471 new_hflags |= HF_ADDSEG_MASK; 1472 } else { 1473 new_hflags |= ((env->segs[R_DS].base | 1474 env->segs[R_ES].base | 1475 env->segs[R_SS].base) != 0) << 1476 HF_ADDSEG_SHIFT; 1477 } 1478 env->hflags = (env->hflags & 1479 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 1480 } 1481 } 1482 1483 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 1484 uint8_t sipi_vector) 1485 { 1486 CPUState *cs = CPU(cpu); 1487 CPUX86State *env = &cpu->env; 1488 1489 env->eip = 0; 1490 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 1491 sipi_vector << 12, 1492 env->segs[R_CS].limit, 1493 env->segs[R_CS].flags); 1494 cs->halted = 0; 1495 } 1496 1497 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 1498 target_ulong *base, unsigned int *limit, 1499 unsigned int *flags); 1500 1501 /* op_helper.c */ 1502 /* used for debug or cpu save/restore */ 1503 1504 /* cpu-exec.c */ 1505 /* the following helpers are only usable in user mode simulation as 1506 they can trigger unexpected exceptions */ 1507 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector); 1508 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 1509 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 1510 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 1511 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 1512 1513 /* you can call this signal handler from your SIGBUS and SIGSEGV 1514 signal handlers to inform the virtual CPU of exceptions. non zero 1515 is returned if the signal was handled by the virtual CPU. */ 1516 int cpu_x86_signal_handler(int host_signum, void *pinfo, 1517 void *puc); 1518 1519 /* cpu.c */ 1520 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 1521 uint32_t *eax, uint32_t *ebx, 1522 uint32_t *ecx, uint32_t *edx); 1523 void cpu_clear_apic_feature(CPUX86State *env); 1524 void host_cpuid(uint32_t function, uint32_t count, 1525 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 1526 void host_vendor_fms(char *vendor, int *family, int *model, int *stepping); 1527 1528 /* helper.c */ 1529 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr, int size, 1530 int is_write, int mmu_idx); 1531 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 1532 1533 #ifndef CONFIG_USER_ONLY 1534 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 1535 { 1536 return !!attrs.secure; 1537 } 1538 1539 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 1540 { 1541 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 1542 } 1543 1544 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 1545 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 1546 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 1547 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 1548 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 1549 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 1550 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 1551 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 1552 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 1553 #endif 1554 1555 void breakpoint_handler(CPUState *cs); 1556 1557 /* will be suppressed */ 1558 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 1559 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 1560 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 1561 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 1562 1563 /* hw/pc.c */ 1564 uint64_t cpu_get_tsc(CPUX86State *env); 1565 1566 #define TARGET_PAGE_BITS 12 1567 1568 #ifdef TARGET_X86_64 1569 #define TARGET_PHYS_ADDR_SPACE_BITS 52 1570 /* ??? This is really 48 bits, sign-extended, but the only thing 1571 accessible to userland with bit 48 set is the VSYSCALL, and that 1572 is handled via other mechanisms. */ 1573 #define TARGET_VIRT_ADDR_SPACE_BITS 47 1574 #else 1575 #define TARGET_PHYS_ADDR_SPACE_BITS 36 1576 #define TARGET_VIRT_ADDR_SPACE_BITS 32 1577 #endif 1578 1579 /* XXX: This value should match the one returned by CPUID 1580 * and in exec.c */ 1581 # if defined(TARGET_X86_64) 1582 # define TCG_PHYS_ADDR_BITS 40 1583 # else 1584 # define TCG_PHYS_ADDR_BITS 36 1585 # endif 1586 1587 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS) 1588 1589 #define cpu_init(cpu_model) cpu_generic_init(TYPE_X86_CPU, cpu_model) 1590 1591 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 1592 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 1593 1594 #ifdef TARGET_X86_64 1595 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 1596 #else 1597 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 1598 #endif 1599 1600 #define cpu_signal_handler cpu_x86_signal_handler 1601 #define cpu_list x86_cpu_list 1602 1603 /* MMU modes definitions */ 1604 #define MMU_MODE0_SUFFIX _ksmap 1605 #define MMU_MODE1_SUFFIX _user 1606 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */ 1607 #define MMU_KSMAP_IDX 0 1608 #define MMU_USER_IDX 1 1609 #define MMU_KNOSMAP_IDX 2 1610 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 1611 { 1612 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 1613 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 1614 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1615 } 1616 1617 static inline int cpu_mmu_index_kernel(CPUX86State *env) 1618 { 1619 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 1620 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 1621 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1622 } 1623 1624 #define CC_DST (env->cc_dst) 1625 #define CC_SRC (env->cc_src) 1626 #define CC_SRC2 (env->cc_src2) 1627 #define CC_OP (env->cc_op) 1628 1629 /* n must be a constant to be efficient */ 1630 static inline target_long lshift(target_long x, int n) 1631 { 1632 if (n >= 0) { 1633 return x << n; 1634 } else { 1635 return x >> (-n); 1636 } 1637 } 1638 1639 /* float macros */ 1640 #define FT0 (env->ft0) 1641 #define ST0 (env->fpregs[env->fpstt].d) 1642 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d) 1643 #define ST1 ST(1) 1644 1645 /* translate.c */ 1646 void tcg_x86_init(void); 1647 1648 #include "exec/cpu-all.h" 1649 #include "svm.h" 1650 1651 #if !defined(CONFIG_USER_ONLY) 1652 #include "hw/i386/apic.h" 1653 #endif 1654 1655 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 1656 target_ulong *cs_base, uint32_t *flags) 1657 { 1658 *cs_base = env->segs[R_CS].base; 1659 *pc = *cs_base + env->eip; 1660 *flags = env->hflags | 1661 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 1662 } 1663 1664 void do_cpu_init(X86CPU *cpu); 1665 void do_cpu_sipi(X86CPU *cpu); 1666 1667 #define MCE_INJECT_BROADCAST 1 1668 #define MCE_INJECT_UNCOND_AO 2 1669 1670 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 1671 uint64_t status, uint64_t mcg_status, uint64_t addr, 1672 uint64_t misc, int flags); 1673 1674 /* excp_helper.c */ 1675 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index); 1676 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index, 1677 uintptr_t retaddr); 1678 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index, 1679 int error_code); 1680 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index, 1681 int error_code, uintptr_t retaddr); 1682 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int, 1683 int error_code, int next_eip_addend); 1684 1685 /* cc_helper.c */ 1686 extern const uint8_t parity_table[256]; 1687 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 1688 1689 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 1690 { 1691 uint32_t eflags = env->eflags; 1692 if (tcg_enabled()) { 1693 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 1694 } 1695 return eflags; 1696 } 1697 1698 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS 1699 * after generating a call to a helper that uses this. 1700 */ 1701 static inline void cpu_load_eflags(CPUX86State *env, int eflags, 1702 int update_mask) 1703 { 1704 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 1705 CC_OP = CC_OP_EFLAGS; 1706 env->df = 1 - (2 * ((eflags >> 10) & 1)); 1707 env->eflags = (env->eflags & ~update_mask) | 1708 (eflags & update_mask) | 0x2; 1709 } 1710 1711 /* load efer and update the corresponding hflags. XXX: do consistency 1712 checks with cpuid bits? */ 1713 static inline void cpu_load_efer(CPUX86State *env, uint64_t val) 1714 { 1715 env->efer = val; 1716 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK); 1717 if (env->efer & MSR_EFER_LMA) { 1718 env->hflags |= HF_LMA_MASK; 1719 } 1720 if (env->efer & MSR_EFER_SVME) { 1721 env->hflags |= HF_SVME_MASK; 1722 } 1723 } 1724 1725 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 1726 { 1727 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 1728 } 1729 1730 static inline int32_t x86_get_a20_mask(CPUX86State *env) 1731 { 1732 if (env->hflags & HF_SMM_MASK) { 1733 return -1; 1734 } else { 1735 return env->a20_mask; 1736 } 1737 } 1738 1739 /* fpu_helper.c */ 1740 void update_fp_status(CPUX86State *env); 1741 void update_mxcsr_status(CPUX86State *env); 1742 1743 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 1744 { 1745 env->mxcsr = mxcsr; 1746 if (tcg_enabled()) { 1747 update_mxcsr_status(env); 1748 } 1749 } 1750 1751 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 1752 { 1753 env->fpuc = fpuc; 1754 if (tcg_enabled()) { 1755 update_fp_status(env); 1756 } 1757 } 1758 1759 /* mem_helper.c */ 1760 void helper_lock_init(void); 1761 1762 /* svm_helper.c */ 1763 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 1764 uint64_t param, uintptr_t retaddr); 1765 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1, 1766 uintptr_t retaddr); 1767 void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1); 1768 1769 /* seg_helper.c */ 1770 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw); 1771 1772 /* smm_helper.c */ 1773 void do_smm_enter(X86CPU *cpu); 1774 1775 /* apic.c */ 1776 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 1777 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 1778 TPRAccess access); 1779 1780 1781 /* Change the value of a KVM-specific default 1782 * 1783 * If value is NULL, no default will be set and the original 1784 * value from the CPU model table will be kept. 1785 * 1786 * It is valid to call this function only for properties that 1787 * are already present in the kvm_default_props table. 1788 */ 1789 void x86_cpu_change_kvm_default(const char *prop, const char *value); 1790 1791 /* mpx_helper.c */ 1792 void cpu_sync_bndcs_hflags(CPUX86State *env); 1793 1794 /* Return name of 32-bit register, from a R_* constant */ 1795 const char *get_register_name_32(unsigned int reg); 1796 1797 void enable_compat_apic_id_mode(void); 1798 1799 #define APIC_DEFAULT_ADDRESS 0xfee00000 1800 #define APIC_SPACE_SIZE 0x100000 1801 1802 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f, 1803 fprintf_function cpu_fprintf, int flags); 1804 1805 /* cpu.c */ 1806 bool cpu_is_bsp(X86CPU *cpu); 1807 1808 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf); 1809 void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf); 1810 void x86_update_hflags(CPUX86State* env); 1811 1812 #endif /* I386_CPU_H */ 1813