1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "sysemu/tcg.h" 24 #include "cpu-qom.h" 25 #include "hyperv-proto.h" 26 #include "exec/cpu-defs.h" 27 28 /* The x86 has a strong memory model with some store-after-load re-ordering */ 29 #define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD) 30 31 /* Maximum instruction code size */ 32 #define TARGET_MAX_INSN_SIZE 16 33 34 /* support for self modifying code even if the modified instruction is 35 close to the modifying instruction */ 36 #define TARGET_HAS_PRECISE_SMC 37 38 #ifdef TARGET_X86_64 39 #define I386_ELF_MACHINE EM_X86_64 40 #define ELF_MACHINE_UNAME "x86_64" 41 #else 42 #define I386_ELF_MACHINE EM_386 43 #define ELF_MACHINE_UNAME "i686" 44 #endif 45 46 enum { 47 R_EAX = 0, 48 R_ECX = 1, 49 R_EDX = 2, 50 R_EBX = 3, 51 R_ESP = 4, 52 R_EBP = 5, 53 R_ESI = 6, 54 R_EDI = 7, 55 R_R8 = 8, 56 R_R9 = 9, 57 R_R10 = 10, 58 R_R11 = 11, 59 R_R12 = 12, 60 R_R13 = 13, 61 R_R14 = 14, 62 R_R15 = 15, 63 64 R_AL = 0, 65 R_CL = 1, 66 R_DL = 2, 67 R_BL = 3, 68 R_AH = 4, 69 R_CH = 5, 70 R_DH = 6, 71 R_BH = 7, 72 }; 73 74 typedef enum X86Seg { 75 R_ES = 0, 76 R_CS = 1, 77 R_SS = 2, 78 R_DS = 3, 79 R_FS = 4, 80 R_GS = 5, 81 R_LDTR = 6, 82 R_TR = 7, 83 } X86Seg; 84 85 /* segment descriptor fields */ 86 #define DESC_G_SHIFT 23 87 #define DESC_G_MASK (1 << DESC_G_SHIFT) 88 #define DESC_B_SHIFT 22 89 #define DESC_B_MASK (1 << DESC_B_SHIFT) 90 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 91 #define DESC_L_MASK (1 << DESC_L_SHIFT) 92 #define DESC_AVL_SHIFT 20 93 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 94 #define DESC_P_SHIFT 15 95 #define DESC_P_MASK (1 << DESC_P_SHIFT) 96 #define DESC_DPL_SHIFT 13 97 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 98 #define DESC_S_SHIFT 12 99 #define DESC_S_MASK (1 << DESC_S_SHIFT) 100 #define DESC_TYPE_SHIFT 8 101 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 102 #define DESC_A_MASK (1 << 8) 103 104 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 105 #define DESC_C_MASK (1 << 10) /* code: conforming */ 106 #define DESC_R_MASK (1 << 9) /* code: readable */ 107 108 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 109 #define DESC_W_MASK (1 << 9) /* data: writable */ 110 111 #define DESC_TSS_BUSY_MASK (1 << 9) 112 113 /* eflags masks */ 114 #define CC_C 0x0001 115 #define CC_P 0x0004 116 #define CC_A 0x0010 117 #define CC_Z 0x0040 118 #define CC_S 0x0080 119 #define CC_O 0x0800 120 121 #define TF_SHIFT 8 122 #define IOPL_SHIFT 12 123 #define VM_SHIFT 17 124 125 #define TF_MASK 0x00000100 126 #define IF_MASK 0x00000200 127 #define DF_MASK 0x00000400 128 #define IOPL_MASK 0x00003000 129 #define NT_MASK 0x00004000 130 #define RF_MASK 0x00010000 131 #define VM_MASK 0x00020000 132 #define AC_MASK 0x00040000 133 #define VIF_MASK 0x00080000 134 #define VIP_MASK 0x00100000 135 #define ID_MASK 0x00200000 136 137 /* hidden flags - used internally by qemu to represent additional cpu 138 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 139 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 140 positions to ease oring with eflags. */ 141 /* current cpl */ 142 #define HF_CPL_SHIFT 0 143 /* true if hardware interrupts must be disabled for next instruction */ 144 #define HF_INHIBIT_IRQ_SHIFT 3 145 /* 16 or 32 segments */ 146 #define HF_CS32_SHIFT 4 147 #define HF_SS32_SHIFT 5 148 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 149 #define HF_ADDSEG_SHIFT 6 150 /* copy of CR0.PE (protected mode) */ 151 #define HF_PE_SHIFT 7 152 #define HF_TF_SHIFT 8 /* must be same as eflags */ 153 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 154 #define HF_EM_SHIFT 10 155 #define HF_TS_SHIFT 11 156 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 157 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 158 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 159 #define HF_RF_SHIFT 16 /* must be same as eflags */ 160 #define HF_VM_SHIFT 17 /* must be same as eflags */ 161 #define HF_AC_SHIFT 18 /* must be same as eflags */ 162 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 163 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 164 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 165 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 166 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 167 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 168 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 169 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 170 171 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 172 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 173 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 174 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 175 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 176 #define HF_PE_MASK (1 << HF_PE_SHIFT) 177 #define HF_TF_MASK (1 << HF_TF_SHIFT) 178 #define HF_MP_MASK (1 << HF_MP_SHIFT) 179 #define HF_EM_MASK (1 << HF_EM_SHIFT) 180 #define HF_TS_MASK (1 << HF_TS_SHIFT) 181 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 182 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 183 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 184 #define HF_RF_MASK (1 << HF_RF_SHIFT) 185 #define HF_VM_MASK (1 << HF_VM_SHIFT) 186 #define HF_AC_MASK (1 << HF_AC_SHIFT) 187 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 188 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 189 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 190 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 191 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 192 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 193 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 194 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 195 196 /* hflags2 */ 197 198 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 199 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 200 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 201 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 202 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 203 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 204 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 205 206 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 207 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 208 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 209 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 210 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 211 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 212 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 213 214 #define CR0_PE_SHIFT 0 215 #define CR0_MP_SHIFT 1 216 217 #define CR0_PE_MASK (1U << 0) 218 #define CR0_MP_MASK (1U << 1) 219 #define CR0_EM_MASK (1U << 2) 220 #define CR0_TS_MASK (1U << 3) 221 #define CR0_ET_MASK (1U << 4) 222 #define CR0_NE_MASK (1U << 5) 223 #define CR0_WP_MASK (1U << 16) 224 #define CR0_AM_MASK (1U << 18) 225 #define CR0_PG_MASK (1U << 31) 226 227 #define CR4_VME_MASK (1U << 0) 228 #define CR4_PVI_MASK (1U << 1) 229 #define CR4_TSD_MASK (1U << 2) 230 #define CR4_DE_MASK (1U << 3) 231 #define CR4_PSE_MASK (1U << 4) 232 #define CR4_PAE_MASK (1U << 5) 233 #define CR4_MCE_MASK (1U << 6) 234 #define CR4_PGE_MASK (1U << 7) 235 #define CR4_PCE_MASK (1U << 8) 236 #define CR4_OSFXSR_SHIFT 9 237 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 238 #define CR4_OSXMMEXCPT_MASK (1U << 10) 239 #define CR4_LA57_MASK (1U << 12) 240 #define CR4_VMXE_MASK (1U << 13) 241 #define CR4_SMXE_MASK (1U << 14) 242 #define CR4_FSGSBASE_MASK (1U << 16) 243 #define CR4_PCIDE_MASK (1U << 17) 244 #define CR4_OSXSAVE_MASK (1U << 18) 245 #define CR4_SMEP_MASK (1U << 20) 246 #define CR4_SMAP_MASK (1U << 21) 247 #define CR4_PKE_MASK (1U << 22) 248 249 #define DR6_BD (1 << 13) 250 #define DR6_BS (1 << 14) 251 #define DR6_BT (1 << 15) 252 #define DR6_FIXED_1 0xffff0ff0 253 254 #define DR7_GD (1 << 13) 255 #define DR7_TYPE_SHIFT 16 256 #define DR7_LEN_SHIFT 18 257 #define DR7_FIXED_1 0x00000400 258 #define DR7_GLOBAL_BP_MASK 0xaa 259 #define DR7_LOCAL_BP_MASK 0x55 260 #define DR7_MAX_BP 4 261 #define DR7_TYPE_BP_INST 0x0 262 #define DR7_TYPE_DATA_WR 0x1 263 #define DR7_TYPE_IO_RW 0x2 264 #define DR7_TYPE_DATA_RW 0x3 265 266 #define PG_PRESENT_BIT 0 267 #define PG_RW_BIT 1 268 #define PG_USER_BIT 2 269 #define PG_PWT_BIT 3 270 #define PG_PCD_BIT 4 271 #define PG_ACCESSED_BIT 5 272 #define PG_DIRTY_BIT 6 273 #define PG_PSE_BIT 7 274 #define PG_GLOBAL_BIT 8 275 #define PG_PSE_PAT_BIT 12 276 #define PG_PKRU_BIT 59 277 #define PG_NX_BIT 63 278 279 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 280 #define PG_RW_MASK (1 << PG_RW_BIT) 281 #define PG_USER_MASK (1 << PG_USER_BIT) 282 #define PG_PWT_MASK (1 << PG_PWT_BIT) 283 #define PG_PCD_MASK (1 << PG_PCD_BIT) 284 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 285 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 286 #define PG_PSE_MASK (1 << PG_PSE_BIT) 287 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 288 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 289 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 290 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK) 291 #define PG_HI_USER_MASK 0x7ff0000000000000LL 292 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 293 #define PG_NX_MASK (1ULL << PG_NX_BIT) 294 295 #define PG_ERROR_W_BIT 1 296 297 #define PG_ERROR_P_MASK 0x01 298 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 299 #define PG_ERROR_U_MASK 0x04 300 #define PG_ERROR_RSVD_MASK 0x08 301 #define PG_ERROR_I_D_MASK 0x10 302 #define PG_ERROR_PK_MASK 0x20 303 304 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 305 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 306 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 307 308 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 309 #define MCE_BANKS_DEF 10 310 311 #define MCG_CAP_BANKS_MASK 0xff 312 313 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 314 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 315 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 316 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 317 318 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 319 320 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 321 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 322 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 323 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 324 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 325 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 326 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 327 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 328 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 329 330 /* MISC register defines */ 331 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 332 #define MCM_ADDR_LINEAR 1 /* linear address */ 333 #define MCM_ADDR_PHYS 2 /* physical address */ 334 #define MCM_ADDR_MEM 3 /* memory address */ 335 #define MCM_ADDR_GENERIC 7 /* generic */ 336 337 #define MSR_IA32_TSC 0x10 338 #define MSR_IA32_APICBASE 0x1b 339 #define MSR_IA32_APICBASE_BSP (1<<8) 340 #define MSR_IA32_APICBASE_ENABLE (1<<11) 341 #define MSR_IA32_APICBASE_EXTD (1 << 10) 342 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 343 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 344 #define MSR_TSC_ADJUST 0x0000003b 345 #define MSR_IA32_SPEC_CTRL 0x48 346 #define MSR_VIRT_SSBD 0xc001011f 347 #define MSR_IA32_PRED_CMD 0x49 348 #define MSR_IA32_CORE_CAPABILITY 0xcf 349 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 350 #define MSR_IA32_TSCDEADLINE 0x6e0 351 352 #define FEATURE_CONTROL_LOCKED (1<<0) 353 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 354 #define FEATURE_CONTROL_LMCE (1<<20) 355 356 #define MSR_P6_PERFCTR0 0xc1 357 358 #define MSR_IA32_SMBASE 0x9e 359 #define MSR_SMI_COUNT 0x34 360 #define MSR_MTRRcap 0xfe 361 #define MSR_MTRRcap_VCNT 8 362 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 363 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 364 365 #define MSR_IA32_SYSENTER_CS 0x174 366 #define MSR_IA32_SYSENTER_ESP 0x175 367 #define MSR_IA32_SYSENTER_EIP 0x176 368 369 #define MSR_MCG_CAP 0x179 370 #define MSR_MCG_STATUS 0x17a 371 #define MSR_MCG_CTL 0x17b 372 #define MSR_MCG_EXT_CTL 0x4d0 373 374 #define MSR_P6_EVNTSEL0 0x186 375 376 #define MSR_IA32_PERF_STATUS 0x198 377 378 #define MSR_IA32_MISC_ENABLE 0x1a0 379 /* Indicates good rep/movs microcode on some processors: */ 380 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 381 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 382 383 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 384 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 385 386 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 387 388 #define MSR_MTRRfix64K_00000 0x250 389 #define MSR_MTRRfix16K_80000 0x258 390 #define MSR_MTRRfix16K_A0000 0x259 391 #define MSR_MTRRfix4K_C0000 0x268 392 #define MSR_MTRRfix4K_C8000 0x269 393 #define MSR_MTRRfix4K_D0000 0x26a 394 #define MSR_MTRRfix4K_D8000 0x26b 395 #define MSR_MTRRfix4K_E0000 0x26c 396 #define MSR_MTRRfix4K_E8000 0x26d 397 #define MSR_MTRRfix4K_F0000 0x26e 398 #define MSR_MTRRfix4K_F8000 0x26f 399 400 #define MSR_PAT 0x277 401 402 #define MSR_MTRRdefType 0x2ff 403 404 #define MSR_CORE_PERF_FIXED_CTR0 0x309 405 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 406 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 407 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 408 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 409 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 410 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 411 412 #define MSR_MC0_CTL 0x400 413 #define MSR_MC0_STATUS 0x401 414 #define MSR_MC0_ADDR 0x402 415 #define MSR_MC0_MISC 0x403 416 417 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 418 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 419 #define MSR_IA32_RTIT_CTL 0x570 420 #define MSR_IA32_RTIT_STATUS 0x571 421 #define MSR_IA32_RTIT_CR3_MATCH 0x572 422 #define MSR_IA32_RTIT_ADDR0_A 0x580 423 #define MSR_IA32_RTIT_ADDR0_B 0x581 424 #define MSR_IA32_RTIT_ADDR1_A 0x582 425 #define MSR_IA32_RTIT_ADDR1_B 0x583 426 #define MSR_IA32_RTIT_ADDR2_A 0x584 427 #define MSR_IA32_RTIT_ADDR2_B 0x585 428 #define MSR_IA32_RTIT_ADDR3_A 0x586 429 #define MSR_IA32_RTIT_ADDR3_B 0x587 430 #define MAX_RTIT_ADDRS 8 431 432 #define MSR_EFER 0xc0000080 433 434 #define MSR_EFER_SCE (1 << 0) 435 #define MSR_EFER_LME (1 << 8) 436 #define MSR_EFER_LMA (1 << 10) 437 #define MSR_EFER_NXE (1 << 11) 438 #define MSR_EFER_SVME (1 << 12) 439 #define MSR_EFER_FFXSR (1 << 14) 440 441 #define MSR_STAR 0xc0000081 442 #define MSR_LSTAR 0xc0000082 443 #define MSR_CSTAR 0xc0000083 444 #define MSR_FMASK 0xc0000084 445 #define MSR_FSBASE 0xc0000100 446 #define MSR_GSBASE 0xc0000101 447 #define MSR_KERNELGSBASE 0xc0000102 448 #define MSR_TSC_AUX 0xc0000103 449 450 #define MSR_VM_HSAVE_PA 0xc0010117 451 452 #define MSR_IA32_BNDCFGS 0x00000d90 453 #define MSR_IA32_XSS 0x00000da0 454 455 #define MSR_IA32_VMX_BASIC 0x00000480 456 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 457 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 458 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 459 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 460 #define MSR_IA32_VMX_MISC 0x00000485 461 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 462 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 463 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 464 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 465 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 466 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 467 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 468 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 469 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 470 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 471 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 472 #define MSR_IA32_VMX_VMFUNC 0x00000491 473 474 #define XSTATE_FP_BIT 0 475 #define XSTATE_SSE_BIT 1 476 #define XSTATE_YMM_BIT 2 477 #define XSTATE_BNDREGS_BIT 3 478 #define XSTATE_BNDCSR_BIT 4 479 #define XSTATE_OPMASK_BIT 5 480 #define XSTATE_ZMM_Hi256_BIT 6 481 #define XSTATE_Hi16_ZMM_BIT 7 482 #define XSTATE_PKRU_BIT 9 483 484 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 485 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 486 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 487 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 488 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 489 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 490 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 491 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 492 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 493 494 /* CPUID feature words */ 495 typedef enum FeatureWord { 496 FEAT_1_EDX, /* CPUID[1].EDX */ 497 FEAT_1_ECX, /* CPUID[1].ECX */ 498 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 499 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 500 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 501 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 502 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 503 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 504 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 505 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 506 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 507 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 508 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 509 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */ 510 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */ 511 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */ 512 FEAT_HV_RECOMM_EAX, /* CPUID[4000_0004].EAX */ 513 FEAT_HV_NESTED_EAX, /* CPUID[4000_000A].EAX */ 514 FEAT_SVM, /* CPUID[8000_000A].EDX */ 515 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 516 FEAT_6_EAX, /* CPUID[6].EAX */ 517 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 518 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 519 FEAT_ARCH_CAPABILITIES, 520 FEAT_CORE_CAPABILITY, 521 FEATURE_WORDS, 522 } FeatureWord; 523 524 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 525 526 /* cpuid_features bits */ 527 #define CPUID_FP87 (1U << 0) 528 #define CPUID_VME (1U << 1) 529 #define CPUID_DE (1U << 2) 530 #define CPUID_PSE (1U << 3) 531 #define CPUID_TSC (1U << 4) 532 #define CPUID_MSR (1U << 5) 533 #define CPUID_PAE (1U << 6) 534 #define CPUID_MCE (1U << 7) 535 #define CPUID_CX8 (1U << 8) 536 #define CPUID_APIC (1U << 9) 537 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 538 #define CPUID_MTRR (1U << 12) 539 #define CPUID_PGE (1U << 13) 540 #define CPUID_MCA (1U << 14) 541 #define CPUID_CMOV (1U << 15) 542 #define CPUID_PAT (1U << 16) 543 #define CPUID_PSE36 (1U << 17) 544 #define CPUID_PN (1U << 18) 545 #define CPUID_CLFLUSH (1U << 19) 546 #define CPUID_DTS (1U << 21) 547 #define CPUID_ACPI (1U << 22) 548 #define CPUID_MMX (1U << 23) 549 #define CPUID_FXSR (1U << 24) 550 #define CPUID_SSE (1U << 25) 551 #define CPUID_SSE2 (1U << 26) 552 #define CPUID_SS (1U << 27) 553 #define CPUID_HT (1U << 28) 554 #define CPUID_TM (1U << 29) 555 #define CPUID_IA64 (1U << 30) 556 #define CPUID_PBE (1U << 31) 557 558 #define CPUID_EXT_SSE3 (1U << 0) 559 #define CPUID_EXT_PCLMULQDQ (1U << 1) 560 #define CPUID_EXT_DTES64 (1U << 2) 561 #define CPUID_EXT_MONITOR (1U << 3) 562 #define CPUID_EXT_DSCPL (1U << 4) 563 #define CPUID_EXT_VMX (1U << 5) 564 #define CPUID_EXT_SMX (1U << 6) 565 #define CPUID_EXT_EST (1U << 7) 566 #define CPUID_EXT_TM2 (1U << 8) 567 #define CPUID_EXT_SSSE3 (1U << 9) 568 #define CPUID_EXT_CID (1U << 10) 569 #define CPUID_EXT_FMA (1U << 12) 570 #define CPUID_EXT_CX16 (1U << 13) 571 #define CPUID_EXT_XTPR (1U << 14) 572 #define CPUID_EXT_PDCM (1U << 15) 573 #define CPUID_EXT_PCID (1U << 17) 574 #define CPUID_EXT_DCA (1U << 18) 575 #define CPUID_EXT_SSE41 (1U << 19) 576 #define CPUID_EXT_SSE42 (1U << 20) 577 #define CPUID_EXT_X2APIC (1U << 21) 578 #define CPUID_EXT_MOVBE (1U << 22) 579 #define CPUID_EXT_POPCNT (1U << 23) 580 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 581 #define CPUID_EXT_AES (1U << 25) 582 #define CPUID_EXT_XSAVE (1U << 26) 583 #define CPUID_EXT_OSXSAVE (1U << 27) 584 #define CPUID_EXT_AVX (1U << 28) 585 #define CPUID_EXT_F16C (1U << 29) 586 #define CPUID_EXT_RDRAND (1U << 30) 587 #define CPUID_EXT_HYPERVISOR (1U << 31) 588 589 #define CPUID_EXT2_FPU (1U << 0) 590 #define CPUID_EXT2_VME (1U << 1) 591 #define CPUID_EXT2_DE (1U << 2) 592 #define CPUID_EXT2_PSE (1U << 3) 593 #define CPUID_EXT2_TSC (1U << 4) 594 #define CPUID_EXT2_MSR (1U << 5) 595 #define CPUID_EXT2_PAE (1U << 6) 596 #define CPUID_EXT2_MCE (1U << 7) 597 #define CPUID_EXT2_CX8 (1U << 8) 598 #define CPUID_EXT2_APIC (1U << 9) 599 #define CPUID_EXT2_SYSCALL (1U << 11) 600 #define CPUID_EXT2_MTRR (1U << 12) 601 #define CPUID_EXT2_PGE (1U << 13) 602 #define CPUID_EXT2_MCA (1U << 14) 603 #define CPUID_EXT2_CMOV (1U << 15) 604 #define CPUID_EXT2_PAT (1U << 16) 605 #define CPUID_EXT2_PSE36 (1U << 17) 606 #define CPUID_EXT2_MP (1U << 19) 607 #define CPUID_EXT2_NX (1U << 20) 608 #define CPUID_EXT2_MMXEXT (1U << 22) 609 #define CPUID_EXT2_MMX (1U << 23) 610 #define CPUID_EXT2_FXSR (1U << 24) 611 #define CPUID_EXT2_FFXSR (1U << 25) 612 #define CPUID_EXT2_PDPE1GB (1U << 26) 613 #define CPUID_EXT2_RDTSCP (1U << 27) 614 #define CPUID_EXT2_LM (1U << 29) 615 #define CPUID_EXT2_3DNOWEXT (1U << 30) 616 #define CPUID_EXT2_3DNOW (1U << 31) 617 618 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */ 619 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 620 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 621 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 622 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 623 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 624 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 625 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 626 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 627 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 628 629 #define CPUID_EXT3_LAHF_LM (1U << 0) 630 #define CPUID_EXT3_CMP_LEG (1U << 1) 631 #define CPUID_EXT3_SVM (1U << 2) 632 #define CPUID_EXT3_EXTAPIC (1U << 3) 633 #define CPUID_EXT3_CR8LEG (1U << 4) 634 #define CPUID_EXT3_ABM (1U << 5) 635 #define CPUID_EXT3_SSE4A (1U << 6) 636 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 637 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 638 #define CPUID_EXT3_OSVW (1U << 9) 639 #define CPUID_EXT3_IBS (1U << 10) 640 #define CPUID_EXT3_XOP (1U << 11) 641 #define CPUID_EXT3_SKINIT (1U << 12) 642 #define CPUID_EXT3_WDT (1U << 13) 643 #define CPUID_EXT3_LWP (1U << 15) 644 #define CPUID_EXT3_FMA4 (1U << 16) 645 #define CPUID_EXT3_TCE (1U << 17) 646 #define CPUID_EXT3_NODEID (1U << 19) 647 #define CPUID_EXT3_TBM (1U << 21) 648 #define CPUID_EXT3_TOPOEXT (1U << 22) 649 #define CPUID_EXT3_PERFCORE (1U << 23) 650 #define CPUID_EXT3_PERFNB (1U << 24) 651 652 #define CPUID_SVM_NPT (1U << 0) 653 #define CPUID_SVM_LBRV (1U << 1) 654 #define CPUID_SVM_SVMLOCK (1U << 2) 655 #define CPUID_SVM_NRIPSAVE (1U << 3) 656 #define CPUID_SVM_TSCSCALE (1U << 4) 657 #define CPUID_SVM_VMCBCLEAN (1U << 5) 658 #define CPUID_SVM_FLUSHASID (1U << 6) 659 #define CPUID_SVM_DECODEASSIST (1U << 7) 660 #define CPUID_SVM_PAUSEFILTER (1U << 10) 661 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 662 663 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 664 #define CPUID_7_0_EBX_BMI1 (1U << 3) 665 #define CPUID_7_0_EBX_HLE (1U << 4) 666 #define CPUID_7_0_EBX_AVX2 (1U << 5) 667 #define CPUID_7_0_EBX_SMEP (1U << 7) 668 #define CPUID_7_0_EBX_BMI2 (1U << 8) 669 #define CPUID_7_0_EBX_ERMS (1U << 9) 670 #define CPUID_7_0_EBX_INVPCID (1U << 10) 671 #define CPUID_7_0_EBX_RTM (1U << 11) 672 #define CPUID_7_0_EBX_MPX (1U << 14) 673 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */ 674 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */ 675 #define CPUID_7_0_EBX_RDSEED (1U << 18) 676 #define CPUID_7_0_EBX_ADX (1U << 19) 677 #define CPUID_7_0_EBX_SMAP (1U << 20) 678 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */ 679 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */ 680 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */ 681 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */ 682 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) /* Intel Processor Trace */ 683 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */ 684 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */ 685 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */ 686 #define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */ 687 #define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */ 688 #define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */ 689 690 #define CPUID_7_0_ECX_AVX512BMI (1U << 1) 691 #define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */ 692 #define CPUID_7_0_ECX_UMIP (1U << 2) 693 #define CPUID_7_0_ECX_PKU (1U << 3) 694 #define CPUID_7_0_ECX_OSPKE (1U << 4) 695 #define CPUID_7_0_ECX_VBMI2 (1U << 6) /* Additional VBMI Instrs */ 696 #define CPUID_7_0_ECX_GFNI (1U << 8) 697 #define CPUID_7_0_ECX_VAES (1U << 9) 698 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 699 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 700 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 701 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) /* POPCNT for vectors of DW/QW */ 702 #define CPUID_7_0_ECX_LA57 (1U << 16) 703 #define CPUID_7_0_ECX_RDPID (1U << 22) 704 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) /* CLDEMOTE Instruction */ 705 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) /* MOVDIRI Instruction */ 706 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) /* MOVDIR64B Instruction */ 707 708 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */ 709 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */ 710 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) /* Speculation Control */ 711 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) /*Arch Capabilities*/ 712 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) /*Core Capability*/ 713 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) /* Speculative Store Bypass Disable */ 714 715 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) /* AVX512 BFloat16 Instruction */ 716 717 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) /* CLZERO instruction */ 718 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) /* Always save/restore FP error pointers */ 719 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) /* Write back and 720 do not invalidate cache */ 721 #define CPUID_8000_0008_EBX_IBPB (1U << 12) /* Indirect Branch Prediction Barrier */ 722 723 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 724 #define CPUID_XSAVE_XSAVEC (1U << 1) 725 #define CPUID_XSAVE_XGETBV1 (1U << 2) 726 #define CPUID_XSAVE_XSAVES (1U << 3) 727 728 #define CPUID_6_EAX_ARAT (1U << 2) 729 730 /* CPUID[0x80000007].EDX flags: */ 731 #define CPUID_APM_INVTSC (1U << 8) 732 733 #define CPUID_VENDOR_SZ 12 734 735 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 736 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 737 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 738 #define CPUID_VENDOR_INTEL "GenuineIntel" 739 740 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 741 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 742 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 743 #define CPUID_VENDOR_AMD "AuthenticAMD" 744 745 #define CPUID_VENDOR_VIA "CentaurHauls" 746 747 #define CPUID_VENDOR_HYGON "HygonGenuine" 748 749 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 750 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 751 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 752 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 753 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 754 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 755 756 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 757 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 758 759 /* CPUID[0xB].ECX level types */ 760 #define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8) 761 #define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8) 762 #define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8) 763 #define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8) 764 765 /* MSR Feature Bits */ 766 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 767 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 768 #define MSR_ARCH_CAP_RSBA (1U << 2) 769 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 770 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 771 772 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 773 774 /* VMX MSR features */ 775 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 776 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 777 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 778 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 779 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 780 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 781 782 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 783 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 784 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 785 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 786 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 787 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 788 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 789 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 790 791 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 792 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 793 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 794 #define MSR_VMX_EPT_UC (1ULL << 8) 795 #define MSR_VMX_EPT_WB (1ULL << 14) 796 #define MSR_VMX_EPT_2MB (1ULL << 16) 797 #define MSR_VMX_EPT_1GB (1ULL << 17) 798 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 799 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 800 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 801 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 802 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 803 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 804 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 805 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 806 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 807 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 808 809 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 810 811 812 /* VMX controls */ 813 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 814 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 815 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 816 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 817 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 818 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 819 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 820 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 821 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 822 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 823 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 824 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 825 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 826 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 827 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 828 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 829 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 830 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 831 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 832 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 833 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 834 835 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 836 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 837 #define VMX_SECONDARY_EXEC_DESC 0x00000004 838 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 839 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 840 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 841 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 842 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 843 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 844 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 845 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 846 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 847 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 848 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 849 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 850 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 851 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 852 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 853 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 854 855 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 856 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 857 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 858 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 859 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 860 861 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 862 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 863 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 864 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 865 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 866 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 867 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 868 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 869 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 870 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 871 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 872 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 873 874 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 875 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 876 #define VMX_VM_ENTRY_SMM 0x00000400 877 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 878 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 879 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 880 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 881 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 882 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 883 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 884 885 /* Supported Hyper-V Enlightenments */ 886 #define HYPERV_FEAT_RELAXED 0 887 #define HYPERV_FEAT_VAPIC 1 888 #define HYPERV_FEAT_TIME 2 889 #define HYPERV_FEAT_CRASH 3 890 #define HYPERV_FEAT_RESET 4 891 #define HYPERV_FEAT_VPINDEX 5 892 #define HYPERV_FEAT_RUNTIME 6 893 #define HYPERV_FEAT_SYNIC 7 894 #define HYPERV_FEAT_STIMER 8 895 #define HYPERV_FEAT_FREQUENCIES 9 896 #define HYPERV_FEAT_REENLIGHTENMENT 10 897 #define HYPERV_FEAT_TLBFLUSH 11 898 #define HYPERV_FEAT_EVMCS 12 899 #define HYPERV_FEAT_IPI 13 900 #define HYPERV_FEAT_STIMER_DIRECT 14 901 902 #ifndef HYPERV_SPINLOCK_NEVER_RETRY 903 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF 904 #endif 905 906 #define EXCP00_DIVZ 0 907 #define EXCP01_DB 1 908 #define EXCP02_NMI 2 909 #define EXCP03_INT3 3 910 #define EXCP04_INTO 4 911 #define EXCP05_BOUND 5 912 #define EXCP06_ILLOP 6 913 #define EXCP07_PREX 7 914 #define EXCP08_DBLE 8 915 #define EXCP09_XERR 9 916 #define EXCP0A_TSS 10 917 #define EXCP0B_NOSEG 11 918 #define EXCP0C_STACK 12 919 #define EXCP0D_GPF 13 920 #define EXCP0E_PAGE 14 921 #define EXCP10_COPR 16 922 #define EXCP11_ALGN 17 923 #define EXCP12_MCHK 18 924 925 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation 926 for syscall instruction */ 927 #define EXCP_VMEXIT 0x100 928 929 /* i386-specific interrupt pending bits. */ 930 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 931 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 932 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 933 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 934 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 935 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 936 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 937 938 /* Use a clearer name for this. */ 939 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 940 941 /* Instead of computing the condition codes after each x86 instruction, 942 * QEMU just stores one operand (called CC_SRC), the result 943 * (called CC_DST) and the type of operation (called CC_OP). When the 944 * condition codes are needed, the condition codes can be calculated 945 * using this information. Condition codes are not generated if they 946 * are only needed for conditional branches. 947 */ 948 typedef enum { 949 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 950 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */ 951 952 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */ 953 CC_OP_MULW, 954 CC_OP_MULL, 955 CC_OP_MULQ, 956 957 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 958 CC_OP_ADDW, 959 CC_OP_ADDL, 960 CC_OP_ADDQ, 961 962 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 963 CC_OP_ADCW, 964 CC_OP_ADCL, 965 CC_OP_ADCQ, 966 967 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 968 CC_OP_SUBW, 969 CC_OP_SUBL, 970 CC_OP_SUBQ, 971 972 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 973 CC_OP_SBBW, 974 CC_OP_SBBL, 975 CC_OP_SBBQ, 976 977 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 978 CC_OP_LOGICW, 979 CC_OP_LOGICL, 980 CC_OP_LOGICQ, 981 982 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 983 CC_OP_INCW, 984 CC_OP_INCL, 985 CC_OP_INCQ, 986 987 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 988 CC_OP_DECW, 989 CC_OP_DECL, 990 CC_OP_DECQ, 991 992 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 993 CC_OP_SHLW, 994 CC_OP_SHLL, 995 CC_OP_SHLQ, 996 997 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 998 CC_OP_SARW, 999 CC_OP_SARL, 1000 CC_OP_SARQ, 1001 1002 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1003 CC_OP_BMILGW, 1004 CC_OP_BMILGL, 1005 CC_OP_BMILGQ, 1006 1007 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */ 1008 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */ 1009 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1010 1011 CC_OP_CLR, /* Z set, all other flags clear. */ 1012 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */ 1013 1014 CC_OP_NB, 1015 } CCOp; 1016 1017 typedef struct SegmentCache { 1018 uint32_t selector; 1019 target_ulong base; 1020 uint32_t limit; 1021 uint32_t flags; 1022 } SegmentCache; 1023 1024 #define MMREG_UNION(n, bits) \ 1025 union n { \ 1026 uint8_t _b_##n[(bits)/8]; \ 1027 uint16_t _w_##n[(bits)/16]; \ 1028 uint32_t _l_##n[(bits)/32]; \ 1029 uint64_t _q_##n[(bits)/64]; \ 1030 float32 _s_##n[(bits)/32]; \ 1031 float64 _d_##n[(bits)/64]; \ 1032 } 1033 1034 typedef union { 1035 uint8_t _b[16]; 1036 uint16_t _w[8]; 1037 uint32_t _l[4]; 1038 uint64_t _q[2]; 1039 } XMMReg; 1040 1041 typedef union { 1042 uint8_t _b[32]; 1043 uint16_t _w[16]; 1044 uint32_t _l[8]; 1045 uint64_t _q[4]; 1046 } YMMReg; 1047 1048 typedef MMREG_UNION(ZMMReg, 512) ZMMReg; 1049 typedef MMREG_UNION(MMXReg, 64) MMXReg; 1050 1051 typedef struct BNDReg { 1052 uint64_t lb; 1053 uint64_t ub; 1054 } BNDReg; 1055 1056 typedef struct BNDCSReg { 1057 uint64_t cfgu; 1058 uint64_t sts; 1059 } BNDCSReg; 1060 1061 #define BNDCFG_ENABLE 1ULL 1062 #define BNDCFG_BNDPRESERVE 2ULL 1063 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1064 1065 #ifdef HOST_WORDS_BIGENDIAN 1066 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1067 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1068 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1069 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1070 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1071 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1072 1073 #define MMX_B(n) _b_MMXReg[7 - (n)] 1074 #define MMX_W(n) _w_MMXReg[3 - (n)] 1075 #define MMX_L(n) _l_MMXReg[1 - (n)] 1076 #define MMX_S(n) _s_MMXReg[1 - (n)] 1077 #else 1078 #define ZMM_B(n) _b_ZMMReg[n] 1079 #define ZMM_W(n) _w_ZMMReg[n] 1080 #define ZMM_L(n) _l_ZMMReg[n] 1081 #define ZMM_S(n) _s_ZMMReg[n] 1082 #define ZMM_Q(n) _q_ZMMReg[n] 1083 #define ZMM_D(n) _d_ZMMReg[n] 1084 1085 #define MMX_B(n) _b_MMXReg[n] 1086 #define MMX_W(n) _w_MMXReg[n] 1087 #define MMX_L(n) _l_MMXReg[n] 1088 #define MMX_S(n) _s_MMXReg[n] 1089 #endif 1090 #define MMX_Q(n) _q_MMXReg[n] 1091 1092 typedef union { 1093 floatx80 d __attribute__((aligned(16))); 1094 MMXReg mmx; 1095 } FPReg; 1096 1097 typedef struct { 1098 uint64_t base; 1099 uint64_t mask; 1100 } MTRRVar; 1101 1102 #define CPU_NB_REGS64 16 1103 #define CPU_NB_REGS32 8 1104 1105 #ifdef TARGET_X86_64 1106 #define CPU_NB_REGS CPU_NB_REGS64 1107 #else 1108 #define CPU_NB_REGS CPU_NB_REGS32 1109 #endif 1110 1111 #define MAX_FIXED_COUNTERS 3 1112 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1113 1114 #define TARGET_INSN_START_EXTRA_WORDS 1 1115 1116 #define NB_OPMASK_REGS 8 1117 1118 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1119 * that APIC ID hasn't been set yet 1120 */ 1121 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1122 1123 typedef union X86LegacyXSaveArea { 1124 struct { 1125 uint16_t fcw; 1126 uint16_t fsw; 1127 uint8_t ftw; 1128 uint8_t reserved; 1129 uint16_t fpop; 1130 uint64_t fpip; 1131 uint64_t fpdp; 1132 uint32_t mxcsr; 1133 uint32_t mxcsr_mask; 1134 FPReg fpregs[8]; 1135 uint8_t xmm_regs[16][16]; 1136 }; 1137 uint8_t data[512]; 1138 } X86LegacyXSaveArea; 1139 1140 typedef struct X86XSaveHeader { 1141 uint64_t xstate_bv; 1142 uint64_t xcomp_bv; 1143 uint64_t reserve0; 1144 uint8_t reserved[40]; 1145 } X86XSaveHeader; 1146 1147 /* Ext. save area 2: AVX State */ 1148 typedef struct XSaveAVX { 1149 uint8_t ymmh[16][16]; 1150 } XSaveAVX; 1151 1152 /* Ext. save area 3: BNDREG */ 1153 typedef struct XSaveBNDREG { 1154 BNDReg bnd_regs[4]; 1155 } XSaveBNDREG; 1156 1157 /* Ext. save area 4: BNDCSR */ 1158 typedef union XSaveBNDCSR { 1159 BNDCSReg bndcsr; 1160 uint8_t data[64]; 1161 } XSaveBNDCSR; 1162 1163 /* Ext. save area 5: Opmask */ 1164 typedef struct XSaveOpmask { 1165 uint64_t opmask_regs[NB_OPMASK_REGS]; 1166 } XSaveOpmask; 1167 1168 /* Ext. save area 6: ZMM_Hi256 */ 1169 typedef struct XSaveZMM_Hi256 { 1170 uint8_t zmm_hi256[16][32]; 1171 } XSaveZMM_Hi256; 1172 1173 /* Ext. save area 7: Hi16_ZMM */ 1174 typedef struct XSaveHi16_ZMM { 1175 uint8_t hi16_zmm[16][64]; 1176 } XSaveHi16_ZMM; 1177 1178 /* Ext. save area 9: PKRU state */ 1179 typedef struct XSavePKRU { 1180 uint32_t pkru; 1181 uint32_t padding; 1182 } XSavePKRU; 1183 1184 typedef struct X86XSaveArea { 1185 X86LegacyXSaveArea legacy; 1186 X86XSaveHeader header; 1187 1188 /* Extended save areas: */ 1189 1190 /* AVX State: */ 1191 XSaveAVX avx_state; 1192 uint8_t padding[960 - 576 - sizeof(XSaveAVX)]; 1193 /* MPX State: */ 1194 XSaveBNDREG bndreg_state; 1195 XSaveBNDCSR bndcsr_state; 1196 /* AVX-512 State: */ 1197 XSaveOpmask opmask_state; 1198 XSaveZMM_Hi256 zmm_hi256_state; 1199 XSaveHi16_ZMM hi16_zmm_state; 1200 /* PKRU State: */ 1201 XSavePKRU pkru_state; 1202 } X86XSaveArea; 1203 1204 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240); 1205 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1206 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0); 1207 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1208 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400); 1209 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1210 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440); 1211 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1212 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480); 1213 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1214 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680); 1215 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1216 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80); 1217 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1218 1219 typedef enum TPRAccess { 1220 TPR_ACCESS_READ, 1221 TPR_ACCESS_WRITE, 1222 } TPRAccess; 1223 1224 /* Cache information data structures: */ 1225 1226 enum CacheType { 1227 DATA_CACHE, 1228 INSTRUCTION_CACHE, 1229 UNIFIED_CACHE 1230 }; 1231 1232 typedef struct CPUCacheInfo { 1233 enum CacheType type; 1234 uint8_t level; 1235 /* Size in bytes */ 1236 uint32_t size; 1237 /* Line size, in bytes */ 1238 uint16_t line_size; 1239 /* 1240 * Associativity. 1241 * Note: representation of fully-associative caches is not implemented 1242 */ 1243 uint8_t associativity; 1244 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1245 uint8_t partitions; 1246 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1247 uint32_t sets; 1248 /* 1249 * Lines per tag. 1250 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1251 * (Is this synonym to @partitions?) 1252 */ 1253 uint8_t lines_per_tag; 1254 1255 /* Self-initializing cache */ 1256 bool self_init; 1257 /* 1258 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1259 * non-originating threads sharing this cache. 1260 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1261 */ 1262 bool no_invd_sharing; 1263 /* 1264 * Cache is inclusive of lower cache levels. 1265 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1266 */ 1267 bool inclusive; 1268 /* 1269 * A complex function is used to index the cache, potentially using all 1270 * address bits. CPUID[4].EDX[bit 2]. 1271 */ 1272 bool complex_indexing; 1273 } CPUCacheInfo; 1274 1275 1276 typedef struct CPUCaches { 1277 CPUCacheInfo *l1d_cache; 1278 CPUCacheInfo *l1i_cache; 1279 CPUCacheInfo *l2_cache; 1280 CPUCacheInfo *l3_cache; 1281 } CPUCaches; 1282 1283 typedef struct CPUX86State { 1284 /* standard registers */ 1285 target_ulong regs[CPU_NB_REGS]; 1286 target_ulong eip; 1287 target_ulong eflags; /* eflags register. During CPU emulation, CC 1288 flags and DF are set to zero because they are 1289 stored elsewhere */ 1290 1291 /* emulator internal eflags handling */ 1292 target_ulong cc_dst; 1293 target_ulong cc_src; 1294 target_ulong cc_src2; 1295 uint32_t cc_op; 1296 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1297 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1298 are known at translation time. */ 1299 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1300 1301 /* segments */ 1302 SegmentCache segs[6]; /* selector values */ 1303 SegmentCache ldt; 1304 SegmentCache tr; 1305 SegmentCache gdt; /* only base and limit are used */ 1306 SegmentCache idt; /* only base and limit are used */ 1307 1308 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1309 int32_t a20_mask; 1310 1311 BNDReg bnd_regs[4]; 1312 BNDCSReg bndcs_regs; 1313 uint64_t msr_bndcfgs; 1314 uint64_t efer; 1315 1316 /* Beginning of state preserved by INIT (dummy marker). */ 1317 struct {} start_init_save; 1318 1319 /* FPU state */ 1320 unsigned int fpstt; /* top of stack index */ 1321 uint16_t fpus; 1322 uint16_t fpuc; 1323 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1324 FPReg fpregs[8]; 1325 /* KVM-only so far */ 1326 uint16_t fpop; 1327 uint64_t fpip; 1328 uint64_t fpdp; 1329 1330 /* emulator internal variables */ 1331 float_status fp_status; 1332 floatx80 ft0; 1333 1334 float_status mmx_status; /* for 3DNow! float ops */ 1335 float_status sse_status; 1336 uint32_t mxcsr; 1337 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32]; 1338 ZMMReg xmm_t0; 1339 MMXReg mmx_t0; 1340 1341 XMMReg ymmh_regs[CPU_NB_REGS]; 1342 1343 uint64_t opmask_regs[NB_OPMASK_REGS]; 1344 YMMReg zmmh_regs[CPU_NB_REGS]; 1345 ZMMReg hi16_zmm_regs[CPU_NB_REGS]; 1346 1347 /* sysenter registers */ 1348 uint32_t sysenter_cs; 1349 target_ulong sysenter_esp; 1350 target_ulong sysenter_eip; 1351 uint64_t star; 1352 1353 uint64_t vm_hsave; 1354 1355 #ifdef TARGET_X86_64 1356 target_ulong lstar; 1357 target_ulong cstar; 1358 target_ulong fmask; 1359 target_ulong kernelgsbase; 1360 #endif 1361 1362 uint64_t tsc; 1363 uint64_t tsc_adjust; 1364 uint64_t tsc_deadline; 1365 uint64_t tsc_aux; 1366 1367 uint64_t xcr0; 1368 1369 uint64_t mcg_status; 1370 uint64_t msr_ia32_misc_enable; 1371 uint64_t msr_ia32_feature_control; 1372 1373 uint64_t msr_fixed_ctr_ctrl; 1374 uint64_t msr_global_ctrl; 1375 uint64_t msr_global_status; 1376 uint64_t msr_global_ovf_ctrl; 1377 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1378 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1379 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1380 1381 uint64_t pat; 1382 uint32_t smbase; 1383 uint64_t msr_smi_count; 1384 1385 uint32_t pkru; 1386 1387 uint64_t spec_ctrl; 1388 uint64_t virt_ssbd; 1389 1390 /* End of state preserved by INIT (dummy marker). */ 1391 struct {} end_init_save; 1392 1393 uint64_t system_time_msr; 1394 uint64_t wall_clock_msr; 1395 uint64_t steal_time_msr; 1396 uint64_t async_pf_en_msr; 1397 uint64_t pv_eoi_en_msr; 1398 uint64_t poll_control_msr; 1399 1400 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1401 uint64_t msr_hv_hypercall; 1402 uint64_t msr_hv_guest_os_id; 1403 uint64_t msr_hv_tsc; 1404 1405 /* Per-VCPU HV MSRs */ 1406 uint64_t msr_hv_vapic; 1407 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1408 uint64_t msr_hv_runtime; 1409 uint64_t msr_hv_synic_control; 1410 uint64_t msr_hv_synic_evt_page; 1411 uint64_t msr_hv_synic_msg_page; 1412 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1413 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1414 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1415 uint64_t msr_hv_reenlightenment_control; 1416 uint64_t msr_hv_tsc_emulation_control; 1417 uint64_t msr_hv_tsc_emulation_status; 1418 1419 uint64_t msr_rtit_ctrl; 1420 uint64_t msr_rtit_status; 1421 uint64_t msr_rtit_output_base; 1422 uint64_t msr_rtit_output_mask; 1423 uint64_t msr_rtit_cr3_match; 1424 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1425 1426 /* exception/interrupt handling */ 1427 int error_code; 1428 int exception_is_int; 1429 target_ulong exception_next_eip; 1430 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 1431 union { 1432 struct CPUBreakpoint *cpu_breakpoint[4]; 1433 struct CPUWatchpoint *cpu_watchpoint[4]; 1434 }; /* break/watchpoints for dr[0..3] */ 1435 int old_exception; /* exception in flight */ 1436 1437 uint64_t vm_vmcb; 1438 uint64_t tsc_offset; 1439 uint64_t intercept; 1440 uint16_t intercept_cr_read; 1441 uint16_t intercept_cr_write; 1442 uint16_t intercept_dr_read; 1443 uint16_t intercept_dr_write; 1444 uint32_t intercept_exceptions; 1445 uint64_t nested_cr3; 1446 uint32_t nested_pg_mode; 1447 uint8_t v_tpr; 1448 1449 /* KVM states, automatically cleared on reset */ 1450 uint8_t nmi_injected; 1451 uint8_t nmi_pending; 1452 1453 uintptr_t retaddr; 1454 1455 /* Fields up to this point are cleared by a CPU reset */ 1456 struct {} end_reset_fields; 1457 1458 /* Fields after this point are preserved across CPU reset. */ 1459 1460 /* processor features (e.g. for CPUID insn) */ 1461 /* Minimum cpuid leaf 7 value */ 1462 uint32_t cpuid_level_func7; 1463 /* Actual cpuid leaf 7 value */ 1464 uint32_t cpuid_min_level_func7; 1465 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 1466 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 1467 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 1468 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 1469 /* Actual level/xlevel/xlevel2 value: */ 1470 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 1471 uint32_t cpuid_vendor1; 1472 uint32_t cpuid_vendor2; 1473 uint32_t cpuid_vendor3; 1474 uint32_t cpuid_version; 1475 FeatureWordArray features; 1476 /* Features that were explicitly enabled/disabled */ 1477 FeatureWordArray user_features; 1478 uint32_t cpuid_model[12]; 1479 /* Cache information for CPUID. When legacy-cache=on, the cache data 1480 * on each CPUID leaf will be different, because we keep compatibility 1481 * with old QEMU versions. 1482 */ 1483 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 1484 1485 /* MTRRs */ 1486 uint64_t mtrr_fixed[11]; 1487 uint64_t mtrr_deftype; 1488 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 1489 1490 /* For KVM */ 1491 uint32_t mp_state; 1492 int32_t exception_nr; 1493 int32_t interrupt_injected; 1494 uint8_t soft_interrupt; 1495 uint8_t exception_pending; 1496 uint8_t exception_injected; 1497 uint8_t has_error_code; 1498 uint8_t exception_has_payload; 1499 uint64_t exception_payload; 1500 uint32_t ins_len; 1501 uint32_t sipi_vector; 1502 bool tsc_valid; 1503 int64_t tsc_khz; 1504 int64_t user_tsc_khz; /* for sanity check only */ 1505 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 1506 void *xsave_buf; 1507 #endif 1508 #if defined(CONFIG_KVM) 1509 struct kvm_nested_state *nested_state; 1510 #endif 1511 #if defined(CONFIG_HVF) 1512 HVFX86EmulatorState *hvf_emul; 1513 #endif 1514 1515 uint64_t mcg_cap; 1516 uint64_t mcg_ctl; 1517 uint64_t mcg_ext_ctl; 1518 uint64_t mce_banks[MCE_BANKS_DEF*4]; 1519 uint64_t xstate_bv; 1520 1521 /* vmstate */ 1522 uint16_t fpus_vmstate; 1523 uint16_t fptag_vmstate; 1524 uint16_t fpregs_format_vmstate; 1525 1526 uint64_t xss; 1527 1528 TPRAccess tpr_access_type; 1529 1530 unsigned nr_dies; 1531 } CPUX86State; 1532 1533 struct kvm_msrs; 1534 1535 /** 1536 * X86CPU: 1537 * @env: #CPUX86State 1538 * @migratable: If set, only migratable flags will be accepted when "enforce" 1539 * mode is used, and only migratable flags will be included in the "host" 1540 * CPU model. 1541 * 1542 * An x86 CPU. 1543 */ 1544 struct X86CPU { 1545 /*< private >*/ 1546 CPUState parent_obj; 1547 /*< public >*/ 1548 1549 CPUNegativeOffsetState neg; 1550 CPUX86State env; 1551 1552 uint32_t hyperv_spinlock_attempts; 1553 char *hyperv_vendor_id; 1554 bool hyperv_synic_kvm_only; 1555 uint64_t hyperv_features; 1556 bool hyperv_passthrough; 1557 1558 bool check_cpuid; 1559 bool enforce_cpuid; 1560 /* 1561 * Force features to be enabled even if the host doesn't support them. 1562 * This is dangerous and should be done only for testing CPUID 1563 * compatibility. 1564 */ 1565 bool force_features; 1566 bool expose_kvm; 1567 bool expose_tcg; 1568 bool migratable; 1569 bool migrate_smi_count; 1570 bool max_features; /* Enable all supported features automatically */ 1571 uint32_t apic_id; 1572 1573 /* Enables publishing of TSC increment and Local APIC bus frequencies to 1574 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 1575 bool vmware_cpuid_freq; 1576 1577 /* if true the CPUID code directly forward host cache leaves to the guest */ 1578 bool cache_info_passthrough; 1579 1580 /* if true the CPUID code directly forwards 1581 * host monitor/mwait leaves to the guest */ 1582 struct { 1583 uint32_t eax; 1584 uint32_t ebx; 1585 uint32_t ecx; 1586 uint32_t edx; 1587 } mwait; 1588 1589 /* Features that were filtered out because of missing host capabilities */ 1590 FeatureWordArray filtered_features; 1591 1592 /* Enable PMU CPUID bits. This can't be enabled by default yet because 1593 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 1594 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 1595 * capabilities) directly to the guest. 1596 */ 1597 bool enable_pmu; 1598 1599 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 1600 * disabled by default to avoid breaking migration between QEMU with 1601 * different LMCE configurations. 1602 */ 1603 bool enable_lmce; 1604 1605 /* Compatibility bits for old machine types. 1606 * If true present virtual l3 cache for VM, the vcpus in the same virtual 1607 * socket share an virtual l3 cache. 1608 */ 1609 bool enable_l3_cache; 1610 1611 /* Compatibility bits for old machine types. 1612 * If true present the old cache topology information 1613 */ 1614 bool legacy_cache; 1615 1616 /* Compatibility bits for old machine types: */ 1617 bool enable_cpuid_0xb; 1618 1619 /* Enable auto level-increase for all CPUID leaves */ 1620 bool full_cpuid_auto_level; 1621 1622 /* Enable auto level-increase for Intel Processor Trace leave */ 1623 bool intel_pt_auto_level; 1624 1625 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 1626 bool fill_mtrr_mask; 1627 1628 /* if true override the phys_bits value with a value read from the host */ 1629 bool host_phys_bits; 1630 1631 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 1632 uint8_t host_phys_bits_limit; 1633 1634 /* Stop SMI delivery for migration compatibility with old machines */ 1635 bool kvm_no_smi_migration; 1636 1637 /* Number of physical address bits supported */ 1638 uint32_t phys_bits; 1639 1640 /* in order to simplify APIC support, we leave this pointer to the 1641 user */ 1642 struct DeviceState *apic_state; 1643 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 1644 Notifier machine_done; 1645 1646 struct kvm_msrs *kvm_msr_buf; 1647 1648 int32_t node_id; /* NUMA node this CPU belongs to */ 1649 int32_t socket_id; 1650 int32_t die_id; 1651 int32_t core_id; 1652 int32_t thread_id; 1653 1654 int32_t hv_max_vps; 1655 }; 1656 1657 1658 #ifndef CONFIG_USER_ONLY 1659 extern VMStateDescription vmstate_x86_cpu; 1660 #endif 1661 1662 /** 1663 * x86_cpu_do_interrupt: 1664 * @cpu: vCPU the interrupt is to be handled by. 1665 */ 1666 void x86_cpu_do_interrupt(CPUState *cpu); 1667 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req); 1668 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 1669 1670 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 1671 int cpuid, void *opaque); 1672 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 1673 int cpuid, void *opaque); 1674 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1675 void *opaque); 1676 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 1677 void *opaque); 1678 1679 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 1680 Error **errp); 1681 1682 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 1683 1684 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 1685 MemTxAttrs *attrs); 1686 1687 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 1688 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 1689 1690 void x86_cpu_exec_enter(CPUState *cpu); 1691 void x86_cpu_exec_exit(CPUState *cpu); 1692 1693 void x86_cpu_list(void); 1694 int cpu_x86_support_mca_broadcast(CPUX86State *env); 1695 1696 int cpu_get_pic_interrupt(CPUX86State *s); 1697 /* MSDOS compatibility mode FPU exception support */ 1698 void cpu_set_ferr(CPUX86State *s); 1699 /* mpx_helper.c */ 1700 void cpu_sync_bndcs_hflags(CPUX86State *env); 1701 1702 /* this function must always be used to load data in the segment 1703 cache: it synchronizes the hflags with the segment cache values */ 1704 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 1705 int seg_reg, unsigned int selector, 1706 target_ulong base, 1707 unsigned int limit, 1708 unsigned int flags) 1709 { 1710 SegmentCache *sc; 1711 unsigned int new_hflags; 1712 1713 sc = &env->segs[seg_reg]; 1714 sc->selector = selector; 1715 sc->base = base; 1716 sc->limit = limit; 1717 sc->flags = flags; 1718 1719 /* update the hidden flags */ 1720 { 1721 if (seg_reg == R_CS) { 1722 #ifdef TARGET_X86_64 1723 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 1724 /* long mode */ 1725 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 1726 env->hflags &= ~(HF_ADDSEG_MASK); 1727 } else 1728 #endif 1729 { 1730 /* legacy / compatibility case */ 1731 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 1732 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 1733 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 1734 new_hflags; 1735 } 1736 } 1737 if (seg_reg == R_SS) { 1738 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 1739 #if HF_CPL_MASK != 3 1740 #error HF_CPL_MASK is hardcoded 1741 #endif 1742 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 1743 /* Possibly switch between BNDCFGS and BNDCFGU */ 1744 cpu_sync_bndcs_hflags(env); 1745 } 1746 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 1747 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 1748 if (env->hflags & HF_CS64_MASK) { 1749 /* zero base assumed for DS, ES and SS in long mode */ 1750 } else if (!(env->cr[0] & CR0_PE_MASK) || 1751 (env->eflags & VM_MASK) || 1752 !(env->hflags & HF_CS32_MASK)) { 1753 /* XXX: try to avoid this test. The problem comes from the 1754 fact that is real mode or vm86 mode we only modify the 1755 'base' and 'selector' fields of the segment cache to go 1756 faster. A solution may be to force addseg to one in 1757 translate-i386.c. */ 1758 new_hflags |= HF_ADDSEG_MASK; 1759 } else { 1760 new_hflags |= ((env->segs[R_DS].base | 1761 env->segs[R_ES].base | 1762 env->segs[R_SS].base) != 0) << 1763 HF_ADDSEG_SHIFT; 1764 } 1765 env->hflags = (env->hflags & 1766 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 1767 } 1768 } 1769 1770 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 1771 uint8_t sipi_vector) 1772 { 1773 CPUState *cs = CPU(cpu); 1774 CPUX86State *env = &cpu->env; 1775 1776 env->eip = 0; 1777 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 1778 sipi_vector << 12, 1779 env->segs[R_CS].limit, 1780 env->segs[R_CS].flags); 1781 cs->halted = 0; 1782 } 1783 1784 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 1785 target_ulong *base, unsigned int *limit, 1786 unsigned int *flags); 1787 1788 /* op_helper.c */ 1789 /* used for debug or cpu save/restore */ 1790 1791 /* cpu-exec.c */ 1792 /* the following helpers are only usable in user mode simulation as 1793 they can trigger unexpected exceptions */ 1794 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector); 1795 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32); 1796 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32); 1797 void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr); 1798 void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr); 1799 1800 /* you can call this signal handler from your SIGBUS and SIGSEGV 1801 signal handlers to inform the virtual CPU of exceptions. non zero 1802 is returned if the signal was handled by the virtual CPU. */ 1803 int cpu_x86_signal_handler(int host_signum, void *pinfo, 1804 void *puc); 1805 1806 /* cpu.c */ 1807 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 1808 uint32_t *eax, uint32_t *ebx, 1809 uint32_t *ecx, uint32_t *edx); 1810 void cpu_clear_apic_feature(CPUX86State *env); 1811 void host_cpuid(uint32_t function, uint32_t count, 1812 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 1813 void host_vendor_fms(char *vendor, int *family, int *model, int *stepping); 1814 1815 /* helper.c */ 1816 bool x86_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 1817 MMUAccessType access_type, int mmu_idx, 1818 bool probe, uintptr_t retaddr); 1819 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 1820 1821 #ifndef CONFIG_USER_ONLY 1822 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 1823 { 1824 return !!attrs.secure; 1825 } 1826 1827 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 1828 { 1829 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 1830 } 1831 1832 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 1833 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 1834 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 1835 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 1836 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 1837 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 1838 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 1839 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 1840 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 1841 #endif 1842 1843 void breakpoint_handler(CPUState *cs); 1844 1845 /* will be suppressed */ 1846 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 1847 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 1848 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 1849 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 1850 1851 /* hw/pc.c */ 1852 uint64_t cpu_get_tsc(CPUX86State *env); 1853 1854 /* XXX: This value should match the one returned by CPUID 1855 * and in exec.c */ 1856 # if defined(TARGET_X86_64) 1857 # define TCG_PHYS_ADDR_BITS 40 1858 # else 1859 # define TCG_PHYS_ADDR_BITS 36 1860 # endif 1861 1862 #define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS) 1863 1864 #define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU 1865 #define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX) 1866 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 1867 1868 #ifdef TARGET_X86_64 1869 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 1870 #else 1871 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 1872 #endif 1873 1874 #define cpu_signal_handler cpu_x86_signal_handler 1875 #define cpu_list x86_cpu_list 1876 1877 /* MMU modes definitions */ 1878 #define MMU_MODE0_SUFFIX _ksmap 1879 #define MMU_MODE1_SUFFIX _user 1880 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */ 1881 #define MMU_KSMAP_IDX 0 1882 #define MMU_USER_IDX 1 1883 #define MMU_KNOSMAP_IDX 2 1884 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch) 1885 { 1886 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX : 1887 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK)) 1888 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1889 } 1890 1891 static inline int cpu_mmu_index_kernel(CPUX86State *env) 1892 { 1893 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX : 1894 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK)) 1895 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX; 1896 } 1897 1898 #define CC_DST (env->cc_dst) 1899 #define CC_SRC (env->cc_src) 1900 #define CC_SRC2 (env->cc_src2) 1901 #define CC_OP (env->cc_op) 1902 1903 /* n must be a constant to be efficient */ 1904 static inline target_long lshift(target_long x, int n) 1905 { 1906 if (n >= 0) { 1907 return x << n; 1908 } else { 1909 return x >> (-n); 1910 } 1911 } 1912 1913 /* float macros */ 1914 #define FT0 (env->ft0) 1915 #define ST0 (env->fpregs[env->fpstt].d) 1916 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d) 1917 #define ST1 ST(1) 1918 1919 /* translate.c */ 1920 void tcg_x86_init(void); 1921 1922 typedef CPUX86State CPUArchState; 1923 typedef X86CPU ArchCPU; 1924 1925 #include "exec/cpu-all.h" 1926 #include "svm.h" 1927 1928 #if !defined(CONFIG_USER_ONLY) 1929 #include "hw/i386/apic.h" 1930 #endif 1931 1932 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc, 1933 target_ulong *cs_base, uint32_t *flags) 1934 { 1935 *cs_base = env->segs[R_CS].base; 1936 *pc = *cs_base + env->eip; 1937 *flags = env->hflags | 1938 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 1939 } 1940 1941 void do_cpu_init(X86CPU *cpu); 1942 void do_cpu_sipi(X86CPU *cpu); 1943 1944 #define MCE_INJECT_BROADCAST 1 1945 #define MCE_INJECT_UNCOND_AO 2 1946 1947 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 1948 uint64_t status, uint64_t mcg_status, uint64_t addr, 1949 uint64_t misc, int flags); 1950 1951 /* excp_helper.c */ 1952 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index); 1953 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index, 1954 uintptr_t retaddr); 1955 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index, 1956 int error_code); 1957 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index, 1958 int error_code, uintptr_t retaddr); 1959 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int, 1960 int error_code, int next_eip_addend); 1961 1962 /* cc_helper.c */ 1963 extern const uint8_t parity_table[256]; 1964 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op); 1965 1966 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 1967 { 1968 uint32_t eflags = env->eflags; 1969 if (tcg_enabled()) { 1970 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK); 1971 } 1972 return eflags; 1973 } 1974 1975 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS 1976 * after generating a call to a helper that uses this. 1977 */ 1978 static inline void cpu_load_eflags(CPUX86State *env, int eflags, 1979 int update_mask) 1980 { 1981 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); 1982 CC_OP = CC_OP_EFLAGS; 1983 env->df = 1 - (2 * ((eflags >> 10) & 1)); 1984 env->eflags = (env->eflags & ~update_mask) | 1985 (eflags & update_mask) | 0x2; 1986 } 1987 1988 /* load efer and update the corresponding hflags. XXX: do consistency 1989 checks with cpuid bits? */ 1990 static inline void cpu_load_efer(CPUX86State *env, uint64_t val) 1991 { 1992 env->efer = val; 1993 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK); 1994 if (env->efer & MSR_EFER_LMA) { 1995 env->hflags |= HF_LMA_MASK; 1996 } 1997 if (env->efer & MSR_EFER_SVME) { 1998 env->hflags |= HF_SVME_MASK; 1999 } 2000 } 2001 2002 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2003 { 2004 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2005 } 2006 2007 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2008 { 2009 if (env->hflags & HF_SMM_MASK) { 2010 return -1; 2011 } else { 2012 return env->a20_mask; 2013 } 2014 } 2015 2016 static inline bool cpu_has_vmx(CPUX86State *env) 2017 { 2018 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2019 } 2020 2021 /* 2022 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2023 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2024 * VMX operation. This is because CR4.VMXE is one of the bits set 2025 * in MSR_IA32_VMX_CR4_FIXED1. 2026 * 2027 * There is one exception to above statement when vCPU enters SMM mode. 2028 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2029 * may also reset CR4.VMXE during execution in SMM mode. 2030 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2031 * and CR4.VMXE is restored to it's original value of being set. 2032 * 2033 * Therefore, when vCPU is not in SMM mode, we can infer whether 2034 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2035 * know for certain. 2036 */ 2037 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2038 { 2039 return cpu_has_vmx(env) && 2040 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2041 } 2042 2043 /* fpu_helper.c */ 2044 void update_fp_status(CPUX86State *env); 2045 void update_mxcsr_status(CPUX86State *env); 2046 2047 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2048 { 2049 env->mxcsr = mxcsr; 2050 if (tcg_enabled()) { 2051 update_mxcsr_status(env); 2052 } 2053 } 2054 2055 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2056 { 2057 env->fpuc = fpuc; 2058 if (tcg_enabled()) { 2059 update_fp_status(env); 2060 } 2061 } 2062 2063 /* mem_helper.c */ 2064 void helper_lock_init(void); 2065 2066 /* svm_helper.c */ 2067 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2068 uint64_t param, uintptr_t retaddr); 2069 void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, 2070 uint64_t exit_info_1, uintptr_t retaddr); 2071 void do_vmexit(CPUX86State *env, uint32_t exit_code, uint64_t exit_info_1); 2072 2073 /* seg_helper.c */ 2074 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw); 2075 2076 /* smm_helper.c */ 2077 void do_smm_enter(X86CPU *cpu); 2078 2079 /* apic.c */ 2080 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2081 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2082 TPRAccess access); 2083 2084 2085 /* Change the value of a KVM-specific default 2086 * 2087 * If value is NULL, no default will be set and the original 2088 * value from the CPU model table will be kept. 2089 * 2090 * It is valid to call this function only for properties that 2091 * are already present in the kvm_default_props table. 2092 */ 2093 void x86_cpu_change_kvm_default(const char *prop, const char *value); 2094 2095 /* Special values for X86CPUVersion: */ 2096 2097 /* Resolve to latest CPU version */ 2098 #define CPU_VERSION_LATEST -1 2099 2100 /* 2101 * Resolve to version defined by current machine type. 2102 * See x86_cpu_set_default_version() 2103 */ 2104 #define CPU_VERSION_AUTO -2 2105 2106 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2107 #define CPU_VERSION_LEGACY 0 2108 2109 typedef int X86CPUVersion; 2110 2111 /* 2112 * Set default CPU model version for CPU models having 2113 * version == CPU_VERSION_AUTO. 2114 */ 2115 void x86_cpu_set_default_version(X86CPUVersion version); 2116 2117 /* Return name of 32-bit register, from a R_* constant */ 2118 const char *get_register_name_32(unsigned int reg); 2119 2120 void enable_compat_apic_id_mode(void); 2121 2122 #define APIC_DEFAULT_ADDRESS 0xfee00000 2123 #define APIC_SPACE_SIZE 0x100000 2124 2125 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2126 2127 /* cpu.c */ 2128 bool cpu_is_bsp(X86CPU *cpu); 2129 2130 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const X86XSaveArea *buf); 2131 void x86_cpu_xsave_all_areas(X86CPU *cpu, X86XSaveArea *buf); 2132 void x86_update_hflags(CPUX86State* env); 2133 2134 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2135 { 2136 return !!(cpu->hyperv_features & BIT(feat)); 2137 } 2138 2139 #endif /* I386_CPU_H */ 2140