xref: /openbmc/qemu/target/arm/tcg/translate.h (revision 720923ed)
1 #ifndef TARGET_ARM_TRANSLATE_H
2 #define TARGET_ARM_TRANSLATE_H
3 
4 #include "exec/translator.h"
5 #include "internals.h"
6 
7 
8 /* internal defines */
9 
10 /*
11  * Save pc_save across a branch, so that we may restore the value from
12  * before the branch at the point the label is emitted.
13  */
14 typedef struct DisasLabel {
15     TCGLabel *label;
16     target_ulong pc_save;
17 } DisasLabel;
18 
19 typedef struct DisasContext {
20     DisasContextBase base;
21     const ARMISARegisters *isar;
22 
23     /* The address of the current instruction being translated. */
24     target_ulong pc_curr;
25     /*
26      * For CF_PCREL, the full value of cpu_pc is not known
27      * (although the page offset is known).  For convenience, the
28      * translation loop uses the full virtual address that triggered
29      * the translation, from base.pc_start through pc_curr.
30      * For efficiency, we do not update cpu_pc for every instruction.
31      * Instead, pc_save has the value of pc_curr at the time of the
32      * last update to cpu_pc, which allows us to compute the addend
33      * needed to bring cpu_pc current: pc_curr - pc_save.
34      * If cpu_pc now contains the destination of an indirect branch,
35      * pc_save contains -1 to indicate that relative updates are no
36      * longer possible.
37      */
38     target_ulong pc_save;
39     target_ulong page_start;
40     uint32_t insn;
41     /* Nonzero if this instruction has been conditionally skipped.  */
42     int condjmp;
43     /* The label that will be jumped to when the instruction is skipped.  */
44     DisasLabel condlabel;
45     /* Thumb-2 conditional execution bits.  */
46     int condexec_mask;
47     int condexec_cond;
48     /* M-profile ECI/ICI exception-continuable instruction state */
49     int eci;
50     /*
51      * trans_ functions for insns which are continuable should set this true
52      * after decode (ie after any UNDEF checks)
53      */
54     bool eci_handled;
55     int sctlr_b;
56     MemOp be_data;
57 #if !defined(CONFIG_USER_ONLY)
58     int user;
59 #endif
60     ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
61     uint8_t tbii;      /* TBI1|TBI0 for insns */
62     uint8_t tbid;      /* TBI1|TBI0 for data */
63     uint8_t tcma;      /* TCMA1|TCMA0 for MTE */
64     bool ns;        /* Use non-secure CPREG bank on access */
65     int fp_excp_el; /* FP exception EL or 0 if enabled */
66     int sve_excp_el; /* SVE exception EL or 0 if enabled */
67     int sme_excp_el; /* SME exception EL or 0 if enabled */
68     int vl;          /* current vector length in bytes */
69     int svl;         /* current streaming vector length in bytes */
70     bool vfp_enabled; /* FP enabled via FPSCR.EN */
71     int vec_len;
72     int vec_stride;
73     bool v7m_handler_mode;
74     bool v8m_secure; /* true if v8M and we're in Secure mode */
75     bool v8m_stackcheck; /* true if we need to perform v8M stack limit checks */
76     bool v8m_fpccr_s_wrong; /* true if v8M FPCCR.S != v8m_secure */
77     bool v7m_new_fp_ctxt_needed; /* ASPEN set but no active FP context */
78     bool v7m_lspact; /* FPCCR.LSPACT set */
79     /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
80      * so that top level loop can generate correct syndrome information.
81      */
82     uint32_t svc_imm;
83     int current_el;
84     GHashTable *cp_regs;
85     uint64_t features; /* CPU features bits */
86     bool aarch64;
87     bool thumb;
88     /* Because unallocated encodings generate different exception syndrome
89      * information from traps due to FP being disabled, we can't do a single
90      * "is fp access disabled" check at a high level in the decode tree.
91      * To help in catching bugs where the access check was forgotten in some
92      * code path, we set this flag when the access check is done, and assert
93      * that it is set at the point where we actually touch the FP regs.
94      */
95     bool fp_access_checked;
96     bool sve_access_checked;
97     /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
98      * single-step support).
99      */
100     bool ss_active;
101     bool pstate_ss;
102     /* True if the insn just emitted was a load-exclusive instruction
103      * (necessary for syndrome information for single step exceptions),
104      * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
105      */
106     bool is_ldex;
107     /* True if AccType_UNPRIV should be used for LDTR et al */
108     bool unpriv;
109     /* True if v8.3-PAuth is active.  */
110     bool pauth_active;
111     /* True if v8.5-MTE access to tags is enabled.  */
112     bool ata;
113     /* True if v8.5-MTE tag checks affect the PE; index with is_unpriv.  */
114     bool mte_active[2];
115     /* True with v8.5-BTI and SCTLR_ELx.BT* set.  */
116     bool bt;
117     /* True if any CP15 access is trapped by HSTR_EL2 */
118     bool hstr_active;
119     /* True if memory operations require alignment */
120     bool align_mem;
121     /* True if PSTATE.IL is set */
122     bool pstate_il;
123     /* True if PSTATE.SM is set. */
124     bool pstate_sm;
125     /* True if PSTATE.ZA is set. */
126     bool pstate_za;
127     /* True if non-streaming insns should raise an SME Streaming exception. */
128     bool sme_trap_nonstreaming;
129     /* True if the current instruction is non-streaming. */
130     bool is_nonstreaming;
131     /* True if MVE insns are definitely not predicated by VPR or LTPSIZE */
132     bool mve_no_pred;
133     /* True if fine-grained traps are active */
134     bool fgt_active;
135     /* True if fine-grained trap on ERET is enabled */
136     bool fgt_eret;
137     /* True if fine-grained trap on SVC is enabled */
138     bool fgt_svc;
139     /*
140      * >= 0, a copy of PSTATE.BTYPE, which will be 0 without v8.5-BTI.
141      *  < 0, set by the current instruction.
142      */
143     int8_t btype;
144     /* A copy of cpu->dcz_blocksize. */
145     uint8_t dcz_blocksize;
146     /* True if this page is guarded.  */
147     bool guarded_page;
148     /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
149     int c15_cpar;
150     /* TCG op of the current insn_start.  */
151     TCGOp *insn_start;
152 #define TMP_A64_MAX 16
153     int tmp_a64_count;
154     TCGv_i64 tmp_a64[TMP_A64_MAX];
155 } DisasContext;
156 
157 typedef struct DisasCompare {
158     TCGCond cond;
159     TCGv_i32 value;
160     bool value_global;
161 } DisasCompare;
162 
163 /* Share the TCG temporaries common between 32 and 64 bit modes.  */
164 extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
165 extern TCGv_i64 cpu_exclusive_addr;
166 extern TCGv_i64 cpu_exclusive_val;
167 
168 /*
169  * Constant expanders for the decoders.
170  */
171 
172 static inline int negate(DisasContext *s, int x)
173 {
174     return -x;
175 }
176 
177 static inline int plus_1(DisasContext *s, int x)
178 {
179     return x + 1;
180 }
181 
182 static inline int plus_2(DisasContext *s, int x)
183 {
184     return x + 2;
185 }
186 
187 static inline int plus_12(DisasContext *s, int x)
188 {
189     return x + 12;
190 }
191 
192 static inline int times_2(DisasContext *s, int x)
193 {
194     return x * 2;
195 }
196 
197 static inline int times_4(DisasContext *s, int x)
198 {
199     return x * 4;
200 }
201 
202 static inline int times_2_plus_1(DisasContext *s, int x)
203 {
204     return x * 2 + 1;
205 }
206 
207 static inline int rsub_64(DisasContext *s, int x)
208 {
209     return 64 - x;
210 }
211 
212 static inline int rsub_32(DisasContext *s, int x)
213 {
214     return 32 - x;
215 }
216 
217 static inline int rsub_16(DisasContext *s, int x)
218 {
219     return 16 - x;
220 }
221 
222 static inline int rsub_8(DisasContext *s, int x)
223 {
224     return 8 - x;
225 }
226 
227 static inline int neon_3same_fp_size(DisasContext *s, int x)
228 {
229     /* Convert 0==fp32, 1==fp16 into a MO_* value */
230     return MO_32 - x;
231 }
232 
233 static inline int arm_dc_feature(DisasContext *dc, int feature)
234 {
235     return (dc->features & (1ULL << feature)) != 0;
236 }
237 
238 static inline int get_mem_index(DisasContext *s)
239 {
240     return arm_to_core_mmu_idx(s->mmu_idx);
241 }
242 
243 static inline void disas_set_insn_syndrome(DisasContext *s, uint32_t syn)
244 {
245     /* We don't need to save all of the syndrome so we mask and shift
246      * out unneeded bits to help the sleb128 encoder do a better job.
247      */
248     syn &= ARM_INSN_START_WORD2_MASK;
249     syn >>= ARM_INSN_START_WORD2_SHIFT;
250 
251     /* We check and clear insn_start_idx to catch multiple updates.  */
252     assert(s->insn_start != NULL);
253     tcg_set_insn_start_param(s->insn_start, 2, syn);
254     s->insn_start = NULL;
255 }
256 
257 static inline int curr_insn_len(DisasContext *s)
258 {
259     return s->base.pc_next - s->pc_curr;
260 }
261 
262 /* is_jmp field values */
263 #define DISAS_JUMP      DISAS_TARGET_0 /* only pc was modified dynamically */
264 /* CPU state was modified dynamically; exit to main loop for interrupts. */
265 #define DISAS_UPDATE_EXIT  DISAS_TARGET_1
266 /* These instructions trap after executing, so the A32/T32 decoder must
267  * defer them until after the conditional execution state has been updated.
268  * WFI also needs special handling when single-stepping.
269  */
270 #define DISAS_WFI       DISAS_TARGET_2
271 #define DISAS_SWI       DISAS_TARGET_3
272 /* WFE */
273 #define DISAS_WFE       DISAS_TARGET_4
274 #define DISAS_HVC       DISAS_TARGET_5
275 #define DISAS_SMC       DISAS_TARGET_6
276 #define DISAS_YIELD     DISAS_TARGET_7
277 /* M profile branch which might be an exception return (and so needs
278  * custom end-of-TB code)
279  */
280 #define DISAS_BX_EXCRET DISAS_TARGET_8
281 /*
282  * For instructions which want an immediate exit to the main loop, as opposed
283  * to attempting to use lookup_and_goto_ptr.  Unlike DISAS_UPDATE_EXIT, this
284  * doesn't write the PC on exiting the translation loop so you need to ensure
285  * something (gen_a64_update_pc or runtime helper) has done so before we reach
286  * return from cpu_tb_exec.
287  */
288 #define DISAS_EXIT      DISAS_TARGET_9
289 /* CPU state was modified dynamically; no need to exit, but do not chain. */
290 #define DISAS_UPDATE_NOCHAIN  DISAS_TARGET_10
291 
292 #ifdef TARGET_AARCH64
293 void a64_translate_init(void);
294 void gen_a64_update_pc(DisasContext *s, target_long diff);
295 extern const TranslatorOps aarch64_translator_ops;
296 #else
297 static inline void a64_translate_init(void)
298 {
299 }
300 
301 static inline void gen_a64_update_pc(DisasContext *s, target_long diff)
302 {
303 }
304 #endif
305 
306 void arm_test_cc(DisasCompare *cmp, int cc);
307 void arm_jump_cc(DisasCompare *cmp, TCGLabel *label);
308 void arm_gen_test_cc(int cc, TCGLabel *label);
309 MemOp pow2_align(unsigned i);
310 void unallocated_encoding(DisasContext *s);
311 void gen_exception_insn_el(DisasContext *s, target_long pc_diff, int excp,
312                            uint32_t syn, uint32_t target_el);
313 void gen_exception_insn(DisasContext *s, target_long pc_diff,
314                         int excp, uint32_t syn);
315 
316 /* Return state of Alternate Half-precision flag, caller frees result */
317 static inline TCGv_i32 get_ahp_flag(void)
318 {
319     TCGv_i32 ret = tcg_temp_new_i32();
320 
321     tcg_gen_ld_i32(ret, cpu_env,
322                    offsetof(CPUARMState, vfp.xregs[ARM_VFP_FPSCR]));
323     tcg_gen_extract_i32(ret, ret, 26, 1);
324 
325     return ret;
326 }
327 
328 /* Set bits within PSTATE.  */
329 static inline void set_pstate_bits(uint32_t bits)
330 {
331     TCGv_i32 p = tcg_temp_new_i32();
332 
333     tcg_debug_assert(!(bits & CACHED_PSTATE_BITS));
334 
335     tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate));
336     tcg_gen_ori_i32(p, p, bits);
337     tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate));
338     tcg_temp_free_i32(p);
339 }
340 
341 /* Clear bits within PSTATE.  */
342 static inline void clear_pstate_bits(uint32_t bits)
343 {
344     TCGv_i32 p = tcg_temp_new_i32();
345 
346     tcg_debug_assert(!(bits & CACHED_PSTATE_BITS));
347 
348     tcg_gen_ld_i32(p, cpu_env, offsetof(CPUARMState, pstate));
349     tcg_gen_andi_i32(p, p, ~bits);
350     tcg_gen_st_i32(p, cpu_env, offsetof(CPUARMState, pstate));
351     tcg_temp_free_i32(p);
352 }
353 
354 /* If the singlestep state is Active-not-pending, advance to Active-pending. */
355 static inline void gen_ss_advance(DisasContext *s)
356 {
357     if (s->ss_active) {
358         s->pstate_ss = 0;
359         clear_pstate_bits(PSTATE_SS);
360     }
361 }
362 
363 /* Generate an architectural singlestep exception */
364 static inline void gen_swstep_exception(DisasContext *s, int isv, int ex)
365 {
366     /* Fill in the same_el field of the syndrome in the helper. */
367     uint32_t syn = syn_swstep(false, isv, ex);
368     gen_helper_exception_swstep(cpu_env, tcg_constant_i32(syn));
369 }
370 
371 /*
372  * Given a VFP floating point constant encoded into an 8 bit immediate in an
373  * instruction, expand it to the actual constant value of the specified
374  * size, as per the VFPExpandImm() pseudocode in the Arm ARM.
375  */
376 uint64_t vfp_expand_imm(int size, uint8_t imm8);
377 
378 /* Vector operations shared between ARM and AArch64.  */
379 void gen_gvec_ceq0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
380                    uint32_t opr_sz, uint32_t max_sz);
381 void gen_gvec_clt0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
382                    uint32_t opr_sz, uint32_t max_sz);
383 void gen_gvec_cgt0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
384                    uint32_t opr_sz, uint32_t max_sz);
385 void gen_gvec_cle0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
386                    uint32_t opr_sz, uint32_t max_sz);
387 void gen_gvec_cge0(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
388                    uint32_t opr_sz, uint32_t max_sz);
389 
390 void gen_gvec_mla(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
391                   uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
392 void gen_gvec_mls(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
393                   uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
394 
395 void gen_gvec_cmtst(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
396                     uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
397 void gen_gvec_sshl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
398                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
399 void gen_gvec_ushl(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
400                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
401 
402 void gen_cmtst_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b);
403 void gen_ushl_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b);
404 void gen_sshl_i32(TCGv_i32 d, TCGv_i32 a, TCGv_i32 b);
405 void gen_ushl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b);
406 void gen_sshl_i64(TCGv_i64 d, TCGv_i64 a, TCGv_i64 b);
407 
408 void gen_gvec_uqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
409                        uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
410 void gen_gvec_sqadd_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
411                        uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
412 void gen_gvec_uqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
413                        uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
414 void gen_gvec_sqsub_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
415                        uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
416 
417 void gen_gvec_ssra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
418                    int64_t shift, uint32_t opr_sz, uint32_t max_sz);
419 void gen_gvec_usra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
420                    int64_t shift, uint32_t opr_sz, uint32_t max_sz);
421 
422 void gen_gvec_srshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
423                     int64_t shift, uint32_t opr_sz, uint32_t max_sz);
424 void gen_gvec_urshr(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
425                     int64_t shift, uint32_t opr_sz, uint32_t max_sz);
426 void gen_gvec_srsra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
427                     int64_t shift, uint32_t opr_sz, uint32_t max_sz);
428 void gen_gvec_ursra(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
429                     int64_t shift, uint32_t opr_sz, uint32_t max_sz);
430 
431 void gen_gvec_sri(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
432                   int64_t shift, uint32_t opr_sz, uint32_t max_sz);
433 void gen_gvec_sli(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs,
434                   int64_t shift, uint32_t opr_sz, uint32_t max_sz);
435 
436 void gen_gvec_sqrdmlah_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
437                           uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
438 void gen_gvec_sqrdmlsh_qc(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
439                           uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
440 
441 void gen_gvec_sabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
442                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
443 void gen_gvec_uabd(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
444                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
445 
446 void gen_gvec_saba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
447                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
448 void gen_gvec_uaba(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs,
449                    uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz);
450 
451 /*
452  * Forward to the isar_feature_* tests given a DisasContext pointer.
453  */
454 #define dc_isar_feature(name, ctx) \
455     ({ DisasContext *ctx_ = (ctx); isar_feature_##name(ctx_->isar); })
456 
457 /* Note that the gvec expanders operate on offsets + sizes.  */
458 typedef void GVecGen2Fn(unsigned, uint32_t, uint32_t, uint32_t, uint32_t);
459 typedef void GVecGen2iFn(unsigned, uint32_t, uint32_t, int64_t,
460                          uint32_t, uint32_t);
461 typedef void GVecGen3Fn(unsigned, uint32_t, uint32_t,
462                         uint32_t, uint32_t, uint32_t);
463 typedef void GVecGen4Fn(unsigned, uint32_t, uint32_t, uint32_t,
464                         uint32_t, uint32_t, uint32_t);
465 
466 /* Function prototype for gen_ functions for calling Neon helpers */
467 typedef void NeonGenOneOpFn(TCGv_i32, TCGv_i32);
468 typedef void NeonGenOneOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32);
469 typedef void NeonGenTwoOpFn(TCGv_i32, TCGv_i32, TCGv_i32);
470 typedef void NeonGenTwoOpEnvFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32);
471 typedef void NeonGenThreeOpEnvFn(TCGv_i32, TCGv_env, TCGv_i32,
472                                  TCGv_i32, TCGv_i32);
473 typedef void NeonGenTwo64OpFn(TCGv_i64, TCGv_i64, TCGv_i64);
474 typedef void NeonGenTwo64OpEnvFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i64);
475 typedef void NeonGenNarrowFn(TCGv_i32, TCGv_i64);
476 typedef void NeonGenNarrowEnvFn(TCGv_i32, TCGv_ptr, TCGv_i64);
477 typedef void NeonGenWidenFn(TCGv_i64, TCGv_i32);
478 typedef void NeonGenTwoOpWidenFn(TCGv_i64, TCGv_i32, TCGv_i32);
479 typedef void NeonGenOneSingleOpFn(TCGv_i32, TCGv_i32, TCGv_ptr);
480 typedef void NeonGenTwoSingleOpFn(TCGv_i32, TCGv_i32, TCGv_i32, TCGv_ptr);
481 typedef void NeonGenTwoDoubleOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGv_ptr);
482 typedef void NeonGenOne64OpFn(TCGv_i64, TCGv_i64);
483 typedef void CryptoTwoOpFn(TCGv_ptr, TCGv_ptr);
484 typedef void CryptoThreeOpIntFn(TCGv_ptr, TCGv_ptr, TCGv_i32);
485 typedef void CryptoThreeOpFn(TCGv_ptr, TCGv_ptr, TCGv_ptr);
486 typedef void AtomicThreeOpFn(TCGv_i64, TCGv_i64, TCGv_i64, TCGArg, MemOp);
487 typedef void WideShiftImmFn(TCGv_i64, TCGv_i64, int64_t shift);
488 typedef void WideShiftFn(TCGv_i64, TCGv_ptr, TCGv_i64, TCGv_i32);
489 typedef void ShiftImmFn(TCGv_i32, TCGv_i32, int32_t shift);
490 typedef void ShiftFn(TCGv_i32, TCGv_ptr, TCGv_i32, TCGv_i32);
491 
492 /**
493  * arm_tbflags_from_tb:
494  * @tb: the TranslationBlock
495  *
496  * Extract the flag values from @tb.
497  */
498 static inline CPUARMTBFlags arm_tbflags_from_tb(const TranslationBlock *tb)
499 {
500     return (CPUARMTBFlags){ tb->flags, tb->cs_base };
501 }
502 
503 /*
504  * Enum for argument to fpstatus_ptr().
505  */
506 typedef enum ARMFPStatusFlavour {
507     FPST_FPCR,
508     FPST_FPCR_F16,
509     FPST_STD,
510     FPST_STD_F16,
511 } ARMFPStatusFlavour;
512 
513 /**
514  * fpstatus_ptr: return TCGv_ptr to the specified fp_status field
515  *
516  * We have multiple softfloat float_status fields in the Arm CPU state struct
517  * (see the comment in cpu.h for details). Return a TCGv_ptr which has
518  * been set up to point to the requested field in the CPU state struct.
519  * The options are:
520  *
521  * FPST_FPCR
522  *   for non-FP16 operations controlled by the FPCR
523  * FPST_FPCR_F16
524  *   for operations controlled by the FPCR where FPCR.FZ16 is to be used
525  * FPST_STD
526  *   for A32/T32 Neon operations using the "standard FPSCR value"
527  * FPST_STD_F16
528  *   as FPST_STD, but where FPCR.FZ16 is to be used
529  */
530 static inline TCGv_ptr fpstatus_ptr(ARMFPStatusFlavour flavour)
531 {
532     TCGv_ptr statusptr = tcg_temp_new_ptr();
533     int offset;
534 
535     switch (flavour) {
536     case FPST_FPCR:
537         offset = offsetof(CPUARMState, vfp.fp_status);
538         break;
539     case FPST_FPCR_F16:
540         offset = offsetof(CPUARMState, vfp.fp_status_f16);
541         break;
542     case FPST_STD:
543         offset = offsetof(CPUARMState, vfp.standard_fp_status);
544         break;
545     case FPST_STD_F16:
546         offset = offsetof(CPUARMState, vfp.standard_fp_status_f16);
547         break;
548     default:
549         g_assert_not_reached();
550     }
551     tcg_gen_addi_ptr(statusptr, cpu_env, offset);
552     return statusptr;
553 }
554 
555 /**
556  * finalize_memop:
557  * @s: DisasContext
558  * @opc: size+sign+align of the memory operation
559  *
560  * Build the complete MemOp for a memory operation, including alignment
561  * and endianness.
562  *
563  * If (op & MO_AMASK) then the operation already contains the required
564  * alignment, e.g. for AccType_ATOMIC.  Otherwise, this an optionally
565  * unaligned operation, e.g. for AccType_NORMAL.
566  *
567  * In the latter case, there are configuration bits that require alignment,
568  * and this is applied here.  Note that there is no way to indicate that
569  * no alignment should ever be enforced; this must be handled manually.
570  */
571 static inline MemOp finalize_memop(DisasContext *s, MemOp opc)
572 {
573     if (s->align_mem && !(opc & MO_AMASK)) {
574         opc |= MO_ALIGN;
575     }
576     return opc | s->be_data;
577 }
578 
579 /**
580  * asimd_imm_const: Expand an encoded SIMD constant value
581  *
582  * Expand a SIMD constant value. This is essentially the pseudocode
583  * AdvSIMDExpandImm, except that we also perform the boolean NOT needed for
584  * VMVN and VBIC (when cmode < 14 && op == 1).
585  *
586  * The combination cmode == 15 op == 1 is a reserved encoding for AArch32;
587  * callers must catch this; we return the 64-bit constant value defined
588  * for AArch64.
589  *
590  * cmode = 2,3,4,5,6,7,10,11,12,13 imm=0 was UNPREDICTABLE in v7A but
591  * is either not unpredictable or merely CONSTRAINED UNPREDICTABLE in v8A;
592  * we produce an immediate constant value of 0 in these cases.
593  */
594 uint64_t asimd_imm_const(uint32_t imm, int cmode, int op);
595 
596 /*
597  * gen_disas_label:
598  * Create a label and cache a copy of pc_save.
599  */
600 static inline DisasLabel gen_disas_label(DisasContext *s)
601 {
602     return (DisasLabel){
603         .label = gen_new_label(),
604         .pc_save = s->pc_save,
605     };
606 }
607 
608 /*
609  * set_disas_label:
610  * Emit a label and restore the cached copy of pc_save.
611  */
612 static inline void set_disas_label(DisasContext *s, DisasLabel l)
613 {
614     gen_set_label(l.label);
615     s->pc_save = l.pc_save;
616 }
617 
618 static inline TCGv_ptr gen_lookup_cp_reg(uint32_t key)
619 {
620     TCGv_ptr ret = tcg_temp_new_ptr();
621     gen_helper_lookup_cp_reg(ret, cpu_env, tcg_constant_i32(key));
622     return ret;
623 }
624 
625 /*
626  * Helpers for implementing sets of trans_* functions.
627  * Defer the implementation of NAME to FUNC, with optional extra arguments.
628  */
629 #define TRANS(NAME, FUNC, ...) \
630     static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \
631     { return FUNC(s, __VA_ARGS__); }
632 #define TRANS_FEAT(NAME, FEAT, FUNC, ...) \
633     static bool trans_##NAME(DisasContext *s, arg_##NAME *a) \
634     { return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__); }
635 
636 #define TRANS_FEAT_NONSTREAMING(NAME, FEAT, FUNC, ...)            \
637     static bool trans_##NAME(DisasContext *s, arg_##NAME *a)      \
638     {                                                             \
639         s->is_nonstreaming = true;                                \
640         return dc_isar_feature(FEAT, s) && FUNC(s, __VA_ARGS__);  \
641     }
642 
643 #endif /* TARGET_ARM_TRANSLATE_H */
644