xref: /openbmc/qemu/target/arm/tcg/cpu64.c (revision 851ec6eb)
1 /*
2  * QEMU AArch64 TCG CPUs
3  *
4  * Copyright (c) 2013 Linaro Ltd
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License
8  * as published by the Free Software Foundation; either version 2
9  * of the License, or (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, see
18  * <http://www.gnu.org/licenses/gpl-2.0.html>
19  */
20 
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "cpu.h"
24 #include "qemu/module.h"
25 #include "qapi/visitor.h"
26 #include "hw/qdev-properties.h"
27 #include "internals.h"
28 #include "cpregs.h"
29 
30 static void aarch64_a35_initfn(Object *obj)
31 {
32     ARMCPU *cpu = ARM_CPU(obj);
33 
34     cpu->dtb_compatible = "arm,cortex-a35";
35     set_feature(&cpu->env, ARM_FEATURE_V8);
36     set_feature(&cpu->env, ARM_FEATURE_NEON);
37     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
38     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
39     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
40     set_feature(&cpu->env, ARM_FEATURE_EL2);
41     set_feature(&cpu->env, ARM_FEATURE_EL3);
42     set_feature(&cpu->env, ARM_FEATURE_PMU);
43 
44     /* From B2.2 AArch64 identification registers. */
45     cpu->midr = 0x411fd040;
46     cpu->revidr = 0;
47     cpu->ctr = 0x84448004;
48     cpu->isar.id_pfr0 = 0x00000131;
49     cpu->isar.id_pfr1 = 0x00011011;
50     cpu->isar.id_dfr0 = 0x03010066;
51     cpu->id_afr0 = 0;
52     cpu->isar.id_mmfr0 = 0x10201105;
53     cpu->isar.id_mmfr1 = 0x40000000;
54     cpu->isar.id_mmfr2 = 0x01260000;
55     cpu->isar.id_mmfr3 = 0x02102211;
56     cpu->isar.id_isar0 = 0x02101110;
57     cpu->isar.id_isar1 = 0x13112111;
58     cpu->isar.id_isar2 = 0x21232042;
59     cpu->isar.id_isar3 = 0x01112131;
60     cpu->isar.id_isar4 = 0x00011142;
61     cpu->isar.id_isar5 = 0x00011121;
62     cpu->isar.id_aa64pfr0 = 0x00002222;
63     cpu->isar.id_aa64pfr1 = 0;
64     cpu->isar.id_aa64dfr0 = 0x10305106;
65     cpu->isar.id_aa64dfr1 = 0;
66     cpu->isar.id_aa64isar0 = 0x00011120;
67     cpu->isar.id_aa64isar1 = 0;
68     cpu->isar.id_aa64mmfr0 = 0x00101122;
69     cpu->isar.id_aa64mmfr1 = 0;
70     cpu->clidr = 0x0a200023;
71     cpu->dcz_blocksize = 4;
72 
73     /* From B2.4 AArch64 Virtual Memory control registers */
74     cpu->reset_sctlr = 0x00c50838;
75 
76     /* From B2.10 AArch64 performance monitor registers */
77     cpu->isar.reset_pmcr_el0 = 0x410a3000;
78 
79     /* From B2.29 Cache ID registers */
80     cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
81     cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */
82     cpu->ccsidr[2] = 0x703fe03a; /* 512KB L2 cache */
83 
84     /* From B3.5 VGIC Type register */
85     cpu->gic_num_lrs = 4;
86     cpu->gic_vpribits = 5;
87     cpu->gic_vprebits = 5;
88     cpu->gic_pribits = 5;
89 
90     /* From C6.4 Debug ID Register */
91     cpu->isar.dbgdidr = 0x3516d000;
92     /* From C6.5 Debug Device ID Register */
93     cpu->isar.dbgdevid = 0x00110f13;
94     /* From C6.6 Debug Device ID Register 1 */
95     cpu->isar.dbgdevid1 = 0x2;
96 
97     /* From Cortex-A35 SIMD and Floating-point Support r1p0 */
98     /* From 3.2 AArch32 register summary */
99     cpu->reset_fpsid = 0x41034043;
100 
101     /* From 2.2 AArch64 register summary */
102     cpu->isar.mvfr0 = 0x10110222;
103     cpu->isar.mvfr1 = 0x12111111;
104     cpu->isar.mvfr2 = 0x00000043;
105 
106     /* These values are the same with A53/A57/A72. */
107     define_cortex_a72_a57_a53_cp_reginfo(cpu);
108 }
109 
110 static void cpu_max_get_sve_max_vq(Object *obj, Visitor *v, const char *name,
111                                    void *opaque, Error **errp)
112 {
113     ARMCPU *cpu = ARM_CPU(obj);
114     uint32_t value;
115 
116     /* All vector lengths are disabled when SVE is off. */
117     if (!cpu_isar_feature(aa64_sve, cpu)) {
118         value = 0;
119     } else {
120         value = cpu->sve_max_vq;
121     }
122     visit_type_uint32(v, name, &value, errp);
123 }
124 
125 static void cpu_max_set_sve_max_vq(Object *obj, Visitor *v, const char *name,
126                                    void *opaque, Error **errp)
127 {
128     ARMCPU *cpu = ARM_CPU(obj);
129     uint32_t max_vq;
130 
131     if (!visit_type_uint32(v, name, &max_vq, errp)) {
132         return;
133     }
134 
135     if (max_vq == 0 || max_vq > ARM_MAX_VQ) {
136         error_setg(errp, "unsupported SVE vector length");
137         error_append_hint(errp, "Valid sve-max-vq in range [1-%d]\n",
138                           ARM_MAX_VQ);
139         return;
140     }
141 
142     cpu->sve_max_vq = max_vq;
143 }
144 
145 static bool cpu_arm_get_rme(Object *obj, Error **errp)
146 {
147     ARMCPU *cpu = ARM_CPU(obj);
148     return cpu_isar_feature(aa64_rme, cpu);
149 }
150 
151 static void cpu_arm_set_rme(Object *obj, bool value, Error **errp)
152 {
153     ARMCPU *cpu = ARM_CPU(obj);
154     uint64_t t;
155 
156     t = cpu->isar.id_aa64pfr0;
157     t = FIELD_DP64(t, ID_AA64PFR0, RME, value);
158     cpu->isar.id_aa64pfr0 = t;
159 }
160 
161 static void cpu_max_set_l0gptsz(Object *obj, Visitor *v, const char *name,
162                                 void *opaque, Error **errp)
163 {
164     ARMCPU *cpu = ARM_CPU(obj);
165     uint32_t value;
166 
167     if (!visit_type_uint32(v, name, &value, errp)) {
168         return;
169     }
170 
171     /* Encode the value for the GPCCR_EL3 field. */
172     switch (value) {
173     case 30:
174     case 34:
175     case 36:
176     case 39:
177         cpu->reset_l0gptsz = value - 30;
178         break;
179     default:
180         error_setg(errp, "invalid value for l0gptsz");
181         error_append_hint(errp, "valid values are 30, 34, 36, 39\n");
182         break;
183     }
184 }
185 
186 static void cpu_max_get_l0gptsz(Object *obj, Visitor *v, const char *name,
187                                 void *opaque, Error **errp)
188 {
189     ARMCPU *cpu = ARM_CPU(obj);
190     uint32_t value = cpu->reset_l0gptsz + 30;
191 
192     visit_type_uint32(v, name, &value, errp);
193 }
194 
195 static Property arm_cpu_lpa2_property =
196     DEFINE_PROP_BOOL("lpa2", ARMCPU, prop_lpa2, true);
197 
198 static void aarch64_a55_initfn(Object *obj)
199 {
200     ARMCPU *cpu = ARM_CPU(obj);
201 
202     cpu->dtb_compatible = "arm,cortex-a55";
203     set_feature(&cpu->env, ARM_FEATURE_V8);
204     set_feature(&cpu->env, ARM_FEATURE_NEON);
205     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
206     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
207     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
208     set_feature(&cpu->env, ARM_FEATURE_EL2);
209     set_feature(&cpu->env, ARM_FEATURE_EL3);
210     set_feature(&cpu->env, ARM_FEATURE_PMU);
211 
212     /* Ordered by B2.4 AArch64 registers by functional group */
213     cpu->clidr = 0x82000023;
214     cpu->ctr = 0x84448004; /* L1Ip = VIPT */
215     cpu->dcz_blocksize = 4; /* 64 bytes */
216     cpu->isar.id_aa64dfr0  = 0x0000000010305408ull;
217     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
218     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
219     cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull;
220     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
221     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
222     cpu->isar.id_aa64pfr0  = 0x0000000010112222ull;
223     cpu->isar.id_aa64pfr1  = 0x0000000000000010ull;
224     cpu->id_afr0       = 0x00000000;
225     cpu->isar.id_dfr0  = 0x04010088;
226     cpu->isar.id_isar0 = 0x02101110;
227     cpu->isar.id_isar1 = 0x13112111;
228     cpu->isar.id_isar2 = 0x21232042;
229     cpu->isar.id_isar3 = 0x01112131;
230     cpu->isar.id_isar4 = 0x00011142;
231     cpu->isar.id_isar5 = 0x01011121;
232     cpu->isar.id_isar6 = 0x00000010;
233     cpu->isar.id_mmfr0 = 0x10201105;
234     cpu->isar.id_mmfr1 = 0x40000000;
235     cpu->isar.id_mmfr2 = 0x01260000;
236     cpu->isar.id_mmfr3 = 0x02122211;
237     cpu->isar.id_mmfr4 = 0x00021110;
238     cpu->isar.id_pfr0  = 0x10010131;
239     cpu->isar.id_pfr1  = 0x00011011;
240     cpu->isar.id_pfr2  = 0x00000011;
241     cpu->midr = 0x412FD050;          /* r2p0 */
242     cpu->revidr = 0;
243 
244     /* From B2.23 CCSIDR_EL1 */
245     cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
246     cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */
247     cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */
248 
249     /* From B2.96 SCTLR_EL3 */
250     cpu->reset_sctlr = 0x30c50838;
251 
252     /* From B4.45 ICH_VTR_EL2 */
253     cpu->gic_num_lrs = 4;
254     cpu->gic_vpribits = 5;
255     cpu->gic_vprebits = 5;
256     cpu->gic_pribits = 5;
257 
258     cpu->isar.mvfr0 = 0x10110222;
259     cpu->isar.mvfr1 = 0x13211111;
260     cpu->isar.mvfr2 = 0x00000043;
261 
262     /* From D5.4 AArch64 PMU register summary */
263     cpu->isar.reset_pmcr_el0 = 0x410b3000;
264 }
265 
266 static void aarch64_a72_initfn(Object *obj)
267 {
268     ARMCPU *cpu = ARM_CPU(obj);
269 
270     cpu->dtb_compatible = "arm,cortex-a72";
271     set_feature(&cpu->env, ARM_FEATURE_V8);
272     set_feature(&cpu->env, ARM_FEATURE_NEON);
273     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
274     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
275     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
276     set_feature(&cpu->env, ARM_FEATURE_EL2);
277     set_feature(&cpu->env, ARM_FEATURE_EL3);
278     set_feature(&cpu->env, ARM_FEATURE_PMU);
279     cpu->midr = 0x410fd083;
280     cpu->revidr = 0x00000000;
281     cpu->reset_fpsid = 0x41034080;
282     cpu->isar.mvfr0 = 0x10110222;
283     cpu->isar.mvfr1 = 0x12111111;
284     cpu->isar.mvfr2 = 0x00000043;
285     cpu->ctr = 0x8444c004;
286     cpu->reset_sctlr = 0x00c50838;
287     cpu->isar.id_pfr0 = 0x00000131;
288     cpu->isar.id_pfr1 = 0x00011011;
289     cpu->isar.id_dfr0 = 0x03010066;
290     cpu->id_afr0 = 0x00000000;
291     cpu->isar.id_mmfr0 = 0x10201105;
292     cpu->isar.id_mmfr1 = 0x40000000;
293     cpu->isar.id_mmfr2 = 0x01260000;
294     cpu->isar.id_mmfr3 = 0x02102211;
295     cpu->isar.id_isar0 = 0x02101110;
296     cpu->isar.id_isar1 = 0x13112111;
297     cpu->isar.id_isar2 = 0x21232042;
298     cpu->isar.id_isar3 = 0x01112131;
299     cpu->isar.id_isar4 = 0x00011142;
300     cpu->isar.id_isar5 = 0x00011121;
301     cpu->isar.id_aa64pfr0 = 0x00002222;
302     cpu->isar.id_aa64dfr0 = 0x10305106;
303     cpu->isar.id_aa64isar0 = 0x00011120;
304     cpu->isar.id_aa64mmfr0 = 0x00001124;
305     cpu->isar.dbgdidr = 0x3516d000;
306     cpu->isar.dbgdevid = 0x01110f13;
307     cpu->isar.dbgdevid1 = 0x2;
308     cpu->isar.reset_pmcr_el0 = 0x41023000;
309     cpu->clidr = 0x0a200023;
310     cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */
311     cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */
312     cpu->ccsidr[2] = 0x707fe07a; /* 1MB L2 cache */
313     cpu->dcz_blocksize = 4; /* 64 bytes */
314     cpu->gic_num_lrs = 4;
315     cpu->gic_vpribits = 5;
316     cpu->gic_vprebits = 5;
317     cpu->gic_pribits = 5;
318     define_cortex_a72_a57_a53_cp_reginfo(cpu);
319 }
320 
321 static void aarch64_a76_initfn(Object *obj)
322 {
323     ARMCPU *cpu = ARM_CPU(obj);
324 
325     cpu->dtb_compatible = "arm,cortex-a76";
326     set_feature(&cpu->env, ARM_FEATURE_V8);
327     set_feature(&cpu->env, ARM_FEATURE_NEON);
328     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
329     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
330     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
331     set_feature(&cpu->env, ARM_FEATURE_EL2);
332     set_feature(&cpu->env, ARM_FEATURE_EL3);
333     set_feature(&cpu->env, ARM_FEATURE_PMU);
334 
335     /* Ordered by B2.4 AArch64 registers by functional group */
336     cpu->clidr = 0x82000023;
337     cpu->ctr = 0x8444C004;
338     cpu->dcz_blocksize = 4;
339     cpu->isar.id_aa64dfr0  = 0x0000000010305408ull;
340     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
341     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
342     cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull;
343     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
344     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
345     cpu->isar.id_aa64pfr0  = 0x1100000010111112ull; /* GIC filled in later */
346     cpu->isar.id_aa64pfr1  = 0x0000000000000010ull;
347     cpu->id_afr0       = 0x00000000;
348     cpu->isar.id_dfr0  = 0x04010088;
349     cpu->isar.id_isar0 = 0x02101110;
350     cpu->isar.id_isar1 = 0x13112111;
351     cpu->isar.id_isar2 = 0x21232042;
352     cpu->isar.id_isar3 = 0x01112131;
353     cpu->isar.id_isar4 = 0x00010142;
354     cpu->isar.id_isar5 = 0x01011121;
355     cpu->isar.id_isar6 = 0x00000010;
356     cpu->isar.id_mmfr0 = 0x10201105;
357     cpu->isar.id_mmfr1 = 0x40000000;
358     cpu->isar.id_mmfr2 = 0x01260000;
359     cpu->isar.id_mmfr3 = 0x02122211;
360     cpu->isar.id_mmfr4 = 0x00021110;
361     cpu->isar.id_pfr0  = 0x10010131;
362     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
363     cpu->isar.id_pfr2  = 0x00000011;
364     cpu->midr = 0x414fd0b1;          /* r4p1 */
365     cpu->revidr = 0;
366 
367     /* From B2.18 CCSIDR_EL1 */
368     cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */
369     cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */
370     cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */
371 
372     /* From B2.93 SCTLR_EL3 */
373     cpu->reset_sctlr = 0x30c50838;
374 
375     /* From B4.23 ICH_VTR_EL2 */
376     cpu->gic_num_lrs = 4;
377     cpu->gic_vpribits = 5;
378     cpu->gic_vprebits = 5;
379     cpu->gic_pribits = 5;
380 
381     /* From B5.1 AdvSIMD AArch64 register summary */
382     cpu->isar.mvfr0 = 0x10110222;
383     cpu->isar.mvfr1 = 0x13211111;
384     cpu->isar.mvfr2 = 0x00000043;
385 
386     /* From D5.1 AArch64 PMU register summary */
387     cpu->isar.reset_pmcr_el0 = 0x410b3000;
388 }
389 
390 static void aarch64_a64fx_initfn(Object *obj)
391 {
392     ARMCPU *cpu = ARM_CPU(obj);
393 
394     cpu->dtb_compatible = "arm,a64fx";
395     set_feature(&cpu->env, ARM_FEATURE_V8);
396     set_feature(&cpu->env, ARM_FEATURE_NEON);
397     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
398     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
399     set_feature(&cpu->env, ARM_FEATURE_EL2);
400     set_feature(&cpu->env, ARM_FEATURE_EL3);
401     set_feature(&cpu->env, ARM_FEATURE_PMU);
402     cpu->midr = 0x461f0010;
403     cpu->revidr = 0x00000000;
404     cpu->ctr = 0x86668006;
405     cpu->reset_sctlr = 0x30000180;
406     cpu->isar.id_aa64pfr0 =   0x0000000101111111; /* No RAS Extensions */
407     cpu->isar.id_aa64pfr1 = 0x0000000000000000;
408     cpu->isar.id_aa64dfr0 = 0x0000000010305408;
409     cpu->isar.id_aa64dfr1 = 0x0000000000000000;
410     cpu->id_aa64afr0 = 0x0000000000000000;
411     cpu->id_aa64afr1 = 0x0000000000000000;
412     cpu->isar.id_aa64mmfr0 = 0x0000000000001122;
413     cpu->isar.id_aa64mmfr1 = 0x0000000011212100;
414     cpu->isar.id_aa64mmfr2 = 0x0000000000001011;
415     cpu->isar.id_aa64isar0 = 0x0000000010211120;
416     cpu->isar.id_aa64isar1 = 0x0000000000010001;
417     cpu->isar.id_aa64zfr0 = 0x0000000000000000;
418     cpu->clidr = 0x0000000080000023;
419     cpu->ccsidr[0] = 0x7007e01c; /* 64KB L1 dcache */
420     cpu->ccsidr[1] = 0x2007e01c; /* 64KB L1 icache */
421     cpu->ccsidr[2] = 0x70ffe07c; /* 8MB L2 cache */
422     cpu->dcz_blocksize = 6; /* 256 bytes */
423     cpu->gic_num_lrs = 4;
424     cpu->gic_vpribits = 5;
425     cpu->gic_vprebits = 5;
426     cpu->gic_pribits = 5;
427 
428     /* The A64FX supports only 128, 256 and 512 bit vector lengths */
429     aarch64_add_sve_properties(obj);
430     cpu->sve_vq.supported = (1 << 0)  /* 128bit */
431                           | (1 << 1)  /* 256bit */
432                           | (1 << 3); /* 512bit */
433 
434     cpu->isar.reset_pmcr_el0 = 0x46014040;
435 
436     /* TODO:  Add A64FX specific HPC extension registers */
437 }
438 
439 static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
440     { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64,
441       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0,
442       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
443     { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64,
444       .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0,
445       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
446     { .name = "ATCR_EL3", .state = ARM_CP_STATE_AA64,
447       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 7, .opc2 = 0,
448       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
449     { .name = "ATCR_EL12", .state = ARM_CP_STATE_AA64,
450       .opc0 = 3, .opc1 = 5, .crn = 15, .crm = 7, .opc2 = 0,
451       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
452     { .name = "AVTCR_EL2", .state = ARM_CP_STATE_AA64,
453       .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 1,
454       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
455     { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64,
456       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0,
457       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
458     { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64,
459       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1,
460       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
461     { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64,
462       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2,
463       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
464     /*
465      * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU
466      * (and in particular its system registers).
467      */
468     { .name = "CPUCFR_EL1", .state = ARM_CP_STATE_AA64,
469       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0,
470       .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 },
471     { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64,
472       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4,
473       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 },
474     { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64,
475       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1,
476       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
477     { .name = "CPUPMR_EL3", .state = ARM_CP_STATE_AA64,
478       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 3,
479       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
480     { .name = "CPUPOR_EL3", .state = ARM_CP_STATE_AA64,
481       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 2,
482       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
483     { .name = "CPUPSELR_EL3", .state = ARM_CP_STATE_AA64,
484       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 0,
485       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
486     { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64,
487       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7,
488       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
489     { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64,
490       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2,
491       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
492     { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64,
493       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1,
494       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
495     { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64,
496       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0,
497       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
498 };
499 
500 static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu)
501 {
502     define_arm_cp_regs(cpu, neoverse_n1_cp_reginfo);
503 }
504 
505 static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = {
506     { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64,
507       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5,
508       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
509     { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64,
510       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0,
511       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
512     { .name = "CPUPPMCR2_EL3", .state = ARM_CP_STATE_AA64,
513       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 1,
514       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
515     { .name = "CPUPPMCR3_EL3", .state = ARM_CP_STATE_AA64,
516       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 6,
517       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
518 };
519 
520 static void define_neoverse_v1_cp_reginfo(ARMCPU *cpu)
521 {
522     /*
523      * The Neoverse V1 has all of the Neoverse N1's IMPDEF
524      * registers and a few more of its own.
525      */
526     define_arm_cp_regs(cpu, neoverse_n1_cp_reginfo);
527     define_arm_cp_regs(cpu, neoverse_v1_cp_reginfo);
528 }
529 
530 static void aarch64_neoverse_n1_initfn(Object *obj)
531 {
532     ARMCPU *cpu = ARM_CPU(obj);
533 
534     cpu->dtb_compatible = "arm,neoverse-n1";
535     set_feature(&cpu->env, ARM_FEATURE_V8);
536     set_feature(&cpu->env, ARM_FEATURE_NEON);
537     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
538     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
539     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
540     set_feature(&cpu->env, ARM_FEATURE_EL2);
541     set_feature(&cpu->env, ARM_FEATURE_EL3);
542     set_feature(&cpu->env, ARM_FEATURE_PMU);
543 
544     /* Ordered by B2.4 AArch64 registers by functional group */
545     cpu->clidr = 0x82000023;
546     cpu->ctr = 0x8444c004;
547     cpu->dcz_blocksize = 4;
548     cpu->isar.id_aa64dfr0  = 0x0000000110305408ull;
549     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
550     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
551     cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull;
552     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
553     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
554     cpu->isar.id_aa64pfr0  = 0x1100000010111112ull; /* GIC filled in later */
555     cpu->isar.id_aa64pfr1  = 0x0000000000000020ull;
556     cpu->id_afr0       = 0x00000000;
557     cpu->isar.id_dfr0  = 0x04010088;
558     cpu->isar.id_isar0 = 0x02101110;
559     cpu->isar.id_isar1 = 0x13112111;
560     cpu->isar.id_isar2 = 0x21232042;
561     cpu->isar.id_isar3 = 0x01112131;
562     cpu->isar.id_isar4 = 0x00010142;
563     cpu->isar.id_isar5 = 0x01011121;
564     cpu->isar.id_isar6 = 0x00000010;
565     cpu->isar.id_mmfr0 = 0x10201105;
566     cpu->isar.id_mmfr1 = 0x40000000;
567     cpu->isar.id_mmfr2 = 0x01260000;
568     cpu->isar.id_mmfr3 = 0x02122211;
569     cpu->isar.id_mmfr4 = 0x00021110;
570     cpu->isar.id_pfr0  = 0x10010131;
571     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
572     cpu->isar.id_pfr2  = 0x00000011;
573     cpu->midr = 0x414fd0c1;          /* r4p1 */
574     cpu->revidr = 0;
575 
576     /* From B2.23 CCSIDR_EL1 */
577     cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */
578     cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */
579     cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */
580 
581     /* From B2.98 SCTLR_EL3 */
582     cpu->reset_sctlr = 0x30c50838;
583 
584     /* From B4.23 ICH_VTR_EL2 */
585     cpu->gic_num_lrs = 4;
586     cpu->gic_vpribits = 5;
587     cpu->gic_vprebits = 5;
588     cpu->gic_pribits = 5;
589 
590     /* From B5.1 AdvSIMD AArch64 register summary */
591     cpu->isar.mvfr0 = 0x10110222;
592     cpu->isar.mvfr1 = 0x13211111;
593     cpu->isar.mvfr2 = 0x00000043;
594 
595     /* From D5.1 AArch64 PMU register summary */
596     cpu->isar.reset_pmcr_el0 = 0x410c3000;
597 
598     define_neoverse_n1_cp_reginfo(cpu);
599 }
600 
601 static void aarch64_neoverse_v1_initfn(Object *obj)
602 {
603     ARMCPU *cpu = ARM_CPU(obj);
604 
605     cpu->dtb_compatible = "arm,neoverse-v1";
606     set_feature(&cpu->env, ARM_FEATURE_V8);
607     set_feature(&cpu->env, ARM_FEATURE_NEON);
608     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
609     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
610     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
611     set_feature(&cpu->env, ARM_FEATURE_EL2);
612     set_feature(&cpu->env, ARM_FEATURE_EL3);
613     set_feature(&cpu->env, ARM_FEATURE_PMU);
614 
615     /* Ordered by 3.2.4 AArch64 registers by functional group */
616     cpu->clidr = 0x82000023;
617     cpu->ctr = 0xb444c004; /* With DIC and IDC set */
618     cpu->dcz_blocksize = 4;
619     cpu->id_aa64afr0 = 0x00000000;
620     cpu->id_aa64afr1 = 0x00000000;
621     cpu->isar.id_aa64dfr0  = 0x000001f210305519ull;
622     cpu->isar.id_aa64dfr1 = 0x00000000;
623     cpu->isar.id_aa64isar0 = 0x1011111110212120ull; /* with FEAT_RNG */
624     cpu->isar.id_aa64isar1 = 0x0111000001211032ull;
625     cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull;
626     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
627     cpu->isar.id_aa64mmfr2 = 0x0220011102101011ull;
628     cpu->isar.id_aa64pfr0  = 0x1101110120111112ull; /* GIC filled in later */
629     cpu->isar.id_aa64pfr1  = 0x0000000000000020ull;
630     cpu->id_afr0       = 0x00000000;
631     cpu->isar.id_dfr0  = 0x15011099;
632     cpu->isar.id_isar0 = 0x02101110;
633     cpu->isar.id_isar1 = 0x13112111;
634     cpu->isar.id_isar2 = 0x21232042;
635     cpu->isar.id_isar3 = 0x01112131;
636     cpu->isar.id_isar4 = 0x00010142;
637     cpu->isar.id_isar5 = 0x11011121;
638     cpu->isar.id_isar6 = 0x01100111;
639     cpu->isar.id_mmfr0 = 0x10201105;
640     cpu->isar.id_mmfr1 = 0x40000000;
641     cpu->isar.id_mmfr2 = 0x01260000;
642     cpu->isar.id_mmfr3 = 0x02122211;
643     cpu->isar.id_mmfr4 = 0x01021110;
644     cpu->isar.id_pfr0  = 0x21110131;
645     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
646     cpu->isar.id_pfr2  = 0x00000011;
647     cpu->midr = 0x411FD402;          /* r1p2 */
648     cpu->revidr = 0;
649 
650     /*
651      * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values,
652      * but also says it implements CCIDX, which means they should be
653      * 64-bit format. So we here use values which are based on the textual
654      * information in chapter 2 of the TRM (and on the fact that
655      * sets * associativity * linesize == cachesize).
656      *
657      * The 64-bit CCSIDR_EL1 format is:
658      *   [55:32] number of sets - 1
659      *   [23:3]  associativity - 1
660      *   [2:0]   log2(linesize) - 4
661      *           so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc
662      *
663      * L1: 4-way set associative 64-byte line size, total size 64K,
664      * so sets is 256.
665      *
666      * L2: 8-way set associative, 64 byte line size, either 512K or 1MB.
667      * We pick 1MB, so this has 2048 sets.
668      *
669      * L3: No L3 (this matches the CLIDR_EL1 value).
670      */
671     cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */
672     cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */
673     cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */
674 
675     /* From 3.2.115 SCTLR_EL3 */
676     cpu->reset_sctlr = 0x30c50838;
677 
678     /* From 3.4.8 ICC_CTLR_EL3 and 3.4.23 ICH_VTR_EL2 */
679     cpu->gic_num_lrs = 4;
680     cpu->gic_vpribits = 5;
681     cpu->gic_vprebits = 5;
682     cpu->gic_pribits = 5;
683 
684     /* From 3.5.1 AdvSIMD AArch64 register summary */
685     cpu->isar.mvfr0 = 0x10110222;
686     cpu->isar.mvfr1 = 0x13211111;
687     cpu->isar.mvfr2 = 0x00000043;
688 
689     /* From 3.7.5 ID_AA64ZFR0_EL1 */
690     cpu->isar.id_aa64zfr0 = 0x0000100000100000;
691     cpu->sve_vq.supported = (1 << 0)  /* 128bit */
692                             | (1 << 1);  /* 256bit */
693 
694     /* From 5.5.1 AArch64 PMU register summary */
695     cpu->isar.reset_pmcr_el0 = 0x41213000;
696 
697     define_neoverse_v1_cp_reginfo(cpu);
698 
699     aarch64_add_pauth_properties(obj);
700     aarch64_add_sve_properties(obj);
701 }
702 
703 /*
704  * -cpu max: a CPU with as many features enabled as our emulation supports.
705  * The version of '-cpu max' for qemu-system-arm is defined in cpu32.c;
706  * this only needs to handle 64 bits.
707  */
708 void aarch64_max_tcg_initfn(Object *obj)
709 {
710     ARMCPU *cpu = ARM_CPU(obj);
711     uint64_t t;
712     uint32_t u;
713 
714     /*
715      * Reset MIDR so the guest doesn't mistake our 'max' CPU type for a real
716      * one and try to apply errata workarounds or use impdef features we
717      * don't provide.
718      * An IMPLEMENTER field of 0 means "reserved for software use";
719      * ARCHITECTURE must be 0xf indicating "v7 or later, check ID registers
720      * to see which features are present";
721      * the VARIANT, PARTNUM and REVISION fields are all implementation
722      * defined and we choose to define PARTNUM just in case guest
723      * code needs to distinguish this QEMU CPU from other software
724      * implementations, though this shouldn't be needed.
725      */
726     t = FIELD_DP64(0, MIDR_EL1, IMPLEMENTER, 0);
727     t = FIELD_DP64(t, MIDR_EL1, ARCHITECTURE, 0xf);
728     t = FIELD_DP64(t, MIDR_EL1, PARTNUM, 'Q');
729     t = FIELD_DP64(t, MIDR_EL1, VARIANT, 0);
730     t = FIELD_DP64(t, MIDR_EL1, REVISION, 0);
731     cpu->midr = t;
732 
733     /*
734      * We're going to set FEAT_S2FWB, which mandates that CLIDR_EL1.{LoUU,LoUIS}
735      * are zero.
736      */
737     u = cpu->clidr;
738     u = FIELD_DP32(u, CLIDR_EL1, LOUIS, 0);
739     u = FIELD_DP32(u, CLIDR_EL1, LOUU, 0);
740     cpu->clidr = u;
741 
742     t = cpu->isar.id_aa64isar0;
743     t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2);      /* FEAT_PMULL */
744     t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1);     /* FEAT_SHA1 */
745     t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2);     /* FEAT_SHA512 */
746     t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1);
747     t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2);   /* FEAT_LSE */
748     t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1);      /* FEAT_RDM */
749     t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1);     /* FEAT_SHA3 */
750     t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1);      /* FEAT_SM3 */
751     t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1);      /* FEAT_SM4 */
752     t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1);       /* FEAT_DotProd */
753     t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1);      /* FEAT_FHM */
754     t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2);       /* FEAT_FlagM2 */
755     t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2);      /* FEAT_TLBIRANGE */
756     t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1);     /* FEAT_RNG */
757     cpu->isar.id_aa64isar0 = t;
758 
759     t = cpu->isar.id_aa64isar1;
760     t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2);      /* FEAT_DPB2 */
761     t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1);    /* FEAT_JSCVT */
762     t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1);     /* FEAT_FCMA */
763     t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2);    /* FEAT_LRCPC2 */
764     t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1);  /* FEAT_FRINTTS */
765     t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1);       /* FEAT_SB */
766     t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1);  /* FEAT_SPECRES */
767     t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1);     /* FEAT_BF16 */
768     t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1);      /* FEAT_DGH */
769     t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1);     /* FEAT_I8MM */
770     cpu->isar.id_aa64isar1 = t;
771 
772     t = cpu->isar.id_aa64pfr0;
773     t = FIELD_DP64(t, ID_AA64PFR0, FP, 1);        /* FEAT_FP16 */
774     t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1);   /* FEAT_FP16 */
775     t = FIELD_DP64(t, ID_AA64PFR0, RAS, 2);       /* FEAT_RASv1p1 + FEAT_DoubleFault */
776     t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1);
777     t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1);      /* FEAT_SEL2 */
778     t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1);       /* FEAT_DIT */
779     t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2);      /* FEAT_CSV2_2 */
780     t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1);      /* FEAT_CSV3 */
781     cpu->isar.id_aa64pfr0 = t;
782 
783     t = cpu->isar.id_aa64pfr1;
784     t = FIELD_DP64(t, ID_AA64PFR1, BT, 1);        /* FEAT_BTI */
785     t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2);      /* FEAT_SSBS2 */
786     /*
787      * Begin with full support for MTE. This will be downgraded to MTE=0
788      * during realize if the board provides no tag memory, much like
789      * we do for EL2 with the virtualization=on property.
790      */
791     t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3);       /* FEAT_MTE3 */
792     t = FIELD_DP64(t, ID_AA64PFR1, RAS_FRAC, 0);  /* FEAT_RASv1p1 + FEAT_DoubleFault */
793     t = FIELD_DP64(t, ID_AA64PFR1, SME, 1);       /* FEAT_SME */
794     t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */
795     cpu->isar.id_aa64pfr1 = t;
796 
797     t = cpu->isar.id_aa64mmfr0;
798     t = FIELD_DP64(t, ID_AA64MMFR0, PARANGE, 6); /* FEAT_LPA: 52 bits */
799     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16, 1);   /* 16k pages supported */
800     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16_2, 2); /* 16k stage2 supported */
801     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN64_2, 2); /* 64k stage2 supported */
802     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN4_2, 2);  /*  4k stage2 supported */
803     t = FIELD_DP64(t, ID_AA64MMFR0, FGT, 1);       /* FEAT_FGT */
804     cpu->isar.id_aa64mmfr0 = t;
805 
806     t = cpu->isar.id_aa64mmfr1;
807     t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2);   /* FEAT_HAFDBS */
808     t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */
809     t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1);       /* FEAT_VHE */
810     t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1);     /* FEAT_HPDS */
811     t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1);       /* FEAT_LOR */
812     t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3);      /* FEAT_PAN3 */
813     t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1);      /* FEAT_XNX */
814     t = FIELD_DP64(t, ID_AA64MMFR1, ETS, 1);      /* FEAT_ETS */
815     t = FIELD_DP64(t, ID_AA64MMFR1, HCX, 1);      /* FEAT_HCX */
816     cpu->isar.id_aa64mmfr1 = t;
817 
818     t = cpu->isar.id_aa64mmfr2;
819     t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1);      /* FEAT_TTCNP */
820     t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1);      /* FEAT_UAO */
821     t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1);     /* FEAT_IESB */
822     t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1);  /* FEAT_LVA */
823     t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1);       /* FEAT_TTST */
824     t = FIELD_DP64(t, ID_AA64MMFR2, AT, 1);       /* FEAT_LSE2 */
825     t = FIELD_DP64(t, ID_AA64MMFR2, IDS, 1);      /* FEAT_IDST */
826     t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1);      /* FEAT_S2FWB */
827     t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1);      /* FEAT_TTL */
828     t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2);      /* FEAT_BBM at level 2 */
829     t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2);      /* FEAT_EVT */
830     t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1);     /* FEAT_E0PD */
831     cpu->isar.id_aa64mmfr2 = t;
832 
833     t = cpu->isar.id_aa64zfr0;
834     t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1);
835     t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2);       /* FEAT_SVE_PMULL128 */
836     t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1);   /* FEAT_SVE_BitPerm */
837     t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1);  /* FEAT_BF16 */
838     t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1);      /* FEAT_SVE_SHA3 */
839     t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1);       /* FEAT_SVE_SM4 */
840     t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1);      /* FEAT_I8MM */
841     t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1);     /* FEAT_F32MM */
842     t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1);     /* FEAT_F64MM */
843     cpu->isar.id_aa64zfr0 = t;
844 
845     t = cpu->isar.id_aa64dfr0;
846     t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9);  /* FEAT_Debugv8p4 */
847     t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 6);    /* FEAT_PMUv3p5 */
848     cpu->isar.id_aa64dfr0 = t;
849 
850     t = cpu->isar.id_aa64smfr0;
851     t = FIELD_DP64(t, ID_AA64SMFR0, F32F32, 1);   /* FEAT_SME */
852     t = FIELD_DP64(t, ID_AA64SMFR0, B16F32, 1);   /* FEAT_SME */
853     t = FIELD_DP64(t, ID_AA64SMFR0, F16F32, 1);   /* FEAT_SME */
854     t = FIELD_DP64(t, ID_AA64SMFR0, I8I32, 0xf);  /* FEAT_SME */
855     t = FIELD_DP64(t, ID_AA64SMFR0, F64F64, 1);   /* FEAT_SME_F64F64 */
856     t = FIELD_DP64(t, ID_AA64SMFR0, I16I64, 0xf); /* FEAT_SME_I16I64 */
857     t = FIELD_DP64(t, ID_AA64SMFR0, FA64, 1);     /* FEAT_SME_FA64 */
858     cpu->isar.id_aa64smfr0 = t;
859 
860     /* Replicate the same data to the 32-bit id registers.  */
861     aa32_max_features(cpu);
862 
863 #ifdef CONFIG_USER_ONLY
864     /*
865      * For usermode -cpu max we can use a larger and more efficient DCZ
866      * blocksize since we don't have to follow what the hardware does.
867      */
868     cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */
869     cpu->dcz_blocksize = 7; /*  512 bytes */
870 #endif
871     cpu->gm_blocksize = 6;  /*  256 bytes */
872 
873     cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ);
874     cpu->sme_vq.supported = SVE_VQ_POW2_MAP;
875 
876     aarch64_add_pauth_properties(obj);
877     aarch64_add_sve_properties(obj);
878     aarch64_add_sme_properties(obj);
879     object_property_add(obj, "sve-max-vq", "uint32", cpu_max_get_sve_max_vq,
880                         cpu_max_set_sve_max_vq, NULL, NULL);
881     object_property_add_bool(obj, "x-rme", cpu_arm_get_rme, cpu_arm_set_rme);
882     object_property_add(obj, "x-l0gptsz", "uint32", cpu_max_get_l0gptsz,
883                         cpu_max_set_l0gptsz, NULL, NULL);
884     qdev_property_add_static(DEVICE(obj), &arm_cpu_lpa2_property);
885 }
886 
887 static const ARMCPUInfo aarch64_cpus[] = {
888     { .name = "cortex-a35",         .initfn = aarch64_a35_initfn },
889     { .name = "cortex-a55",         .initfn = aarch64_a55_initfn },
890     { .name = "cortex-a72",         .initfn = aarch64_a72_initfn },
891     { .name = "cortex-a76",         .initfn = aarch64_a76_initfn },
892     { .name = "a64fx",              .initfn = aarch64_a64fx_initfn },
893     { .name = "neoverse-n1",        .initfn = aarch64_neoverse_n1_initfn },
894     { .name = "neoverse-v1",        .initfn = aarch64_neoverse_v1_initfn },
895 };
896 
897 static void aarch64_cpu_register_types(void)
898 {
899     size_t i;
900 
901     for (i = 0; i < ARRAY_SIZE(aarch64_cpus); ++i) {
902         aarch64_cpu_register(&aarch64_cpus[i]);
903     }
904 }
905 
906 type_init(aarch64_cpu_register_types)
907