1412a8245SMichael S. Tsirkin /*
2412a8245SMichael S. Tsirkin  *	pci_regs.h
3412a8245SMichael S. Tsirkin  *
4412a8245SMichael S. Tsirkin  *	PCI standard defines
5412a8245SMichael S. Tsirkin  *	Copyright 1994, Drew Eckhardt
6412a8245SMichael S. Tsirkin  *	Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7412a8245SMichael S. Tsirkin  *
8412a8245SMichael S. Tsirkin  *	For more information, please consult the following manuals (look at
9412a8245SMichael S. Tsirkin  *	http://www.pcisig.com/ for how to get them):
10412a8245SMichael S. Tsirkin  *
11412a8245SMichael S. Tsirkin  *	PCI BIOS Specification
12412a8245SMichael S. Tsirkin  *	PCI Local Bus Specification
13412a8245SMichael S. Tsirkin  *	PCI to PCI Bridge Specification
14412a8245SMichael S. Tsirkin  *	PCI System Design Guide
15412a8245SMichael S. Tsirkin  *
16*120758fbSPaolo Bonzini  *	For HyperTransport information, please consult the following manuals
17412a8245SMichael S. Tsirkin  *	from http://www.hypertransport.org
18412a8245SMichael S. Tsirkin  *
19*120758fbSPaolo Bonzini  *	The HyperTransport I/O Link Specification
20412a8245SMichael S. Tsirkin  */
21412a8245SMichael S. Tsirkin 
22412a8245SMichael S. Tsirkin #ifndef LINUX_PCI_REGS_H
23412a8245SMichael S. Tsirkin #define LINUX_PCI_REGS_H
24412a8245SMichael S. Tsirkin 
25412a8245SMichael S. Tsirkin /*
26412a8245SMichael S. Tsirkin  * Under PCI, each device has 256 bytes of configuration address space,
27412a8245SMichael S. Tsirkin  * of which the first 64 bytes are standardized as follows:
28412a8245SMichael S. Tsirkin  */
29*120758fbSPaolo Bonzini #define PCI_STD_HEADER_SIZEOF	64
30412a8245SMichael S. Tsirkin #define PCI_VENDOR_ID		0x00	/* 16 bits */
31412a8245SMichael S. Tsirkin #define PCI_DEVICE_ID		0x02	/* 16 bits */
32412a8245SMichael S. Tsirkin #define PCI_COMMAND		0x04	/* 16 bits */
33412a8245SMichael S. Tsirkin #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
34412a8245SMichael S. Tsirkin #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
35412a8245SMichael S. Tsirkin #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
36412a8245SMichael S. Tsirkin #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
37412a8245SMichael S. Tsirkin #define  PCI_COMMAND_INVALIDATE	0x10	/* Use memory write and invalidate */
38412a8245SMichael S. Tsirkin #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
39412a8245SMichael S. Tsirkin #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
40412a8245SMichael S. Tsirkin #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
41412a8245SMichael S. Tsirkin #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
42412a8245SMichael S. Tsirkin #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
43412a8245SMichael S. Tsirkin #define  PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */
44412a8245SMichael S. Tsirkin 
45412a8245SMichael S. Tsirkin #define PCI_STATUS		0x06	/* 16 bits */
46412a8245SMichael S. Tsirkin #define  PCI_STATUS_INTERRUPT	0x08	/* Interrupt status */
47412a8245SMichael S. Tsirkin #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
48*120758fbSPaolo Bonzini #define  PCI_STATUS_66MHZ	0x20	/* Support 66 MHz PCI 2.1 bus */
49412a8245SMichael S. Tsirkin #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
50412a8245SMichael S. Tsirkin #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
51412a8245SMichael S. Tsirkin #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
52412a8245SMichael S. Tsirkin #define  PCI_STATUS_DEVSEL_MASK	0x600	/* DEVSEL timing */
53412a8245SMichael S. Tsirkin #define  PCI_STATUS_DEVSEL_FAST		0x000
54412a8245SMichael S. Tsirkin #define  PCI_STATUS_DEVSEL_MEDIUM	0x200
55412a8245SMichael S. Tsirkin #define  PCI_STATUS_DEVSEL_SLOW		0x400
56412a8245SMichael S. Tsirkin #define  PCI_STATUS_SIG_TARGET_ABORT	0x800 /* Set on target abort */
57412a8245SMichael S. Tsirkin #define  PCI_STATUS_REC_TARGET_ABORT	0x1000 /* Master ack of " */
58412a8245SMichael S. Tsirkin #define  PCI_STATUS_REC_MASTER_ABORT	0x2000 /* Set on master abort */
59412a8245SMichael S. Tsirkin #define  PCI_STATUS_SIG_SYSTEM_ERROR	0x4000 /* Set when we drive SERR */
60412a8245SMichael S. Tsirkin #define  PCI_STATUS_DETECTED_PARITY	0x8000 /* Set on parity error */
61412a8245SMichael S. Tsirkin 
62412a8245SMichael S. Tsirkin #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8 revision */
63412a8245SMichael S. Tsirkin #define PCI_REVISION_ID		0x08	/* Revision ID */
64412a8245SMichael S. Tsirkin #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
65412a8245SMichael S. Tsirkin #define PCI_CLASS_DEVICE	0x0a	/* Device class */
66412a8245SMichael S. Tsirkin 
67412a8245SMichael S. Tsirkin #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
68412a8245SMichael S. Tsirkin #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
69412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
70412a8245SMichael S. Tsirkin #define  PCI_HEADER_TYPE_NORMAL		0
71412a8245SMichael S. Tsirkin #define  PCI_HEADER_TYPE_BRIDGE		1
72412a8245SMichael S. Tsirkin #define  PCI_HEADER_TYPE_CARDBUS	2
73412a8245SMichael S. Tsirkin 
74412a8245SMichael S. Tsirkin #define PCI_BIST		0x0f	/* 8 bits */
75412a8245SMichael S. Tsirkin #define  PCI_BIST_CODE_MASK	0x0f	/* Return result */
76412a8245SMichael S. Tsirkin #define  PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
77412a8245SMichael S. Tsirkin #define  PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
78412a8245SMichael S. Tsirkin 
79412a8245SMichael S. Tsirkin /*
80412a8245SMichael S. Tsirkin  * Base addresses specify locations in memory or I/O space.
81412a8245SMichael S. Tsirkin  * Decoded size can be determined by writing a value of
82412a8245SMichael S. Tsirkin  * 0xffffffff to the register, and reading it back.  Only
83412a8245SMichael S. Tsirkin  * 1 bits are decoded.
84412a8245SMichael S. Tsirkin  */
85412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
86412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
87412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
88412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
89412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
90412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
91412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_SPACE		0x01	/* 0 = memory, 1 = I/O */
92412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_SPACE_IO	0x01
93412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_SPACE_MEMORY	0x00
94412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK	0x06
95412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
96412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
97412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
98412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
99412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fUL)
100412a8245SMichael S. Tsirkin #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03UL)
101412a8245SMichael S. Tsirkin /* bit 1 is reserved if address_space = 1 */
102412a8245SMichael S. Tsirkin 
103412a8245SMichael S. Tsirkin /* Header type 0 (normal devices) */
104412a8245SMichael S. Tsirkin #define PCI_CARDBUS_CIS		0x28
105412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_VENDOR_ID	0x2c
106412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_ID	0x2e
107412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
108412a8245SMichael S. Tsirkin #define  PCI_ROM_ADDRESS_ENABLE	0x01
109412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS_MASK	(~0x7ffUL)
110412a8245SMichael S. Tsirkin 
111412a8245SMichael S. Tsirkin #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
112412a8245SMichael S. Tsirkin 
113412a8245SMichael S. Tsirkin /* 0x35-0x3b are reserved */
114412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
115412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
116412a8245SMichael S. Tsirkin #define PCI_MIN_GNT		0x3e	/* 8 bits */
117412a8245SMichael S. Tsirkin #define PCI_MAX_LAT		0x3f	/* 8 bits */
118412a8245SMichael S. Tsirkin 
119412a8245SMichael S. Tsirkin /* Header type 1 (PCI-to-PCI bridges) */
120412a8245SMichael S. Tsirkin #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
121412a8245SMichael S. Tsirkin #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
122412a8245SMichael S. Tsirkin #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
123412a8245SMichael S. Tsirkin #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
124412a8245SMichael S. Tsirkin #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
125412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT		0x1d
126412a8245SMichael S. Tsirkin #define  PCI_IO_RANGE_TYPE_MASK	0x0fUL	/* I/O bridging type */
127412a8245SMichael S. Tsirkin #define  PCI_IO_RANGE_TYPE_16	0x00
128412a8245SMichael S. Tsirkin #define  PCI_IO_RANGE_TYPE_32	0x01
129*120758fbSPaolo Bonzini #define  PCI_IO_RANGE_MASK	(~0x0fUL) /* Standard 4K I/O windows */
130*120758fbSPaolo Bonzini #define  PCI_IO_1K_RANGE_MASK	(~0x03UL) /* Intel 1K I/O windows */
131412a8245SMichael S. Tsirkin #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
132412a8245SMichael S. Tsirkin #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
133412a8245SMichael S. Tsirkin #define PCI_MEMORY_LIMIT	0x22
134412a8245SMichael S. Tsirkin #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL
135412a8245SMichael S. Tsirkin #define  PCI_MEMORY_RANGE_MASK	(~0x0fUL)
136412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
137412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_LIMIT	0x26
138412a8245SMichael S. Tsirkin #define  PCI_PREF_RANGE_TYPE_MASK 0x0fUL
139412a8245SMichael S. Tsirkin #define  PCI_PREF_RANGE_TYPE_32	0x00
140412a8245SMichael S. Tsirkin #define  PCI_PREF_RANGE_TYPE_64	0x01
141412a8245SMichael S. Tsirkin #define  PCI_PREF_RANGE_MASK	(~0x0fUL)
142412a8245SMichael S. Tsirkin #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
143412a8245SMichael S. Tsirkin #define PCI_PREF_LIMIT_UPPER32	0x2c
144412a8245SMichael S. Tsirkin #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
145412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT_UPPER16	0x32
146412a8245SMichael S. Tsirkin /* 0x34 same as for htype 0 */
147412a8245SMichael S. Tsirkin /* 0x35-0x3b is reserved */
148412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
149412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */
150412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CONTROL	0x3e
151412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
152412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
153412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_ISA	0x04	/* Enable ISA mode */
154412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
155412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_MASTER_ABORT	0x20  /* Report master aborts */
156412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_BUS_RESET	0x40	/* Secondary bus reset */
157412a8245SMichael S. Tsirkin #define  PCI_BRIDGE_CTL_FAST_BACK	0x80	/* Fast Back2Back enabled on secondary interface */
158412a8245SMichael S. Tsirkin 
159412a8245SMichael S. Tsirkin /* Header type 2 (CardBus bridges) */
160412a8245SMichael S. Tsirkin #define PCI_CB_CAPABILITY_LIST	0x14
161412a8245SMichael S. Tsirkin /* 0x15 reserved */
162412a8245SMichael S. Tsirkin #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
163412a8245SMichael S. Tsirkin #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
164412a8245SMichael S. Tsirkin #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
165412a8245SMichael S. Tsirkin #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
166412a8245SMichael S. Tsirkin #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
167412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_0	0x1c
168412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_0	0x20
169412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_1	0x24
170412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_1	0x28
171412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0	0x2c
172412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0_HI	0x2e
173412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0	0x30
174412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0_HI	0x32
175412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1	0x34
176412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1_HI	0x36
177412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1	0x38
178412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1_HI	0x3a
179412a8245SMichael S. Tsirkin #define  PCI_CB_IO_RANGE_MASK	(~0x03UL)
180412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */
181412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CONTROL	0x3e
182412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
183412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_SERR		0x02
184412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_ISA		0x04
185412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_VGA		0x08
186412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT	0x20
187412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
188412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
189412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
190412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
191412a8245SMichael S. Tsirkin #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
192412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_VENDOR_ID	0x40
193412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_ID		0x42
194412a8245SMichael S. Tsirkin #define PCI_CB_LEGACY_MODE_BASE		0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
195412a8245SMichael S. Tsirkin /* 0x48-0x7f reserved */
196412a8245SMichael S. Tsirkin 
197412a8245SMichael S. Tsirkin /* Capability lists */
198412a8245SMichael S. Tsirkin 
199412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_ID		0	/* Capability ID */
200412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_PM		0x01	/* Power Management */
201412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
202412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
203412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
204412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
205412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
206412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_PCIX	0x07	/* PCI-X */
207412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_HT		0x08	/* HyperTransport */
208*120758fbSPaolo Bonzini #define  PCI_CAP_ID_VNDR	0x09	/* Vendor-Specific */
209412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_DBG		0x0A	/* Debug port */
210412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_CCRC	0x0B	/* CompactPCI Central Resource Control */
211412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_SHPC	0x0C	/* PCI Standard Hot-Plug Controller */
212412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_SSVID	0x0D	/* Bridge subsystem vendor/device ID */
213412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_AGP3	0x0E	/* AGP Target PCI-PCI bridge */
214*120758fbSPaolo Bonzini #define  PCI_CAP_ID_SECDEV	0x0F	/* Secure Device */
215412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_EXP		0x10	/* PCI Express */
216412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_MSIX	0x11	/* MSI-X */
217*120758fbSPaolo Bonzini #define  PCI_CAP_ID_SATA	0x12	/* SATA Data/Index Conf. */
218412a8245SMichael S. Tsirkin #define  PCI_CAP_ID_AF		0x13	/* PCI Advanced Features */
219*120758fbSPaolo Bonzini #define  PCI_CAP_ID_MAX		PCI_CAP_ID_AF
220412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
221412a8245SMichael S. Tsirkin #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
222412a8245SMichael S. Tsirkin #define PCI_CAP_SIZEOF		4
223412a8245SMichael S. Tsirkin 
224412a8245SMichael S. Tsirkin /* Power Management Registers */
225412a8245SMichael S. Tsirkin 
226412a8245SMichael S. Tsirkin #define PCI_PM_PMC		2	/* PM Capabilities Register */
227412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
228412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
229412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_RESERVED    0x0010  /* Reserved field */
230412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
231412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_AUX_POWER	0x01C0	/* Auxiliary power support mask */
232412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
233412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
234412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
235412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_MASK	0xF800	/* PME Mask of all supported states */
236412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_D0	0x0800	/* PME# from D0 */
237412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_D1	0x1000	/* PME# from D1 */
238412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_D2	0x2000	/* PME# from D2 */
239412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_D3	0x4000	/* PME# from D3 (hot) */
240412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_D3cold	0x8000	/* PME# from D3 (cold) */
241412a8245SMichael S. Tsirkin #define  PCI_PM_CAP_PME_SHIFT	11	/* Start of the PME Mask in PMC */
242412a8245SMichael S. Tsirkin #define PCI_PM_CTRL		4	/* PM control and status register */
243412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_STATE_MASK	0x0003	/* Current power state (D0 to D3) */
244412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_NO_SOFT_RESET	0x0008	/* No reset for D3hot->D0 */
245412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_PME_ENABLE	0x0100	/* PME pin enable */
246412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
247412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
248412a8245SMichael S. Tsirkin #define  PCI_PM_CTRL_PME_STATUS	0x8000	/* PME pin status */
249412a8245SMichael S. Tsirkin #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
250412a8245SMichael S. Tsirkin #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
251412a8245SMichael S. Tsirkin #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
252412a8245SMichael S. Tsirkin #define PCI_PM_DATA_REGISTER	7	/* (??) */
253412a8245SMichael S. Tsirkin #define PCI_PM_SIZEOF		8
254412a8245SMichael S. Tsirkin 
255412a8245SMichael S. Tsirkin /* AGP registers */
256412a8245SMichael S. Tsirkin 
257412a8245SMichael S. Tsirkin #define PCI_AGP_VERSION		2	/* BCD version number */
258412a8245SMichael S. Tsirkin #define PCI_AGP_RFU		3	/* Rest of capability flags */
259412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS		4	/* Status register */
260412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_RQ_MASK	0xff000000	/* Maximum number of requests - 1 */
261412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
262412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
263412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
264412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
265412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
266412a8245SMichael S. Tsirkin #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
267412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND		8	/* Control register */
268412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
269412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
270412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
271412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
272412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
273412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
274412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 2x rate */
275412a8245SMichael S. Tsirkin #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 1x rate */
276412a8245SMichael S. Tsirkin #define PCI_AGP_SIZEOF		12
277412a8245SMichael S. Tsirkin 
278412a8245SMichael S. Tsirkin /* Vital Product Data */
279412a8245SMichael S. Tsirkin 
280412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR		2	/* Address to access (15 bits!) */
281412a8245SMichael S. Tsirkin #define  PCI_VPD_ADDR_MASK	0x7fff	/* Address mask */
282412a8245SMichael S. Tsirkin #define  PCI_VPD_ADDR_F		0x8000	/* Write 0, 1 indicates completion */
283412a8245SMichael S. Tsirkin #define PCI_VPD_DATA		4	/* 32-bits of data returned here */
284*120758fbSPaolo Bonzini #define PCI_CAP_VPD_SIZEOF	8
285412a8245SMichael S. Tsirkin 
286412a8245SMichael S. Tsirkin /* Slot Identification */
287412a8245SMichael S. Tsirkin 
288412a8245SMichael S. Tsirkin #define PCI_SID_ESR		2	/* Expansion Slot Register */
289412a8245SMichael S. Tsirkin #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
290412a8245SMichael S. Tsirkin #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
291412a8245SMichael S. Tsirkin #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
292412a8245SMichael S. Tsirkin 
293412a8245SMichael S. Tsirkin /* Message Signalled Interrupts registers */
294412a8245SMichael S. Tsirkin 
295*120758fbSPaolo Bonzini #define PCI_MSI_FLAGS		2	/* Message Control */
296*120758fbSPaolo Bonzini #define  PCI_MSI_FLAGS_ENABLE	0x0001	/* MSI feature enabled */
297*120758fbSPaolo Bonzini #define  PCI_MSI_FLAGS_QMASK	0x000e	/* Maximum queue size available */
298*120758fbSPaolo Bonzini #define  PCI_MSI_FLAGS_QSIZE	0x0070	/* Message queue size configured */
299*120758fbSPaolo Bonzini #define  PCI_MSI_FLAGS_64BIT	0x0080	/* 64-bit addresses allowed */
300*120758fbSPaolo Bonzini #define  PCI_MSI_FLAGS_MASKBIT	0x0100	/* Per-vector masking capable */
301412a8245SMichael S. Tsirkin #define PCI_MSI_RFU		3	/* Rest of capability flags */
302412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
303412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
304412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
305412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_32		12	/* Mask bits register for 32-bit devices */
306*120758fbSPaolo Bonzini #define PCI_MSI_PENDING_32	16	/* Pending intrs for 32-bit devices */
307412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
308412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_64		16	/* Mask bits register for 64-bit devices */
309*120758fbSPaolo Bonzini #define PCI_MSI_PENDING_64	20	/* Pending intrs for 64-bit devices */
310412a8245SMichael S. Tsirkin 
311412a8245SMichael S. Tsirkin /* MSI-X registers */
312*120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS		2	/* Message Control */
313*120758fbSPaolo Bonzini #define  PCI_MSIX_FLAGS_QSIZE	0x07FF	/* Table size */
314*120758fbSPaolo Bonzini #define  PCI_MSIX_FLAGS_MASKALL	0x4000	/* Mask all vectors for this function */
315*120758fbSPaolo Bonzini #define  PCI_MSIX_FLAGS_ENABLE	0x8000	/* MSI-X enable */
316*120758fbSPaolo Bonzini #define PCI_MSIX_TABLE		4	/* Table offset */
317*120758fbSPaolo Bonzini #define  PCI_MSIX_TABLE_BIR	0x00000007 /* BAR index */
318*120758fbSPaolo Bonzini #define  PCI_MSIX_TABLE_OFFSET	0xfffffff8 /* Offset into specified BAR */
319*120758fbSPaolo Bonzini #define PCI_MSIX_PBA		8	/* Pending Bit Array offset */
320*120758fbSPaolo Bonzini #define  PCI_MSIX_PBA_BIR	0x00000007 /* BAR index */
321*120758fbSPaolo Bonzini #define  PCI_MSIX_PBA_OFFSET	0xfffffff8 /* Offset into specified BAR */
322*120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS_BIRMASK	PCI_MSIX_PBA_BIR /* deprecated */
323*120758fbSPaolo Bonzini #define PCI_CAP_MSIX_SIZEOF	12	/* size of MSIX registers */
324412a8245SMichael S. Tsirkin 
325*120758fbSPaolo Bonzini /* MSI-X Table entry format */
326412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_SIZE		16
327412a8245SMichael S. Tsirkin #define  PCI_MSIX_ENTRY_LOWER_ADDR	0
328412a8245SMichael S. Tsirkin #define  PCI_MSIX_ENTRY_UPPER_ADDR	4
329412a8245SMichael S. Tsirkin #define  PCI_MSIX_ENTRY_DATA		8
330412a8245SMichael S. Tsirkin #define  PCI_MSIX_ENTRY_VECTOR_CTRL	12
331412a8245SMichael S. Tsirkin #define   PCI_MSIX_ENTRY_CTRL_MASKBIT	1
332412a8245SMichael S. Tsirkin 
333412a8245SMichael S. Tsirkin /* CompactPCI Hotswap Register */
334412a8245SMichael S. Tsirkin 
335412a8245SMichael S. Tsirkin #define PCI_CHSWP_CSR		2	/* Control and Status Register */
336412a8245SMichael S. Tsirkin #define  PCI_CHSWP_DHA		0x01	/* Device Hiding Arm */
337412a8245SMichael S. Tsirkin #define  PCI_CHSWP_EIM		0x02	/* ENUM# Signal Mask */
338412a8245SMichael S. Tsirkin #define  PCI_CHSWP_PIE		0x04	/* Pending Insert or Extract */
339412a8245SMichael S. Tsirkin #define  PCI_CHSWP_LOO		0x08	/* LED On / Off */
340412a8245SMichael S. Tsirkin #define  PCI_CHSWP_PI		0x30	/* Programming Interface */
341412a8245SMichael S. Tsirkin #define  PCI_CHSWP_EXT		0x40	/* ENUM# status - extraction */
342412a8245SMichael S. Tsirkin #define  PCI_CHSWP_INS		0x80	/* ENUM# status - insertion */
343412a8245SMichael S. Tsirkin 
344412a8245SMichael S. Tsirkin /* PCI Advanced Feature registers */
345412a8245SMichael S. Tsirkin 
346412a8245SMichael S. Tsirkin #define PCI_AF_LENGTH		2
347412a8245SMichael S. Tsirkin #define PCI_AF_CAP		3
348412a8245SMichael S. Tsirkin #define  PCI_AF_CAP_TP		0x01
349412a8245SMichael S. Tsirkin #define  PCI_AF_CAP_FLR		0x02
350412a8245SMichael S. Tsirkin #define PCI_AF_CTRL		4
351412a8245SMichael S. Tsirkin #define  PCI_AF_CTRL_FLR	0x01
352412a8245SMichael S. Tsirkin #define PCI_AF_STATUS		5
353412a8245SMichael S. Tsirkin #define  PCI_AF_STATUS_TP	0x01
354*120758fbSPaolo Bonzini #define PCI_CAP_AF_SIZEOF	6	/* size of AF registers */
355412a8245SMichael S. Tsirkin 
356*120758fbSPaolo Bonzini /* PCI-X registers (Type 0 (non-bridge) devices) */
357412a8245SMichael S. Tsirkin 
358412a8245SMichael S. Tsirkin #define PCI_X_CMD		2	/* Modes & Features */
359412a8245SMichael S. Tsirkin #define  PCI_X_CMD_DPERR_E	0x0001	/* Data Parity Error Recovery Enable */
360412a8245SMichael S. Tsirkin #define  PCI_X_CMD_ERO		0x0002	/* Enable Relaxed Ordering */
361412a8245SMichael S. Tsirkin #define  PCI_X_CMD_READ_512	0x0000	/* 512 byte maximum read byte count */
362412a8245SMichael S. Tsirkin #define  PCI_X_CMD_READ_1K	0x0004	/* 1Kbyte maximum read byte count */
363412a8245SMichael S. Tsirkin #define  PCI_X_CMD_READ_2K	0x0008	/* 2Kbyte maximum read byte count */
364412a8245SMichael S. Tsirkin #define  PCI_X_CMD_READ_4K	0x000c	/* 4Kbyte maximum read byte count */
365412a8245SMichael S. Tsirkin #define  PCI_X_CMD_MAX_READ	0x000c	/* Max Memory Read Byte Count */
366412a8245SMichael S. Tsirkin 				/* Max # of outstanding split transactions */
367412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_1	0x0000	/* Max 1 */
368412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_2	0x0010	/* Max 2 */
369412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_3	0x0020	/* Max 3 */
370412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_4	0x0030	/* Max 4 */
371412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_8	0x0040	/* Max 8 */
372412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_12	0x0050	/* Max 12 */
373412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_16	0x0060	/* Max 16 */
374412a8245SMichael S. Tsirkin #define  PCI_X_CMD_SPLIT_32	0x0070	/* Max 32 */
375412a8245SMichael S. Tsirkin #define  PCI_X_CMD_MAX_SPLIT	0x0070	/* Max Outstanding Split Transactions */
376412a8245SMichael S. Tsirkin #define  PCI_X_CMD_VERSION(x)	(((x) >> 12) & 3) /* Version */
377412a8245SMichael S. Tsirkin #define PCI_X_STATUS		4	/* PCI-X capabilities */
378412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_DEVFN	0x000000ff	/* A copy of devfn */
379412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_BUS	0x0000ff00	/* A copy of bus nr */
380412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_64BIT	0x00010000	/* 64-bit device */
381412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_133MHZ	0x00020000	/* 133 MHz capable */
382412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_SPL_DISC	0x00040000	/* Split Completion Discarded */
383412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_UNX_SPL	0x00080000	/* Unexpected Split Completion */
384412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_COMPLEX	0x00100000	/* Device Complexity */
385412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_MAX_READ	0x00600000	/* Designed Max Memory Read Count */
386412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_MAX_SPLIT	0x03800000	/* Designed Max Outstanding Split Transactions */
387412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_MAX_CUM	0x1c000000	/* Designed Max Cumulative Read Size */
388412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_SPL_ERR	0x20000000	/* Rcvd Split Completion Error Msg */
389412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_266MHZ	0x40000000	/* 266 MHz capable */
390412a8245SMichael S. Tsirkin #define  PCI_X_STATUS_533MHZ	0x80000000	/* 533 MHz capable */
391*120758fbSPaolo Bonzini #define PCI_X_ECC_CSR		8	/* ECC control and status */
392*120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V0	8	/* size of registers for Version 0 */
393*120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V1	24	/* size for Version 1 */
394*120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V2	PCI_CAP_PCIX_SIZEOF_V1	/* Same for v2 */
395*120758fbSPaolo Bonzini 
396*120758fbSPaolo Bonzini /* PCI-X registers (Type 1 (bridge) devices) */
397*120758fbSPaolo Bonzini 
398*120758fbSPaolo Bonzini #define PCI_X_BRIDGE_SSTATUS	2	/* Secondary Status */
399*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_64BIT	0x0001	/* Secondary AD interface is 64 bits */
400*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_133MHZ	0x0002	/* 133 MHz capable */
401*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_FREQ	0x03c0	/* Secondary Bus Mode and Frequency */
402*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_VERS	0x3000	/* PCI-X Capability Version */
403*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_V1	0x1000	/* Mode 2, not Mode 1 */
404*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_V2	0x2000	/* Mode 1 or Modes 1 and 2 */
405*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_266MHZ	0x4000	/* 266 MHz capable */
406*120758fbSPaolo Bonzini #define  PCI_X_SSTATUS_533MHZ	0x8000	/* 533 MHz capable */
407*120758fbSPaolo Bonzini #define PCI_X_BRIDGE_STATUS	4	/* Bridge Status */
408412a8245SMichael S. Tsirkin 
409412a8245SMichael S. Tsirkin /* PCI Bridge Subsystem ID registers */
410412a8245SMichael S. Tsirkin 
411*120758fbSPaolo Bonzini #define PCI_SSVID_VENDOR_ID     4	/* PCI Bridge subsystem vendor ID */
412*120758fbSPaolo Bonzini #define PCI_SSVID_DEVICE_ID     6	/* PCI Bridge subsystem device ID */
413412a8245SMichael S. Tsirkin 
414412a8245SMichael S. Tsirkin /* PCI Express capability registers */
415412a8245SMichael S. Tsirkin 
416412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS		2	/* Capabilities register */
417412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_VERS	0x000f	/* Capability version */
418412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_TYPE	0x00f0	/* Device/Port type */
419412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_ENDPOINT	0x0	/* Express Endpoint */
420412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_LEG_END	0x1	/* Legacy Endpoint */
421412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_ROOT_PORT 0x4	/* Root Port */
422412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_UPSTREAM	0x5	/* Upstream Port */
423412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_DOWNSTREAM 0x6	/* Downstream Port */
424*120758fbSPaolo Bonzini #define  PCI_EXP_TYPE_PCI_BRIDGE 0x7	/* PCIe to PCI/PCI-X Bridge */
425*120758fbSPaolo Bonzini #define  PCI_EXP_TYPE_PCIE_BRIDGE 0x8	/* PCI/PCI-X to PCIe Bridge */
426412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_RC_END	0x9	/* Root Complex Integrated Endpoint */
427412a8245SMichael S. Tsirkin #define  PCI_EXP_TYPE_RC_EC	0xa	/* Root Complex Event Collector */
428412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_SLOT	0x0100	/* Slot implemented */
429412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_IRQ	0x3e00	/* Interrupt message number */
430412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP		4	/* Device capabilities */
431*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_PAYLOAD	0x00000007 /* Max_Payload_Size */
432*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_PHANTOM	0x00000018 /* Phantom functions */
433*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_EXT_TAG	0x00000020 /* Extended tags */
434*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_L0S	0x000001c0 /* L0s Acceptable Latency */
435*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_L1	0x00000e00 /* L1 Acceptable Latency */
436*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_ATN_BUT	0x00001000 /* Attention Button Present */
437*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_ATN_IND	0x00002000 /* Attention Indicator Present */
438*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_PWR_IND	0x00004000 /* Power Indicator Present */
439*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_RBER	0x00008000 /* Role-Based Error Reporting */
440*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_PWR_VAL	0x03fc0000 /* Slot Power Limit Value */
441*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP_PWR_SCL	0x0c000000 /* Slot Power Limit Scale */
442412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCAP_FLR     0x10000000 /* Function Level Reset */
443412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL		8	/* Device Control */
444412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_CERE	0x0001	/* Correctable Error Reporting En. */
445412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_NFERE	0x0002	/* Non-Fatal Error Reporting Enable */
446412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_FERE	0x0004	/* Fatal Error Reporting Enable */
447412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_URRE	0x0008	/* Unsupported Request Reporting En. */
448412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */
449412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_PAYLOAD	0x00e0	/* Max_Payload_Size */
450412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_EXT_TAG	0x0100	/* Extended Tag Field Enable */
451412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_PHANTOM	0x0200	/* Phantom Functions Enable */
452412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_AUX_PME	0x0400	/* Auxiliary Power PM Enable */
453412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800  /* Enable No Snoop */
454412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_READRQ	0x7000	/* Max_Read_Request_Size */
455*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL_READRQ_128B  0x0000 /* 128 Bytes */
456*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL_READRQ_256B  0x1000 /* 256 Bytes */
457*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL_READRQ_512B  0x2000 /* 512 Bytes */
458*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL_READRQ_1024B 0x3000 /* 1024 Bytes */
459412a8245SMichael S. Tsirkin #define  PCI_EXP_DEVCTL_BCR_FLR 0x8000  /* Bridge Configuration Retry / FLR */
460412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA		10	/* Device Status */
461*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_CED	0x0001	/* Correctable Error Detected */
462*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_NFED	0x0002	/* Non-Fatal Error Detected */
463*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_FED	0x0004	/* Fatal Error Detected */
464*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_URD	0x0008	/* Unsupported Request Detected */
465*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_AUXPD	0x0010	/* AUX Power Detected */
466*120758fbSPaolo Bonzini #define  PCI_EXP_DEVSTA_TRPND	0x0020	/* Transactions Pending */
467412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP		12	/* Link Capabilities */
468412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_SLS	0x0000000f /* Supported Link Speeds */
469*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */
470*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */
471412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_MLW	0x000003f0 /* Maximum Link Width */
472412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_ASPMS	0x00000c00 /* ASPM Support */
473412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_L0SEL	0x00007000 /* L0s Exit Latency */
474412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_L1EL	0x00038000 /* L1 Exit Latency */
475*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP_CLKPM	0x00040000 /* Clock Power Management */
476412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_SDERC	0x00080000 /* Surprise Down Error Reporting Capable */
477412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_DLLLARC	0x00100000 /* Data Link Layer Link Active Reporting Capable */
478412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_LBNC	0x00200000 /* Link Bandwidth Notification Capability */
479412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCAP_PN	0xff000000 /* Port Number */
480412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL		16	/* Link Control */
481412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_ASPMC	0x0003	/* ASPM Control */
482*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCTL_ASPM_L0S 0x0001	/* L0s Enable */
483*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCTL_ASPM_L1  0x0002	/* L1 Enable */
484412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_RCB	0x0008	/* Read Completion Boundary */
485412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_LD	0x0010	/* Link Disable */
486412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_RL	0x0020	/* Retrain Link */
487412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_CCC	0x0040	/* Common Clock Configuration */
488412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_ES	0x0080	/* Extended Synch */
489*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */
490412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_HAWD	0x0200	/* Hardware Autonomous Width Disable */
491412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKCTL_LBMIE	0x0400	/* Link Bandwidth Management Interrupt Enable */
492*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCTL_LABIE	0x0800	/* Link Autonomous Bandwidth Interrupt Enable */
493412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA		18	/* Link Status */
494412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_CLS	0x000f	/* Current Link Speed */
495*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
496*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
497*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
498*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_NLW	0x03f0	/* Negotiated Link Width */
499*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_NLW_X1	0x0010	/* Current Link Width x1 */
500*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_NLW_X2	0x0020	/* Current Link Width x2 */
501*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_NLW_X4	0x0040	/* Current Link Width x4 */
502*120758fbSPaolo Bonzini #define  PCI_EXP_LNKSTA_NLW_X8	0x0080	/* Current Link Width x8 */
503412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_NLW_SHIFT 4	/* start of NLW mask in link status */
504412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_LT	0x0800	/* Link Training */
505412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_SLC	0x1000	/* Slot Clock Configuration */
506412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_DLLLA	0x2000	/* Data Link Layer Link Active */
507412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_LBMS	0x4000	/* Link Bandwidth Management Status */
508412a8245SMichael S. Tsirkin #define  PCI_EXP_LNKSTA_LABS	0x8000	/* Link Autonomous Bandwidth Status */
509*120758fbSPaolo Bonzini #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1	20	/* v1 endpoints end here */
510412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP		20	/* Slot Capabilities */
511412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_ABP	0x00000001 /* Attention Button Present */
512412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_PCP	0x00000002 /* Power Controller Present */
513412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_MRLSP	0x00000004 /* MRL Sensor Present */
514412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_AIP	0x00000008 /* Attention Indicator Present */
515412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_PIP	0x00000010 /* Power Indicator Present */
516412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_HPS	0x00000020 /* Hot-Plug Surprise */
517412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_HPC	0x00000040 /* Hot-Plug Capable */
518412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_SPLV	0x00007f80 /* Slot Power Limit Value */
519412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_SPLS	0x00018000 /* Slot Power Limit Scale */
520412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_EIP	0x00020000 /* Electromechanical Interlock Present */
521412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_NCCS	0x00040000 /* No Command Completed Support */
522412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCAP_PSN	0xfff80000 /* Physical Slot Number */
523412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL		24	/* Slot Control */
524412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_ABPE	0x0001	/* Attention Button Pressed Enable */
525412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_PFDE	0x0002	/* Power Fault Detected Enable */
526412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_MRLSCE	0x0004	/* MRL Sensor Changed Enable */
527412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_PDCE	0x0008	/* Presence Detect Changed Enable */
528412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_CCIE	0x0010	/* Command Completed Interrupt Enable */
529412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_HPIE	0x0020	/* Hot-Plug Interrupt Enable */
530412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_AIC	0x00c0	/* Attention Indicator Control */
531*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_ATTN_IND_ON    0x0040 /* Attention Indicator on */
532*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */
533*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_ATTN_IND_OFF   0x00c0 /* Attention Indicator off */
534412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_PIC	0x0300	/* Power Indicator Control */
535*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_PWR_IND_ON     0x0100 /* Power Indicator on */
536*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_PWR_IND_BLINK  0x0200 /* Power Indicator blinking */
537*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_PWR_IND_OFF    0x0300 /* Power Indicator off */
538412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_PCC	0x0400	/* Power Controller Control */
539*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_PWR_ON         0x0000 /* Power On */
540*120758fbSPaolo Bonzini #define  PCI_EXP_SLTCTL_PWR_OFF        0x0400 /* Power Off */
541412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_EIC	0x0800	/* Electromechanical Interlock Control */
542412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTCTL_DLLSCE	0x1000	/* Data Link Layer State Changed Enable */
543412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA		26	/* Slot Status */
544412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_ABP	0x0001	/* Attention Button Pressed */
545412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_PFD	0x0002	/* Power Fault Detected */
546412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_MRLSC	0x0004	/* MRL Sensor Changed */
547412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_PDC	0x0008	/* Presence Detect Changed */
548412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_CC	0x0010	/* Command Completed */
549412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_MRLSS	0x0020	/* MRL Sensor State */
550412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_PDS	0x0040	/* Presence Detect State */
551412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_EIS	0x0080	/* Electromechanical Interlock Status */
552412a8245SMichael S. Tsirkin #define  PCI_EXP_SLTSTA_DLLSC	0x0100	/* Data Link Layer State Changed */
553412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL		28	/* Root Control */
554*120758fbSPaolo Bonzini #define  PCI_EXP_RTCTL_SECEE	0x0001	/* System Error on Correctable Error */
555*120758fbSPaolo Bonzini #define  PCI_EXP_RTCTL_SENFEE	0x0002	/* System Error on Non-Fatal Error */
556*120758fbSPaolo Bonzini #define  PCI_EXP_RTCTL_SEFEE	0x0004	/* System Error on Fatal Error */
557*120758fbSPaolo Bonzini #define  PCI_EXP_RTCTL_PMEIE	0x0008	/* PME Interrupt Enable */
558*120758fbSPaolo Bonzini #define  PCI_EXP_RTCTL_CRSSVE	0x0010	/* CRS Software Visibility Enable */
559412a8245SMichael S. Tsirkin #define PCI_EXP_RTCAP		30	/* Root Capabilities */
560*120758fbSPaolo Bonzini #define  PCI_EXP_RTCAP_CRSVIS	0x0001	/* CRS Software Visibility capability */
561412a8245SMichael S. Tsirkin #define PCI_EXP_RTSTA		32	/* Root Status */
562*120758fbSPaolo Bonzini #define PCI_EXP_RTSTA_PME	0x00010000 /* PME status */
563*120758fbSPaolo Bonzini #define PCI_EXP_RTSTA_PENDING	0x00020000 /* PME pending */
564*120758fbSPaolo Bonzini /*
565*120758fbSPaolo Bonzini  * The Device Capabilities 2, Device Status 2, Device Control 2,
566*120758fbSPaolo Bonzini  * Link Capabilities 2, Link Status 2, Link Control 2,
567*120758fbSPaolo Bonzini  * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers
568*120758fbSPaolo Bonzini  * are only present on devices with PCIe Capability version 2.
569*120758fbSPaolo Bonzini  * Use pcie_capability_read_word() and similar interfaces to use them
570*120758fbSPaolo Bonzini  * safely.
571*120758fbSPaolo Bonzini  */
572412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP2		36	/* Device Capabilities 2 */
573*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP2_ARI		0x00000020 /* Alternative Routing-ID */
574*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP2_LTR		0x00000800 /* Latency tolerance reporting */
575*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP2_OBFF_MASK	0x000c0000 /* OBFF support mechanism */
576*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP2_OBFF_MSG	0x00040000 /* New message signaling */
577*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCAP2_OBFF_WAKE	0x00080000 /* Re-use WAKE# for OBFF */
578412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL2		40	/* Device Control 2 */
579*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_COMP_TIMEOUT	0x000f	/* Completion Timeout Value */
580*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_ARI		0x0020	/* Alternative Routing-ID */
581*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_IDO_REQ_EN	0x0100	/* Allow IDO for requests */
582*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_IDO_CMP_EN	0x0200	/* Allow IDO for completions */
583*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_LTR_EN		0x0400	/* Enable LTR mechanism */
584*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_OBFF_MSGA_EN	0x2000	/* Enable OBFF Message type A */
585*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_OBFF_MSGB_EN	0x4000	/* Enable OBFF Message type B */
586*120758fbSPaolo Bonzini #define  PCI_EXP_DEVCTL2_OBFF_WAKE_EN	0x6000	/* OBFF using WAKE# signaling */
587*120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA2		42	/* Device Status 2 */
588*120758fbSPaolo Bonzini #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2	44	/* v2 endpoints end here */
589*120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP2		44	/* Link Capabilities 2 */
590*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP2_SLS_2_5GB	0x00000002 /* Supported Speed 2.5GT/s */
591*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP2_SLS_5_0GB	0x00000004 /* Supported Speed 5.0GT/s */
592*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP2_SLS_8_0GB	0x00000008 /* Supported Speed 8.0GT/s */
593*120758fbSPaolo Bonzini #define  PCI_EXP_LNKCAP2_CROSSLINK	0x00000100 /* Crosslink supported */
594412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL2		48	/* Link Control 2 */
595*120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA2		50	/* Link Status 2 */
596*120758fbSPaolo Bonzini #define PCI_EXP_SLTCAP2		52	/* Slot Capabilities 2 */
597412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL2		56	/* Slot Control 2 */
598*120758fbSPaolo Bonzini #define PCI_EXP_SLTSTA2		58	/* Slot Status 2 */
599412a8245SMichael S. Tsirkin 
600412a8245SMichael S. Tsirkin /* Extended Capabilities (PCI-X 2.0 and Express) */
601412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
602412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
603412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
604412a8245SMichael S. Tsirkin 
605*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ERR	0x01	/* Advanced Error Reporting */
606*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VC	0x02	/* Virtual Channel Capability */
607*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_DSN	0x03	/* Device Serial Number */
608*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PWR	0x04	/* Power Budgeting */
609*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCLD	0x05	/* Root Complex Link Declaration */
610*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCILC	0x06	/* Root Complex Internal Link Control */
611*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCEC	0x07	/* Root Complex Event Collector */
612*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MFVC	0x08	/* Multi-Function VC Capability */
613*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VC9	0x09	/* same as _VC */
614*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCRB	0x0A	/* Root Complex RB? */
615*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VNDR	0x0B	/* Vendor-Specific */
616*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_CAC	0x0C	/* Config Access - obsolete */
617*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ACS	0x0D	/* Access Control Services */
618*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ARI	0x0E	/* Alternate Routing ID */
619*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ATS	0x0F	/* Address Translation Services */
620*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_SRIOV	0x10	/* Single Root I/O Virtualization */
621*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MRIOV	0x11	/* Multi Root I/O Virtualization */
622*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MCAST	0x12	/* Multicast */
623*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PRI	0x13	/* Page Request Interface */
624*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_AMD_XXX	0x14	/* Reserved for AMD */
625*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_REBAR	0x15	/* Resizable BAR */
626*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_DPA	0x16	/* Dynamic Power Allocation */
627*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_TPH	0x17	/* TPH Requester */
628*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_LTR	0x18	/* Latency Tolerance Reporting */
629*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_SECPCI	0x19	/* Secondary PCIe Capability */
630*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PMUX	0x1A	/* Protocol Multiplexing */
631*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PASID	0x1B	/* Process Address Space ID */
632*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MAX	PCI_EXT_CAP_ID_PASID
633*120758fbSPaolo Bonzini 
634*120758fbSPaolo Bonzini #define PCI_EXT_CAP_DSN_SIZEOF	12
635*120758fbSPaolo Bonzini #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40
636412a8245SMichael S. Tsirkin 
637412a8245SMichael S. Tsirkin /* Advanced Error Reporting */
638412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_STATUS	4	/* Uncorrectable Error Status */
639*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_UND	0x00000001	/* Undefined */
640412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_DLP	0x00000010	/* Data Link Protocol */
641*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_SURPDN	0x00000020	/* Surprise Down */
642412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_POISON_TLP	0x00001000	/* Poisoned TLP */
643412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_FCP	0x00002000	/* Flow Control Protocol */
644412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_COMP_TIME	0x00004000	/* Completion Timeout */
645412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_COMP_ABORT	0x00008000	/* Completer Abort */
646412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_UNX_COMP	0x00010000	/* Unexpected Completion */
647412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_RX_OVER	0x00020000	/* Receiver Overflow */
648412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_MALF_TLP	0x00040000	/* Malformed TLP */
649412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_ECRC	0x00080000	/* ECRC Error Status */
650412a8245SMichael S. Tsirkin #define  PCI_ERR_UNC_UNSUP	0x00100000	/* Unsupported Request */
651*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_ACSV	0x00200000	/* ACS Violation */
652*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_INTN	0x00400000	/* internal error */
653*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_MCBTLP	0x00800000	/* MC blocked TLP */
654*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_ATOMEG	0x01000000	/* Atomic egress blocked */
655*120758fbSPaolo Bonzini #define  PCI_ERR_UNC_TLPPRE	0x02000000	/* TLP prefix blocked */
656412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_MASK	8	/* Uncorrectable Error Mask */
657412a8245SMichael S. Tsirkin 	/* Same bits as above */
658412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_SEVER	12	/* Uncorrectable Error Severity */
659412a8245SMichael S. Tsirkin 	/* Same bits as above */
660412a8245SMichael S. Tsirkin #define PCI_ERR_COR_STATUS	16	/* Correctable Error Status */
661412a8245SMichael S. Tsirkin #define  PCI_ERR_COR_RCVR	0x00000001	/* Receiver Error Status */
662412a8245SMichael S. Tsirkin #define  PCI_ERR_COR_BAD_TLP	0x00000040	/* Bad TLP Status */
663412a8245SMichael S. Tsirkin #define  PCI_ERR_COR_BAD_DLLP	0x00000080	/* Bad DLLP Status */
664412a8245SMichael S. Tsirkin #define  PCI_ERR_COR_REP_ROLL	0x00000100	/* REPLAY_NUM Rollover */
665412a8245SMichael S. Tsirkin #define  PCI_ERR_COR_REP_TIMER	0x00001000	/* Replay Timer Timeout */
666*120758fbSPaolo Bonzini #define  PCI_ERR_COR_ADV_NFAT	0x00002000	/* Advisory Non-Fatal */
667*120758fbSPaolo Bonzini #define  PCI_ERR_COR_INTERNAL	0x00004000	/* Corrected Internal */
668*120758fbSPaolo Bonzini #define  PCI_ERR_COR_LOG_OVER	0x00008000	/* Header Log Overflow */
669412a8245SMichael S. Tsirkin #define PCI_ERR_COR_MASK	20	/* Correctable Error Mask */
670412a8245SMichael S. Tsirkin 	/* Same bits as above */
671412a8245SMichael S. Tsirkin #define PCI_ERR_CAP		24	/* Advanced Error Capabilities */
672412a8245SMichael S. Tsirkin #define  PCI_ERR_CAP_FEP(x)	((x) & 31)	/* First Error Pointer */
673412a8245SMichael S. Tsirkin #define  PCI_ERR_CAP_ECRC_GENC	0x00000020	/* ECRC Generation Capable */
674412a8245SMichael S. Tsirkin #define  PCI_ERR_CAP_ECRC_GENE	0x00000040	/* ECRC Generation Enable */
675412a8245SMichael S. Tsirkin #define  PCI_ERR_CAP_ECRC_CHKC	0x00000080	/* ECRC Check Capable */
676412a8245SMichael S. Tsirkin #define  PCI_ERR_CAP_ECRC_CHKE	0x00000100	/* ECRC Check Enable */
677412a8245SMichael S. Tsirkin #define PCI_ERR_HEADER_LOG	28	/* Header Log Register (16 bytes) */
678412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COMMAND	44	/* Root Error Command */
679412a8245SMichael S. Tsirkin /* Correctable Err Reporting Enable */
680412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_COR_EN		0x00000001
681412a8245SMichael S. Tsirkin /* Non-fatal Err Reporting Enable */
682412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_NONFATAL_EN	0x00000002
683412a8245SMichael S. Tsirkin /* Fatal Err Reporting Enable */
684412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_FATAL_EN	0x00000004
685412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_STATUS	48
686412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COR_RCV		0x00000001	/* ERR_COR Received */
687412a8245SMichael S. Tsirkin /* Multi ERR_COR Received */
688412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_MULTI_COR_RCV	0x00000002
689*120758fbSPaolo Bonzini /* ERR_FATAL/NONFATAL Received */
690412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_UNCOR_RCV		0x00000004
691*120758fbSPaolo Bonzini /* Multi ERR_FATAL/NONFATAL Received */
692412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_MULTI_UNCOR_RCV	0x00000008
693412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_FIRST_FATAL	0x00000010	/* First Fatal */
694412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_NONFATAL_RCV	0x00000020	/* Non-Fatal Received */
695412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_FATAL_RCV		0x00000040	/* Fatal Received */
696412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_ERR_SRC	52	/* Error Source Identification */
697412a8245SMichael S. Tsirkin 
698412a8245SMichael S. Tsirkin /* Virtual Channel */
699*120758fbSPaolo Bonzini #define PCI_VC_PORT_CAP1	4
700*120758fbSPaolo Bonzini #define  PCI_VC_CAP1_EVCC	0x00000007	/* extended VC count */
701*120758fbSPaolo Bonzini #define  PCI_VC_CAP1_LPEVCC	0x00000070	/* low prio extended VC count */
702*120758fbSPaolo Bonzini #define  PCI_VC_CAP1_ARB_SIZE	0x00000c00
703*120758fbSPaolo Bonzini #define PCI_VC_PORT_CAP2	8
704*120758fbSPaolo Bonzini #define  PCI_VC_CAP2_32_PHASE		0x00000002
705*120758fbSPaolo Bonzini #define  PCI_VC_CAP2_64_PHASE		0x00000004
706*120758fbSPaolo Bonzini #define  PCI_VC_CAP2_128_PHASE		0x00000008
707*120758fbSPaolo Bonzini #define  PCI_VC_CAP2_ARB_OFF		0xff000000
708412a8245SMichael S. Tsirkin #define PCI_VC_PORT_CTRL	12
709*120758fbSPaolo Bonzini #define  PCI_VC_PORT_CTRL_LOAD_TABLE	0x00000001
710412a8245SMichael S. Tsirkin #define PCI_VC_PORT_STATUS	14
711*120758fbSPaolo Bonzini #define  PCI_VC_PORT_STATUS_TABLE	0x00000001
712412a8245SMichael S. Tsirkin #define PCI_VC_RES_CAP		16
713*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_32_PHASE	0x00000002
714*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_64_PHASE	0x00000004
715*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_128_PHASE	0x00000008
716*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_128_PHASE_TB	0x00000010
717*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_256_PHASE	0x00000020
718*120758fbSPaolo Bonzini #define  PCI_VC_RES_CAP_ARB_OFF		0xff000000
719412a8245SMichael S. Tsirkin #define PCI_VC_RES_CTRL		20
720*120758fbSPaolo Bonzini #define  PCI_VC_RES_CTRL_LOAD_TABLE	0x00010000
721*120758fbSPaolo Bonzini #define  PCI_VC_RES_CTRL_ARB_SELECT	0x000e0000
722*120758fbSPaolo Bonzini #define  PCI_VC_RES_CTRL_ID		0x07000000
723*120758fbSPaolo Bonzini #define  PCI_VC_RES_CTRL_ENABLE		0x80000000
724412a8245SMichael S. Tsirkin #define PCI_VC_RES_STATUS	26
725*120758fbSPaolo Bonzini #define  PCI_VC_RES_STATUS_TABLE	0x00000001
726*120758fbSPaolo Bonzini #define  PCI_VC_RES_STATUS_NEGO		0x00000002
727*120758fbSPaolo Bonzini #define PCI_CAP_VC_BASE_SIZEOF		0x10
728*120758fbSPaolo Bonzini #define PCI_CAP_VC_PER_VC_SIZEOF	0x0C
729412a8245SMichael S. Tsirkin 
730412a8245SMichael S. Tsirkin /* Power Budgeting */
731412a8245SMichael S. Tsirkin #define PCI_PWR_DSR		4	/* Data Select Register */
732412a8245SMichael S. Tsirkin #define PCI_PWR_DATA		8	/* Data Register */
733412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_BASE(x)	((x) & 0xff)	    /* Base Power */
734412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_SCALE(x)	(((x) >> 8) & 3)    /* Data Scale */
735412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_PM_SUB(x)	(((x) >> 10) & 7)   /* PM Sub State */
736412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */
737412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_TYPE(x)	(((x) >> 15) & 7)   /* Type */
738412a8245SMichael S. Tsirkin #define  PCI_PWR_DATA_RAIL(x)	(((x) >> 18) & 7)   /* Power Rail */
739412a8245SMichael S. Tsirkin #define PCI_PWR_CAP		12	/* Capability */
740412a8245SMichael S. Tsirkin #define  PCI_PWR_CAP_BUDGET(x)	((x) & 1)	/* Included in system budget */
741*120758fbSPaolo Bonzini #define PCI_EXT_CAP_PWR_SIZEOF	16
742*120758fbSPaolo Bonzini 
743*120758fbSPaolo Bonzini /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */
744*120758fbSPaolo Bonzini #define PCI_VNDR_HEADER		4	/* Vendor-Specific Header */
745*120758fbSPaolo Bonzini #define  PCI_VNDR_HEADER_ID(x)	((x) & 0xffff)
746*120758fbSPaolo Bonzini #define  PCI_VNDR_HEADER_REV(x)	(((x) >> 16) & 0xf)
747*120758fbSPaolo Bonzini #define  PCI_VNDR_HEADER_LEN(x)	(((x) >> 20) & 0xfff)
748412a8245SMichael S. Tsirkin 
749412a8245SMichael S. Tsirkin /*
750*120758fbSPaolo Bonzini  * HyperTransport sub capability types
751412a8245SMichael S. Tsirkin  *
752412a8245SMichael S. Tsirkin  * Unfortunately there are both 3 bit and 5 bit capability types defined
753412a8245SMichael S. Tsirkin  * in the HT spec, catering for that is a little messy. You probably don't
754412a8245SMichael S. Tsirkin  * want to use these directly, just use pci_find_ht_capability() and it
755412a8245SMichael S. Tsirkin  * will do the right thing for you.
756412a8245SMichael S. Tsirkin  */
757412a8245SMichael S. Tsirkin #define HT_3BIT_CAP_MASK	0xE0
758412a8245SMichael S. Tsirkin #define HT_CAPTYPE_SLAVE	0x00	/* Slave/Primary link configuration */
759412a8245SMichael S. Tsirkin #define HT_CAPTYPE_HOST		0x20	/* Host/Secondary link configuration */
760412a8245SMichael S. Tsirkin 
761412a8245SMichael S. Tsirkin #define HT_5BIT_CAP_MASK	0xF8
762412a8245SMichael S. Tsirkin #define HT_CAPTYPE_IRQ		0x80	/* IRQ Configuration */
763412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_40	0xA0	/* 40 bit address remapping */
764412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_64 0xA2	/* 64 bit address remapping */
765412a8245SMichael S. Tsirkin #define HT_CAPTYPE_UNITID_CLUMP	0x90	/* Unit ID clumping */
766412a8245SMichael S. Tsirkin #define HT_CAPTYPE_EXTCONF	0x98	/* Extended Configuration Space Access */
767412a8245SMichael S. Tsirkin #define HT_CAPTYPE_MSI_MAPPING	0xA8	/* MSI Mapping Capability */
768412a8245SMichael S. Tsirkin #define  HT_MSI_FLAGS		0x02		/* Offset to flags */
769412a8245SMichael S. Tsirkin #define  HT_MSI_FLAGS_ENABLE	0x1		/* Mapping enable */
770412a8245SMichael S. Tsirkin #define  HT_MSI_FLAGS_FIXED	0x2		/* Fixed mapping only */
771412a8245SMichael S. Tsirkin #define  HT_MSI_FIXED_ADDR	0x00000000FEE00000ULL	/* Fixed addr */
772412a8245SMichael S. Tsirkin #define  HT_MSI_ADDR_LO		0x04		/* Offset to low addr bits */
773412a8245SMichael S. Tsirkin #define  HT_MSI_ADDR_LO_MASK	0xFFF00000	/* Low address bit mask */
774412a8245SMichael S. Tsirkin #define  HT_MSI_ADDR_HI		0x08		/* Offset to high addr bits */
775412a8245SMichael S. Tsirkin #define HT_CAPTYPE_DIRECT_ROUTE	0xB0	/* Direct routing configuration */
776412a8245SMichael S. Tsirkin #define HT_CAPTYPE_VCSET	0xB8	/* Virtual Channel configuration */
777412a8245SMichael S. Tsirkin #define HT_CAPTYPE_ERROR_RETRY	0xC0	/* Retry on error configuration */
778*120758fbSPaolo Bonzini #define HT_CAPTYPE_GEN3		0xD0	/* Generation 3 HyperTransport configuration */
779*120758fbSPaolo Bonzini #define HT_CAPTYPE_PM		0xE0	/* HyperTransport power management configuration */
780*120758fbSPaolo Bonzini #define HT_CAP_SIZEOF_LONG	28	/* slave & primary */
781*120758fbSPaolo Bonzini #define HT_CAP_SIZEOF_SHORT	24	/* host & secondary */
782412a8245SMichael S. Tsirkin 
783412a8245SMichael S. Tsirkin /* Alternative Routing-ID Interpretation */
784412a8245SMichael S. Tsirkin #define PCI_ARI_CAP		0x04	/* ARI Capability Register */
785412a8245SMichael S. Tsirkin #define  PCI_ARI_CAP_MFVC	0x0001	/* MFVC Function Groups Capability */
786412a8245SMichael S. Tsirkin #define  PCI_ARI_CAP_ACS	0x0002	/* ACS Function Groups Capability */
787412a8245SMichael S. Tsirkin #define  PCI_ARI_CAP_NFN(x)	(((x) >> 8) & 0xff) /* Next Function Number */
788412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL		0x06	/* ARI Control Register */
789412a8245SMichael S. Tsirkin #define  PCI_ARI_CTRL_MFVC	0x0001	/* MFVC Function Groups Enable */
790412a8245SMichael S. Tsirkin #define  PCI_ARI_CTRL_ACS	0x0002	/* ACS Function Groups Enable */
791412a8245SMichael S. Tsirkin #define  PCI_ARI_CTRL_FG(x)	(((x) >> 4) & 7) /* Function Group */
792*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ARI_SIZEOF	8
793412a8245SMichael S. Tsirkin 
794412a8245SMichael S. Tsirkin /* Address Translation Service */
795412a8245SMichael S. Tsirkin #define PCI_ATS_CAP		0x04	/* ATS Capability Register */
796412a8245SMichael S. Tsirkin #define  PCI_ATS_CAP_QDEP(x)	((x) & 0x1f)	/* Invalidate Queue Depth */
797412a8245SMichael S. Tsirkin #define  PCI_ATS_MAX_QDEP	32	/* Max Invalidate Queue Depth */
798412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL		0x06	/* ATS Control Register */
799412a8245SMichael S. Tsirkin #define  PCI_ATS_CTRL_ENABLE	0x8000	/* ATS Enable */
800412a8245SMichael S. Tsirkin #define  PCI_ATS_CTRL_STU(x)	((x) & 0x1f)	/* Smallest Translation Unit */
801412a8245SMichael S. Tsirkin #define  PCI_ATS_MIN_STU	12	/* shift of minimum STU block */
802*120758fbSPaolo Bonzini #define PCI_EXT_CAP_ATS_SIZEOF	8
803*120758fbSPaolo Bonzini 
804*120758fbSPaolo Bonzini /* Page Request Interface */
805*120758fbSPaolo Bonzini #define PCI_PRI_CTRL		0x04	/* PRI control register */
806*120758fbSPaolo Bonzini #define  PCI_PRI_CTRL_ENABLE	0x01	/* Enable */
807*120758fbSPaolo Bonzini #define  PCI_PRI_CTRL_RESET	0x02	/* Reset */
808*120758fbSPaolo Bonzini #define PCI_PRI_STATUS		0x06	/* PRI status register */
809*120758fbSPaolo Bonzini #define  PCI_PRI_STATUS_RF	0x001	/* Response Failure */
810*120758fbSPaolo Bonzini #define  PCI_PRI_STATUS_UPRGI	0x002	/* Unexpected PRG index */
811*120758fbSPaolo Bonzini #define  PCI_PRI_STATUS_STOPPED	0x100	/* PRI Stopped */
812*120758fbSPaolo Bonzini #define PCI_PRI_MAX_REQ		0x08	/* PRI max reqs supported */
813*120758fbSPaolo Bonzini #define PCI_PRI_ALLOC_REQ	0x0c	/* PRI max reqs allowed */
814*120758fbSPaolo Bonzini #define PCI_EXT_CAP_PRI_SIZEOF	16
815*120758fbSPaolo Bonzini 
816*120758fbSPaolo Bonzini /* Process Address Space ID */
817*120758fbSPaolo Bonzini #define PCI_PASID_CAP		0x04    /* PASID feature register */
818*120758fbSPaolo Bonzini #define  PCI_PASID_CAP_EXEC	0x02	/* Exec permissions Supported */
819*120758fbSPaolo Bonzini #define  PCI_PASID_CAP_PRIV	0x04	/* Privilege Mode Supported */
820*120758fbSPaolo Bonzini #define PCI_PASID_CTRL		0x06    /* PASID control register */
821*120758fbSPaolo Bonzini #define  PCI_PASID_CTRL_ENABLE	0x01	/* Enable bit */
822*120758fbSPaolo Bonzini #define  PCI_PASID_CTRL_EXEC	0x02	/* Exec permissions Enable */
823*120758fbSPaolo Bonzini #define  PCI_PASID_CTRL_PRIV	0x04	/* Privilege Mode Enable */
824*120758fbSPaolo Bonzini #define PCI_EXT_CAP_PASID_SIZEOF	8
825412a8245SMichael S. Tsirkin 
826412a8245SMichael S. Tsirkin /* Single Root I/O Virtualization */
827412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP		0x04	/* SR-IOV Capabilities */
828412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CAP_VFM	0x01	/* VF Migration Capable */
829412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CAP_INTR(x)	((x) >> 21) /* Interrupt Message Number */
830412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL		0x08	/* SR-IOV Control */
831412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CTRL_VFE	0x01	/* VF Enable */
832412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CTRL_VFM	0x02	/* VF Migration Enable */
833412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CTRL_INTR	0x04	/* VF Migration Interrupt Enable */
834412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CTRL_MSE	0x08	/* VF Memory Space Enable */
835412a8245SMichael S. Tsirkin #define  PCI_SRIOV_CTRL_ARI	0x10	/* ARI Capable Hierarchy */
836412a8245SMichael S. Tsirkin #define PCI_SRIOV_STATUS	0x0a	/* SR-IOV Status */
837412a8245SMichael S. Tsirkin #define  PCI_SRIOV_STATUS_VFM	0x01	/* VF Migration Status */
838412a8245SMichael S. Tsirkin #define PCI_SRIOV_INITIAL_VF	0x0c	/* Initial VFs */
839412a8245SMichael S. Tsirkin #define PCI_SRIOV_TOTAL_VF	0x0e	/* Total VFs */
840412a8245SMichael S. Tsirkin #define PCI_SRIOV_NUM_VF	0x10	/* Number of VFs */
841412a8245SMichael S. Tsirkin #define PCI_SRIOV_FUNC_LINK	0x12	/* Function Dependency Link */
842412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_OFFSET	0x14	/* First VF Offset */
843412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_STRIDE	0x16	/* Following VF Stride */
844412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_DID	0x1a	/* VF Device ID */
845412a8245SMichael S. Tsirkin #define PCI_SRIOV_SUP_PGSIZE	0x1c	/* Supported Page Sizes */
846412a8245SMichael S. Tsirkin #define PCI_SRIOV_SYS_PGSIZE	0x20	/* System Page Size */
847412a8245SMichael S. Tsirkin #define PCI_SRIOV_BAR		0x24	/* VF BAR0 */
848412a8245SMichael S. Tsirkin #define  PCI_SRIOV_NUM_BARS	6	/* Number of VF BARs */
849412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM		0x3c	/* VF Migration State Array Offset*/
850412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_BIR(x)	((x) & 7)	/* State BIR */
851412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7)	/* State Offset */
852412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_UA	0x0	/* Inactive.Unavailable */
853412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_MI	0x1	/* Dormant.MigrateIn */
854412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_MO	0x2	/* Active.MigrateOut */
855412a8245SMichael S. Tsirkin #define  PCI_SRIOV_VFM_AV	0x3	/* Active.Available */
856*120758fbSPaolo Bonzini #define PCI_EXT_CAP_SRIOV_SIZEOF 64
857412a8245SMichael S. Tsirkin 
858412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_SNOOP_LAT	0x4
859412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_NOSNOOP_LAT	0x6
860412a8245SMichael S. Tsirkin #define  PCI_LTR_VALUE_MASK	0x000003ff
861412a8245SMichael S. Tsirkin #define  PCI_LTR_SCALE_MASK	0x00001c00
862412a8245SMichael S. Tsirkin #define  PCI_LTR_SCALE_SHIFT	10
863*120758fbSPaolo Bonzini #define PCI_EXT_CAP_LTR_SIZEOF	8
864412a8245SMichael S. Tsirkin 
865412a8245SMichael S. Tsirkin /* Access Control Service */
866412a8245SMichael S. Tsirkin #define PCI_ACS_CAP		0x04	/* ACS Capability Register */
867412a8245SMichael S. Tsirkin #define  PCI_ACS_SV		0x01	/* Source Validation */
868412a8245SMichael S. Tsirkin #define  PCI_ACS_TB		0x02	/* Translation Blocking */
869412a8245SMichael S. Tsirkin #define  PCI_ACS_RR		0x04	/* P2P Request Redirect */
870412a8245SMichael S. Tsirkin #define  PCI_ACS_CR		0x08	/* P2P Completion Redirect */
871412a8245SMichael S. Tsirkin #define  PCI_ACS_UF		0x10	/* Upstream Forwarding */
872412a8245SMichael S. Tsirkin #define  PCI_ACS_EC		0x20	/* P2P Egress Control */
873412a8245SMichael S. Tsirkin #define  PCI_ACS_DT		0x40	/* Direct Translated P2P */
874*120758fbSPaolo Bonzini #define PCI_ACS_EGRESS_BITS	0x05	/* ACS Egress Control Vector Size */
875412a8245SMichael S. Tsirkin #define PCI_ACS_CTRL		0x06	/* ACS Control Register */
876412a8245SMichael S. Tsirkin #define PCI_ACS_EGRESS_CTL_V	0x08	/* ACS Egress Control Vector */
877412a8245SMichael S. Tsirkin 
878*120758fbSPaolo Bonzini #define PCI_VSEC_HDR		4	/* extended cap - vendor-specific */
879*120758fbSPaolo Bonzini #define  PCI_VSEC_HDR_LEN_SHIFT	20	/* shift for length field */
880*120758fbSPaolo Bonzini 
881*120758fbSPaolo Bonzini /* SATA capability */
882*120758fbSPaolo Bonzini #define PCI_SATA_REGS		4	/* SATA REGs specifier */
883*120758fbSPaolo Bonzini #define  PCI_SATA_REGS_MASK	0xF	/* location - BAR#/inline */
884*120758fbSPaolo Bonzini #define  PCI_SATA_REGS_INLINE	0xF	/* REGS in config space */
885*120758fbSPaolo Bonzini #define PCI_SATA_SIZEOF_SHORT	8
886*120758fbSPaolo Bonzini #define PCI_SATA_SIZEOF_LONG	16
887*120758fbSPaolo Bonzini 
888*120758fbSPaolo Bonzini /* Resizable BARs */
889*120758fbSPaolo Bonzini #define PCI_REBAR_CTRL		8	/* control register */
890*120758fbSPaolo Bonzini #define  PCI_REBAR_CTRL_NBAR_MASK	(7 << 5)	/* mask for # bars */
891*120758fbSPaolo Bonzini #define  PCI_REBAR_CTRL_NBAR_SHIFT	5	/* shift for # bars */
892*120758fbSPaolo Bonzini 
893*120758fbSPaolo Bonzini /* Dynamic Power Allocation */
894*120758fbSPaolo Bonzini #define PCI_DPA_CAP		4	/* capability register */
895*120758fbSPaolo Bonzini #define  PCI_DPA_CAP_SUBSTATE_MASK	0x1F	/* # substates - 1 */
896*120758fbSPaolo Bonzini #define PCI_DPA_BASE_SIZEOF	16	/* size with 0 substates */
897*120758fbSPaolo Bonzini 
898*120758fbSPaolo Bonzini /* TPH Requester */
899*120758fbSPaolo Bonzini #define PCI_TPH_CAP		4	/* capability register */
900*120758fbSPaolo Bonzini #define  PCI_TPH_CAP_LOC_MASK	0x600	/* location mask */
901*120758fbSPaolo Bonzini #define   PCI_TPH_LOC_NONE	0x000	/* no location */
902*120758fbSPaolo Bonzini #define   PCI_TPH_LOC_CAP	0x200	/* in capability */
903*120758fbSPaolo Bonzini #define   PCI_TPH_LOC_MSIX	0x400	/* in MSI-X */
904*120758fbSPaolo Bonzini #define PCI_TPH_CAP_ST_MASK	0x07FF0000	/* st table mask */
905*120758fbSPaolo Bonzini #define PCI_TPH_CAP_ST_SHIFT	16	/* st table shift */
906*120758fbSPaolo Bonzini #define PCI_TPH_BASE_SIZEOF	12	/* size with no st table */
907*120758fbSPaolo Bonzini 
908412a8245SMichael S. Tsirkin #endif /* LINUX_PCI_REGS_H */
909