1dd873966SEric Auger /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2412a8245SMichael S. Tsirkin /* 3412a8245SMichael S. Tsirkin * PCI standard defines 4412a8245SMichael S. Tsirkin * Copyright 1994, Drew Eckhardt 5412a8245SMichael S. Tsirkin * Copyright 1997--1999 Martin Mares <mj@ucw.cz> 6412a8245SMichael S. Tsirkin * 7412a8245SMichael S. Tsirkin * For more information, please consult the following manuals (look at 8412a8245SMichael S. Tsirkin * http://www.pcisig.com/ for how to get them): 9412a8245SMichael S. Tsirkin * 10412a8245SMichael S. Tsirkin * PCI BIOS Specification 11412a8245SMichael S. Tsirkin * PCI Local Bus Specification 12412a8245SMichael S. Tsirkin * PCI to PCI Bridge Specification 13412a8245SMichael S. Tsirkin * PCI System Design Guide 14412a8245SMichael S. Tsirkin * 15120758fbSPaolo Bonzini * For HyperTransport information, please consult the following manuals 16d9cb4336SCornelia Huck * from http://www.hypertransport.org : 17412a8245SMichael S. Tsirkin * 18120758fbSPaolo Bonzini * The HyperTransport I/O Link Specification 19412a8245SMichael S. Tsirkin */ 20412a8245SMichael S. Tsirkin 21412a8245SMichael S. Tsirkin #ifndef LINUX_PCI_REGS_H 22412a8245SMichael S. Tsirkin #define LINUX_PCI_REGS_H 23412a8245SMichael S. Tsirkin 24412a8245SMichael S. Tsirkin /* 253a5eb5b4SPaolo Bonzini * Conventional PCI and PCI-X Mode 1 devices have 256 bytes of 263a5eb5b4SPaolo Bonzini * configuration space. PCI-X Mode 2 and PCIe devices have 4096 bytes of 273a5eb5b4SPaolo Bonzini * configuration space. 283a5eb5b4SPaolo Bonzini */ 293a5eb5b4SPaolo Bonzini #define PCI_CFG_SPACE_SIZE 256 303a5eb5b4SPaolo Bonzini #define PCI_CFG_SPACE_EXP_SIZE 4096 313a5eb5b4SPaolo Bonzini 323a5eb5b4SPaolo Bonzini /* 33412a8245SMichael S. Tsirkin * Under PCI, each device has 256 bytes of configuration address space, 34412a8245SMichael S. Tsirkin * of which the first 64 bytes are standardized as follows: 35412a8245SMichael S. Tsirkin */ 36120758fbSPaolo Bonzini #define PCI_STD_HEADER_SIZEOF 64 37*50fd0c37SBharata B Rao #define PCI_STD_NUM_BARS 6 /* Number of standard BARs */ 38412a8245SMichael S. Tsirkin #define PCI_VENDOR_ID 0x00 /* 16 bits */ 39412a8245SMichael S. Tsirkin #define PCI_DEVICE_ID 0x02 /* 16 bits */ 40412a8245SMichael S. Tsirkin #define PCI_COMMAND 0x04 /* 16 bits */ 41412a8245SMichael S. Tsirkin #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 42412a8245SMichael S. Tsirkin #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 43412a8245SMichael S. Tsirkin #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 44412a8245SMichael S. Tsirkin #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 45412a8245SMichael S. Tsirkin #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 46412a8245SMichael S. Tsirkin #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 47412a8245SMichael S. Tsirkin #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 48412a8245SMichael S. Tsirkin #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 49412a8245SMichael S. Tsirkin #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 50412a8245SMichael S. Tsirkin #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 51412a8245SMichael S. Tsirkin #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ 52412a8245SMichael S. Tsirkin 53412a8245SMichael S. Tsirkin #define PCI_STATUS 0x06 /* 16 bits */ 54da054c64SPaolo Bonzini #define PCI_STATUS_IMM_READY 0x01 /* Immediate Readiness */ 55412a8245SMichael S. Tsirkin #define PCI_STATUS_INTERRUPT 0x08 /* Interrupt status */ 56412a8245SMichael S. Tsirkin #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 57120758fbSPaolo Bonzini #define PCI_STATUS_66MHZ 0x20 /* Support 66 MHz PCI 2.1 bus */ 58412a8245SMichael S. Tsirkin #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 59412a8245SMichael S. Tsirkin #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 60412a8245SMichael S. Tsirkin #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 61412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 62412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_FAST 0x000 63412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_MEDIUM 0x200 64412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_SLOW 0x400 65412a8245SMichael S. Tsirkin #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 66412a8245SMichael S. Tsirkin #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 67412a8245SMichael S. Tsirkin #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 68412a8245SMichael S. Tsirkin #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 69412a8245SMichael S. Tsirkin #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 70412a8245SMichael S. Tsirkin 71412a8245SMichael S. Tsirkin #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ 72412a8245SMichael S. Tsirkin #define PCI_REVISION_ID 0x08 /* Revision ID */ 73412a8245SMichael S. Tsirkin #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 74412a8245SMichael S. Tsirkin #define PCI_CLASS_DEVICE 0x0a /* Device class */ 75412a8245SMichael S. Tsirkin 76412a8245SMichael S. Tsirkin #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 77412a8245SMichael S. Tsirkin #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 78412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 79412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_NORMAL 0 80412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_BRIDGE 1 81412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_CARDBUS 2 82412a8245SMichael S. Tsirkin 83412a8245SMichael S. Tsirkin #define PCI_BIST 0x0f /* 8 bits */ 84412a8245SMichael S. Tsirkin #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 85412a8245SMichael S. Tsirkin #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 86412a8245SMichael S. Tsirkin #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 87412a8245SMichael S. Tsirkin 88412a8245SMichael S. Tsirkin /* 89412a8245SMichael S. Tsirkin * Base addresses specify locations in memory or I/O space. 90412a8245SMichael S. Tsirkin * Decoded size can be determined by writing a value of 91412a8245SMichael S. Tsirkin * 0xffffffff to the register, and reading it back. Only 92412a8245SMichael S. Tsirkin * 1 bits are decoded. 93412a8245SMichael S. Tsirkin */ 94412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 95412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 96412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 97412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 98412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 99412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 100412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 101412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE_IO 0x01 102412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 103412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 104412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 105412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 106412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 107412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 108412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) 109412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) 110412a8245SMichael S. Tsirkin /* bit 1 is reserved if address_space = 1 */ 111412a8245SMichael S. Tsirkin 112412a8245SMichael S. Tsirkin /* Header type 0 (normal devices) */ 113412a8245SMichael S. Tsirkin #define PCI_CARDBUS_CIS 0x28 114412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 115412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_ID 0x2e 116412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 117412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS_ENABLE 0x01 11874c98e20SCornelia Huck #define PCI_ROM_ADDRESS_MASK (~0x7ffU) 119412a8245SMichael S. Tsirkin 120412a8245SMichael S. Tsirkin #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 121412a8245SMichael S. Tsirkin 122412a8245SMichael S. Tsirkin /* 0x35-0x3b are reserved */ 123412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 124412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 125412a8245SMichael S. Tsirkin #define PCI_MIN_GNT 0x3e /* 8 bits */ 126412a8245SMichael S. Tsirkin #define PCI_MAX_LAT 0x3f /* 8 bits */ 127412a8245SMichael S. Tsirkin 128412a8245SMichael S. Tsirkin /* Header type 1 (PCI-to-PCI bridges) */ 129412a8245SMichael S. Tsirkin #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 130412a8245SMichael S. Tsirkin #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 131412a8245SMichael S. Tsirkin #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 132412a8245SMichael S. Tsirkin #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 133412a8245SMichael S. Tsirkin #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 134412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT 0x1d 135412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ 136412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_16 0x00 137412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_32 0x01 138120758fbSPaolo Bonzini #define PCI_IO_RANGE_MASK (~0x0fUL) /* Standard 4K I/O windows */ 139120758fbSPaolo Bonzini #define PCI_IO_1K_RANGE_MASK (~0x03UL) /* Intel 1K I/O windows */ 140412a8245SMichael S. Tsirkin #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 141412a8245SMichael S. Tsirkin #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 142412a8245SMichael S. Tsirkin #define PCI_MEMORY_LIMIT 0x22 143412a8245SMichael S. Tsirkin #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL 144412a8245SMichael S. Tsirkin #define PCI_MEMORY_RANGE_MASK (~0x0fUL) 145412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 146412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_LIMIT 0x26 147412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL 148412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_32 0x00 149412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_64 0x01 150412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_MASK (~0x0fUL) 151412a8245SMichael S. Tsirkin #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 152412a8245SMichael S. Tsirkin #define PCI_PREF_LIMIT_UPPER32 0x2c 153412a8245SMichael S. Tsirkin #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 154412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT_UPPER16 0x32 155412a8245SMichael S. Tsirkin /* 0x34 same as for htype 0 */ 156412a8245SMichael S. Tsirkin /* 0x35-0x3b is reserved */ 157412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 158412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */ 159412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CONTROL 0x3e 160412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 161412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 162412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_ISA 0x04 /* Enable ISA mode */ 163412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 164412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 165412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 166412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 167412a8245SMichael S. Tsirkin 168412a8245SMichael S. Tsirkin /* Header type 2 (CardBus bridges) */ 169412a8245SMichael S. Tsirkin #define PCI_CB_CAPABILITY_LIST 0x14 170412a8245SMichael S. Tsirkin /* 0x15 reserved */ 171412a8245SMichael S. Tsirkin #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 172412a8245SMichael S. Tsirkin #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 173412a8245SMichael S. Tsirkin #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 174412a8245SMichael S. Tsirkin #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 175412a8245SMichael S. Tsirkin #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 176412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_0 0x1c 177412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_0 0x20 178412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_1 0x24 179412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_1 0x28 180412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0 0x2c 181412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0_HI 0x2e 182412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0 0x30 183412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0_HI 0x32 184412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1 0x34 185412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1_HI 0x36 186412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1 0x38 187412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1_HI 0x3a 188412a8245SMichael S. Tsirkin #define PCI_CB_IO_RANGE_MASK (~0x03UL) 189412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */ 190412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CONTROL 0x3e 191412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 192412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_SERR 0x02 193412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_ISA 0x04 194412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_VGA 0x08 195412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 196412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 197412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 198412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 199412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 200412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 201412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 202412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_ID 0x42 203412a8245SMichael S. Tsirkin #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 204412a8245SMichael S. Tsirkin /* 0x48-0x7f reserved */ 205412a8245SMichael S. Tsirkin 206412a8245SMichael S. Tsirkin /* Capability lists */ 207412a8245SMichael S. Tsirkin 208412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_ID 0 /* Capability ID */ 209412a8245SMichael S. Tsirkin #define PCI_CAP_ID_PM 0x01 /* Power Management */ 210412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 211412a8245SMichael S. Tsirkin #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 212412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 213412a8245SMichael S. Tsirkin #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 214412a8245SMichael S. Tsirkin #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 215412a8245SMichael S. Tsirkin #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ 216412a8245SMichael S. Tsirkin #define PCI_CAP_ID_HT 0x08 /* HyperTransport */ 217120758fbSPaolo Bonzini #define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */ 218412a8245SMichael S. Tsirkin #define PCI_CAP_ID_DBG 0x0A /* Debug port */ 219412a8245SMichael S. Tsirkin #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */ 220412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ 221412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */ 222412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */ 223120758fbSPaolo Bonzini #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */ 224412a8245SMichael S. Tsirkin #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 225412a8245SMichael S. Tsirkin #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ 226120758fbSPaolo Bonzini #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */ 227412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */ 228fff02bc0SPaolo Bonzini #define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */ 229fff02bc0SPaolo Bonzini #define PCI_CAP_ID_MAX PCI_CAP_ID_EA 230412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 231412a8245SMichael S. Tsirkin #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 232412a8245SMichael S. Tsirkin #define PCI_CAP_SIZEOF 4 233412a8245SMichael S. Tsirkin 234412a8245SMichael S. Tsirkin /* Power Management Registers */ 235412a8245SMichael S. Tsirkin 236412a8245SMichael S. Tsirkin #define PCI_PM_PMC 2 /* PM Capabilities Register */ 237412a8245SMichael S. Tsirkin #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 238412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 239412a8245SMichael S. Tsirkin #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ 240412a8245SMichael S. Tsirkin #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 241412a8245SMichael S. Tsirkin #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxiliary power support mask */ 242412a8245SMichael S. Tsirkin #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 243412a8245SMichael S. Tsirkin #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 244412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 245412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ 246412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ 247412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ 248412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ 249412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ 250412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ 251412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_SHIFT 11 /* Start of the PME Mask in PMC */ 252412a8245SMichael S. Tsirkin #define PCI_PM_CTRL 4 /* PM control and status register */ 253412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 254412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 /* No reset for D3hot->D0 */ 255412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 256412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 257412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 258412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 259412a8245SMichael S. Tsirkin #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 260412a8245SMichael S. Tsirkin #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 261412a8245SMichael S. Tsirkin #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 262412a8245SMichael S. Tsirkin #define PCI_PM_DATA_REGISTER 7 /* (??) */ 263412a8245SMichael S. Tsirkin #define PCI_PM_SIZEOF 8 264412a8245SMichael S. Tsirkin 265412a8245SMichael S. Tsirkin /* AGP registers */ 266412a8245SMichael S. Tsirkin 267412a8245SMichael S. Tsirkin #define PCI_AGP_VERSION 2 /* BCD version number */ 268412a8245SMichael S. Tsirkin #define PCI_AGP_RFU 3 /* Rest of capability flags */ 269412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS 4 /* Status register */ 270412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 271412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 272412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 273412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 274412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 275412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 276412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 277412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND 8 /* Control register */ 278412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 279412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 280412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 281412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 282412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 283412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 284412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ 285412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ 286412a8245SMichael S. Tsirkin #define PCI_AGP_SIZEOF 12 287412a8245SMichael S. Tsirkin 288412a8245SMichael S. Tsirkin /* Vital Product Data */ 289412a8245SMichael S. Tsirkin 290412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ 291412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ 292412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ 293412a8245SMichael S. Tsirkin #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ 294120758fbSPaolo Bonzini #define PCI_CAP_VPD_SIZEOF 8 295412a8245SMichael S. Tsirkin 296412a8245SMichael S. Tsirkin /* Slot Identification */ 297412a8245SMichael S. Tsirkin 298412a8245SMichael S. Tsirkin #define PCI_SID_ESR 2 /* Expansion Slot Register */ 299412a8245SMichael S. Tsirkin #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 300412a8245SMichael S. Tsirkin #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 301412a8245SMichael S. Tsirkin #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 302412a8245SMichael S. Tsirkin 303d9cb4336SCornelia Huck /* Message Signalled Interrupt registers */ 304412a8245SMichael S. Tsirkin 305120758fbSPaolo Bonzini #define PCI_MSI_FLAGS 2 /* Message Control */ 306120758fbSPaolo Bonzini #define PCI_MSI_FLAGS_ENABLE 0x0001 /* MSI feature enabled */ 307120758fbSPaolo Bonzini #define PCI_MSI_FLAGS_QMASK 0x000e /* Maximum queue size available */ 308120758fbSPaolo Bonzini #define PCI_MSI_FLAGS_QSIZE 0x0070 /* Message queue size configured */ 309120758fbSPaolo Bonzini #define PCI_MSI_FLAGS_64BIT 0x0080 /* 64-bit addresses allowed */ 310120758fbSPaolo Bonzini #define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */ 311412a8245SMichael S. Tsirkin #define PCI_MSI_RFU 3 /* Rest of capability flags */ 312412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 313412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 314412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 315412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_32 12 /* Mask bits register for 32-bit devices */ 316120758fbSPaolo Bonzini #define PCI_MSI_PENDING_32 16 /* Pending intrs for 32-bit devices */ 317412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 318412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_64 16 /* Mask bits register for 64-bit devices */ 319120758fbSPaolo Bonzini #define PCI_MSI_PENDING_64 20 /* Pending intrs for 64-bit devices */ 320412a8245SMichael S. Tsirkin 321d9cb4336SCornelia Huck /* MSI-X registers (in MSI-X capability) */ 322120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS 2 /* Message Control */ 323120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS_QSIZE 0x07FF /* Table size */ 324120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS_MASKALL 0x4000 /* Mask all vectors for this function */ 325120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS_ENABLE 0x8000 /* MSI-X enable */ 326120758fbSPaolo Bonzini #define PCI_MSIX_TABLE 4 /* Table offset */ 327120758fbSPaolo Bonzini #define PCI_MSIX_TABLE_BIR 0x00000007 /* BAR index */ 328120758fbSPaolo Bonzini #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 /* Offset into specified BAR */ 329120758fbSPaolo Bonzini #define PCI_MSIX_PBA 8 /* Pending Bit Array offset */ 330120758fbSPaolo Bonzini #define PCI_MSIX_PBA_BIR 0x00000007 /* BAR index */ 331120758fbSPaolo Bonzini #define PCI_MSIX_PBA_OFFSET 0xfffffff8 /* Offset into specified BAR */ 332120758fbSPaolo Bonzini #define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR /* deprecated */ 333120758fbSPaolo Bonzini #define PCI_CAP_MSIX_SIZEOF 12 /* size of MSIX registers */ 334412a8245SMichael S. Tsirkin 335d9cb4336SCornelia Huck /* MSI-X Table entry format (in memory mapped by a BAR) */ 336412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_SIZE 16 337d9cb4336SCornelia Huck #define PCI_MSIX_ENTRY_LOWER_ADDR 0 /* Message Address */ 338d9cb4336SCornelia Huck #define PCI_MSIX_ENTRY_UPPER_ADDR 4 /* Message Upper Address */ 339d9cb4336SCornelia Huck #define PCI_MSIX_ENTRY_DATA 8 /* Message Data */ 340d9cb4336SCornelia Huck #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 /* Vector Control */ 341d9cb4336SCornelia Huck #define PCI_MSIX_ENTRY_CTRL_MASKBIT 0x00000001 342412a8245SMichael S. Tsirkin 343412a8245SMichael S. Tsirkin /* CompactPCI Hotswap Register */ 344412a8245SMichael S. Tsirkin 345412a8245SMichael S. Tsirkin #define PCI_CHSWP_CSR 2 /* Control and Status Register */ 346412a8245SMichael S. Tsirkin #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ 347412a8245SMichael S. Tsirkin #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ 348412a8245SMichael S. Tsirkin #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ 349412a8245SMichael S. Tsirkin #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ 350412a8245SMichael S. Tsirkin #define PCI_CHSWP_PI 0x30 /* Programming Interface */ 351412a8245SMichael S. Tsirkin #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ 352412a8245SMichael S. Tsirkin #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ 353412a8245SMichael S. Tsirkin 354412a8245SMichael S. Tsirkin /* PCI Advanced Feature registers */ 355412a8245SMichael S. Tsirkin 356412a8245SMichael S. Tsirkin #define PCI_AF_LENGTH 2 357412a8245SMichael S. Tsirkin #define PCI_AF_CAP 3 358412a8245SMichael S. Tsirkin #define PCI_AF_CAP_TP 0x01 359412a8245SMichael S. Tsirkin #define PCI_AF_CAP_FLR 0x02 360412a8245SMichael S. Tsirkin #define PCI_AF_CTRL 4 361412a8245SMichael S. Tsirkin #define PCI_AF_CTRL_FLR 0x01 362412a8245SMichael S. Tsirkin #define PCI_AF_STATUS 5 363412a8245SMichael S. Tsirkin #define PCI_AF_STATUS_TP 0x01 364120758fbSPaolo Bonzini #define PCI_CAP_AF_SIZEOF 6 /* size of AF registers */ 365412a8245SMichael S. Tsirkin 366fff02bc0SPaolo Bonzini /* PCI Enhanced Allocation registers */ 367fff02bc0SPaolo Bonzini 368fff02bc0SPaolo Bonzini #define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */ 369fff02bc0SPaolo Bonzini #define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */ 370fff02bc0SPaolo Bonzini #define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */ 371fff02bc0SPaolo Bonzini #define PCI_EA_FIRST_ENT_BRIDGE 8 /* First EA Entry for Bridges */ 372fff02bc0SPaolo Bonzini #define PCI_EA_ES 0x00000007 /* Entry Size */ 373fff02bc0SPaolo Bonzini #define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */ 374d9cb4336SCornelia Huck 375d9cb4336SCornelia Huck /* EA fixed Secondary and Subordinate bus numbers for Bridge */ 376d9cb4336SCornelia Huck #define PCI_EA_SEC_BUS_MASK 0xff 377d9cb4336SCornelia Huck #define PCI_EA_SUB_BUS_MASK 0xff00 378d9cb4336SCornelia Huck #define PCI_EA_SUB_BUS_SHIFT 8 379d9cb4336SCornelia Huck 380fff02bc0SPaolo Bonzini /* 0-5 map to BARs 0-5 respectively */ 381fff02bc0SPaolo Bonzini #define PCI_EA_BEI_BAR0 0 382fff02bc0SPaolo Bonzini #define PCI_EA_BEI_BAR5 5 383fff02bc0SPaolo Bonzini #define PCI_EA_BEI_BRIDGE 6 /* Resource behind bridge */ 384fff02bc0SPaolo Bonzini #define PCI_EA_BEI_ENI 7 /* Equivalent Not Indicated */ 385fff02bc0SPaolo Bonzini #define PCI_EA_BEI_ROM 8 /* Expansion ROM */ 386fff02bc0SPaolo Bonzini /* 9-14 map to VF BARs 0-5 respectively */ 387fff02bc0SPaolo Bonzini #define PCI_EA_BEI_VF_BAR0 9 388fff02bc0SPaolo Bonzini #define PCI_EA_BEI_VF_BAR5 14 389fff02bc0SPaolo Bonzini #define PCI_EA_BEI_RESERVED 15 /* Reserved - Treat like ENI */ 390fff02bc0SPaolo Bonzini #define PCI_EA_PP 0x0000ff00 /* Primary Properties */ 391fff02bc0SPaolo Bonzini #define PCI_EA_SP 0x00ff0000 /* Secondary Properties */ 392fff02bc0SPaolo Bonzini #define PCI_EA_P_MEM 0x00 /* Non-Prefetch Memory */ 393fff02bc0SPaolo Bonzini #define PCI_EA_P_MEM_PREFETCH 0x01 /* Prefetchable Memory */ 394fff02bc0SPaolo Bonzini #define PCI_EA_P_IO 0x02 /* I/O Space */ 395fff02bc0SPaolo Bonzini #define PCI_EA_P_VF_MEM_PREFETCH 0x03 /* VF Prefetchable Memory */ 396fff02bc0SPaolo Bonzini #define PCI_EA_P_VF_MEM 0x04 /* VF Non-Prefetch Memory */ 397fff02bc0SPaolo Bonzini #define PCI_EA_P_BRIDGE_MEM 0x05 /* Bridge Non-Prefetch Memory */ 398fff02bc0SPaolo Bonzini #define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06 /* Bridge Prefetchable Memory */ 399fff02bc0SPaolo Bonzini #define PCI_EA_P_BRIDGE_IO 0x07 /* Bridge I/O Space */ 400fff02bc0SPaolo Bonzini /* 0x08-0xfc reserved */ 401fff02bc0SPaolo Bonzini #define PCI_EA_P_MEM_RESERVED 0xfd /* Reserved Memory */ 402fff02bc0SPaolo Bonzini #define PCI_EA_P_IO_RESERVED 0xfe /* Reserved I/O Space */ 403fff02bc0SPaolo Bonzini #define PCI_EA_P_UNAVAILABLE 0xff /* Entry Unavailable */ 404fff02bc0SPaolo Bonzini #define PCI_EA_WRITABLE 0x40000000 /* Writable: 1 = RW, 0 = HwInit */ 405fff02bc0SPaolo Bonzini #define PCI_EA_ENABLE 0x80000000 /* Enable for this entry */ 406fff02bc0SPaolo Bonzini #define PCI_EA_BASE 4 /* Base Address Offset */ 407fff02bc0SPaolo Bonzini #define PCI_EA_MAX_OFFSET 8 /* MaxOffset (resource length) */ 408fff02bc0SPaolo Bonzini /* bit 0 is reserved */ 409fff02bc0SPaolo Bonzini #define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */ 410fff02bc0SPaolo Bonzini #define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */ 411fff02bc0SPaolo Bonzini 412120758fbSPaolo Bonzini /* PCI-X registers (Type 0 (non-bridge) devices) */ 413412a8245SMichael S. Tsirkin 414412a8245SMichael S. Tsirkin #define PCI_X_CMD 2 /* Modes & Features */ 415412a8245SMichael S. Tsirkin #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 416412a8245SMichael S. Tsirkin #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 417412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_512 0x0000 /* 512 byte maximum read byte count */ 418412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_1K 0x0004 /* 1Kbyte maximum read byte count */ 419412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */ 420412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_4K 0x000c /* 4Kbyte maximum read byte count */ 421412a8245SMichael S. Tsirkin #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ 422412a8245SMichael S. Tsirkin /* Max # of outstanding split transactions */ 423412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_1 0x0000 /* Max 1 */ 424412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_2 0x0010 /* Max 2 */ 425412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_3 0x0020 /* Max 3 */ 426412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_4 0x0030 /* Max 4 */ 427412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_8 0x0040 /* Max 8 */ 428412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_12 0x0050 /* Max 12 */ 429412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_16 0x0060 /* Max 16 */ 430412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_32 0x0070 /* Max 32 */ 431412a8245SMichael S. Tsirkin #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ 432412a8245SMichael S. Tsirkin #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 433412a8245SMichael S. Tsirkin #define PCI_X_STATUS 4 /* PCI-X capabilities */ 434412a8245SMichael S. Tsirkin #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ 435412a8245SMichael S. Tsirkin #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ 436412a8245SMichael S. Tsirkin #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ 437412a8245SMichael S. Tsirkin #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ 438412a8245SMichael S. Tsirkin #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ 439412a8245SMichael S. Tsirkin #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ 440412a8245SMichael S. Tsirkin #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ 441412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ 442412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ 443412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ 444412a8245SMichael S. Tsirkin #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ 445412a8245SMichael S. Tsirkin #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ 446412a8245SMichael S. Tsirkin #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ 447120758fbSPaolo Bonzini #define PCI_X_ECC_CSR 8 /* ECC control and status */ 448120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V0 8 /* size of registers for Version 0 */ 449120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V1 24 /* size for Version 1 */ 450120758fbSPaolo Bonzini #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 /* Same for v2 */ 451120758fbSPaolo Bonzini 452120758fbSPaolo Bonzini /* PCI-X registers (Type 1 (bridge) devices) */ 453120758fbSPaolo Bonzini 454120758fbSPaolo Bonzini #define PCI_X_BRIDGE_SSTATUS 2 /* Secondary Status */ 455120758fbSPaolo Bonzini #define PCI_X_SSTATUS_64BIT 0x0001 /* Secondary AD interface is 64 bits */ 456120758fbSPaolo Bonzini #define PCI_X_SSTATUS_133MHZ 0x0002 /* 133 MHz capable */ 457120758fbSPaolo Bonzini #define PCI_X_SSTATUS_FREQ 0x03c0 /* Secondary Bus Mode and Frequency */ 458120758fbSPaolo Bonzini #define PCI_X_SSTATUS_VERS 0x3000 /* PCI-X Capability Version */ 459120758fbSPaolo Bonzini #define PCI_X_SSTATUS_V1 0x1000 /* Mode 2, not Mode 1 */ 460120758fbSPaolo Bonzini #define PCI_X_SSTATUS_V2 0x2000 /* Mode 1 or Modes 1 and 2 */ 461120758fbSPaolo Bonzini #define PCI_X_SSTATUS_266MHZ 0x4000 /* 266 MHz capable */ 462120758fbSPaolo Bonzini #define PCI_X_SSTATUS_533MHZ 0x8000 /* 533 MHz capable */ 463120758fbSPaolo Bonzini #define PCI_X_BRIDGE_STATUS 4 /* Bridge Status */ 464412a8245SMichael S. Tsirkin 465412a8245SMichael S. Tsirkin /* PCI Bridge Subsystem ID registers */ 466412a8245SMichael S. Tsirkin 467120758fbSPaolo Bonzini #define PCI_SSVID_VENDOR_ID 4 /* PCI Bridge subsystem vendor ID */ 468120758fbSPaolo Bonzini #define PCI_SSVID_DEVICE_ID 6 /* PCI Bridge subsystem device ID */ 469412a8245SMichael S. Tsirkin 470412a8245SMichael S. Tsirkin /* PCI Express capability registers */ 471412a8245SMichael S. Tsirkin 472412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS 2 /* Capabilities register */ 473412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ 474412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ 475412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ 476412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ 477412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ 478412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ 479412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ 480120758fbSPaolo Bonzini #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCIe to PCI/PCI-X Bridge */ 481120758fbSPaolo Bonzini #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 /* PCI/PCI-X to PCIe Bridge */ 482412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_RC_END 0x9 /* Root Complex Integrated Endpoint */ 483412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_RC_EC 0xa /* Root Complex Event Collector */ 484412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ 485412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ 486412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP 4 /* Device capabilities */ 487120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 /* Max_Payload_Size */ 488120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 /* Phantom functions */ 489120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 /* Extended tags */ 490120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_L0S 0x000001c0 /* L0s Acceptable Latency */ 491120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_L1 0x00000e00 /* L1 Acceptable Latency */ 492120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 /* Attention Button Present */ 493120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 /* Attention Indicator Present */ 494120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 /* Power Indicator Present */ 495120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_RBER 0x00008000 /* Role-Based Error Reporting */ 496120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 /* Slot Power Limit Value */ 497120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 /* Slot Power Limit Scale */ 498412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */ 499412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL 8 /* Device Control */ 500412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ 501412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ 502412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ 503412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ 504412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ 505412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ 506412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ 507412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ 508412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ 509412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ 510412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ 511120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL_READRQ_128B 0x0000 /* 128 Bytes */ 512120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL_READRQ_256B 0x1000 /* 256 Bytes */ 513120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL_READRQ_512B 0x2000 /* 512 Bytes */ 514120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL_READRQ_1024B 0x3000 /* 1024 Bytes */ 51577d361b1SEric Auger #define PCI_EXP_DEVCTL_READRQ_2048B 0x4000 /* 2048 Bytes */ 51677d361b1SEric Auger #define PCI_EXP_DEVCTL_READRQ_4096B 0x5000 /* 4096 Bytes */ 517412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */ 518412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA 10 /* Device Status */ 519120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_CED 0x0001 /* Correctable Error Detected */ 520120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_NFED 0x0002 /* Non-Fatal Error Detected */ 521120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_FED 0x0004 /* Fatal Error Detected */ 522120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_URD 0x0008 /* Unsupported Request Detected */ 523120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_AUXPD 0x0010 /* AUX Power Detected */ 524120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA_TRPND 0x0020 /* Transactions Pending */ 525d4083f50SAlexey Perevalov #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1 12 /* v1 endpoints without link end here */ 526412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ 527412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */ 528120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */ 529120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */ 5303272f0e2SChristian Borntraeger #define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 /* LNKCAP2 SLS Vector bit 2 */ 53165a6d8ddSPeter Maydell #define PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004 /* LNKCAP2 SLS Vector bit 3 */ 532f363d039SEric Auger #define PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005 /* LNKCAP2 SLS Vector bit 4 */ 533412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ 534412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ 535412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ 536412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_L1EL 0x00038000 /* L1 Exit Latency */ 537120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP_CLKPM 0x00040000 /* Clock Power Management */ 538412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_SDERC 0x00080000 /* Surprise Down Error Reporting Capable */ 539412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */ 540412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_LBNC 0x00200000 /* Link Bandwidth Notification Capability */ 541412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_PN 0xff000000 /* Port Number */ 542412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL 16 /* Link Control */ 543412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_ASPMC 0x0003 /* ASPM Control */ 544120758fbSPaolo Bonzini #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 /* L0s Enable */ 545120758fbSPaolo Bonzini #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 /* L1 Enable */ 546412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_RCB 0x0008 /* Read Completion Boundary */ 547412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_LD 0x0010 /* Link Disable */ 548412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_RL 0x0020 /* Retrain Link */ 549412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_CCC 0x0040 /* Common Clock Configuration */ 550412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_ES 0x0080 /* Extended Synch */ 551120758fbSPaolo Bonzini #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */ 552412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_HAWD 0x0200 /* Hardware Autonomous Width Disable */ 553412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_LBMIE 0x0400 /* Link Bandwidth Management Interrupt Enable */ 554120758fbSPaolo Bonzini #define PCI_EXP_LNKCTL_LABIE 0x0800 /* Link Autonomous Bandwidth Interrupt Enable */ 555412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA 18 /* Link Status */ 556412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */ 557120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */ 558120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */ 559120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */ 56065a6d8ddSPeter Maydell #define PCI_EXP_LNKSTA_CLS_16_0GB 0x0004 /* Current Link Speed 16.0GT/s */ 561f363d039SEric Auger #define PCI_EXP_LNKSTA_CLS_32_0GB 0x0005 /* Current Link Speed 32.0GT/s */ 562120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Negotiated Link Width */ 563120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_NLW_X1 0x0010 /* Current Link Width x1 */ 564120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_NLW_X2 0x0020 /* Current Link Width x2 */ 565120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_NLW_X4 0x0040 /* Current Link Width x4 */ 566120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA_NLW_X8 0x0080 /* Current Link Width x8 */ 567412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */ 568412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LT 0x0800 /* Link Training */ 569412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_SLC 0x1000 /* Slot Clock Configuration */ 570412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */ 571412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LBMS 0x4000 /* Link Bandwidth Management Status */ 572412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LABS 0x8000 /* Link Autonomous Bandwidth Status */ 573d4083f50SAlexey Perevalov #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 /* v1 endpoints with link end here */ 574412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ 575412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_ABP 0x00000001 /* Attention Button Present */ 576412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PCP 0x00000002 /* Power Controller Present */ 577412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_MRLSP 0x00000004 /* MRL Sensor Present */ 578412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_AIP 0x00000008 /* Attention Indicator Present */ 579412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PIP 0x00000010 /* Power Indicator Present */ 580412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_HPS 0x00000020 /* Hot-Plug Surprise */ 581412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_HPC 0x00000040 /* Hot-Plug Capable */ 582412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_SPLV 0x00007f80 /* Slot Power Limit Value */ 583412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_SPLS 0x00018000 /* Slot Power Limit Scale */ 584412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_EIP 0x00020000 /* Electromechanical Interlock Present */ 585412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_NCCS 0x00040000 /* No Command Completed Support */ 586412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */ 587412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL 24 /* Slot Control */ 588412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_ABPE 0x0001 /* Attention Button Pressed Enable */ 589412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PFDE 0x0002 /* Power Fault Detected Enable */ 590412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_MRLSCE 0x0004 /* MRL Sensor Changed Enable */ 591412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PDCE 0x0008 /* Presence Detect Changed Enable */ 592412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ 593412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ 594412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ 595f363d039SEric Auger #define PCI_EXP_SLTCTL_ATTN_IND_SHIFT 6 /* Attention Indicator shift */ 596120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 /* Attention Indicator on */ 597120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */ 598120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 /* Attention Indicator off */ 599412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PIC 0x0300 /* Power Indicator Control */ 600120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100 /* Power Indicator on */ 601120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200 /* Power Indicator blinking */ 602120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300 /* Power Indicator off */ 603412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PCC 0x0400 /* Power Controller Control */ 604120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_PWR_ON 0x0000 /* Power On */ 605120758fbSPaolo Bonzini #define PCI_EXP_SLTCTL_PWR_OFF 0x0400 /* Power Off */ 606412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_EIC 0x0800 /* Electromechanical Interlock Control */ 607412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_DLLSCE 0x1000 /* Data Link Layer State Changed Enable */ 608412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA 26 /* Slot Status */ 609412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_ABP 0x0001 /* Attention Button Pressed */ 610412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PFD 0x0002 /* Power Fault Detected */ 611412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_MRLSC 0x0004 /* MRL Sensor Changed */ 612412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PDC 0x0008 /* Presence Detect Changed */ 613412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_CC 0x0010 /* Command Completed */ 614412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_MRLSS 0x0020 /* MRL Sensor State */ 615412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PDS 0x0040 /* Presence Detect State */ 616412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_EIS 0x0080 /* Electromechanical Interlock Status */ 617412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_DLLSC 0x0100 /* Data Link Layer State Changed */ 618412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL 28 /* Root Control */ 619120758fbSPaolo Bonzini #define PCI_EXP_RTCTL_SECEE 0x0001 /* System Error on Correctable Error */ 620120758fbSPaolo Bonzini #define PCI_EXP_RTCTL_SENFEE 0x0002 /* System Error on Non-Fatal Error */ 621120758fbSPaolo Bonzini #define PCI_EXP_RTCTL_SEFEE 0x0004 /* System Error on Fatal Error */ 622120758fbSPaolo Bonzini #define PCI_EXP_RTCTL_PMEIE 0x0008 /* PME Interrupt Enable */ 623120758fbSPaolo Bonzini #define PCI_EXP_RTCTL_CRSSVE 0x0010 /* CRS Software Visibility Enable */ 624412a8245SMichael S. Tsirkin #define PCI_EXP_RTCAP 30 /* Root Capabilities */ 625120758fbSPaolo Bonzini #define PCI_EXP_RTCAP_CRSVIS 0x0001 /* CRS Software Visibility capability */ 626412a8245SMichael S. Tsirkin #define PCI_EXP_RTSTA 32 /* Root Status */ 627120758fbSPaolo Bonzini #define PCI_EXP_RTSTA_PME 0x00010000 /* PME status */ 628120758fbSPaolo Bonzini #define PCI_EXP_RTSTA_PENDING 0x00020000 /* PME pending */ 629120758fbSPaolo Bonzini /* 630120758fbSPaolo Bonzini * The Device Capabilities 2, Device Status 2, Device Control 2, 631120758fbSPaolo Bonzini * Link Capabilities 2, Link Status 2, Link Control 2, 632120758fbSPaolo Bonzini * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers 633120758fbSPaolo Bonzini * are only present on devices with PCIe Capability version 2. 634120758fbSPaolo Bonzini * Use pcie_capability_read_word() and similar interfaces to use them 635120758fbSPaolo Bonzini * safely. 636120758fbSPaolo Bonzini */ 637412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */ 6389f2d175dSPaolo Bonzini #define PCI_EXP_DEVCAP2_COMP_TMOUT_DIS 0x00000010 /* Completion Timeout Disable supported */ 639120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP2_ARI 0x00000020 /* Alternative Routing-ID */ 640bc204035SMarcelo Tosatti #define PCI_EXP_DEVCAP2_ATOMIC_ROUTE 0x00000040 /* Atomic Op routing */ 6419f2d175dSPaolo Bonzini #define PCI_EXP_DEVCAP2_ATOMIC_COMP32 0x00000080 /* 32b AtomicOp completion */ 6429f2d175dSPaolo Bonzini #define PCI_EXP_DEVCAP2_ATOMIC_COMP64 0x00000100 /* 64b AtomicOp completion */ 6439f2d175dSPaolo Bonzini #define PCI_EXP_DEVCAP2_ATOMIC_COMP128 0x00000200 /* 128b AtomicOp completion */ 644120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP2_LTR 0x00000800 /* Latency tolerance reporting */ 645120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 /* OBFF support mechanism */ 646120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 /* New message signaling */ 647120758fbSPaolo Bonzini #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 /* Re-use WAKE# for OBFF */ 648d36f7de8SCornelia Huck #define PCI_EXP_DEVCAP2_EE_PREFIX 0x00200000 /* End-End TLP Prefix */ 649412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL2 40 /* Device Control 2 */ 650120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f /* Completion Timeout Value */ 6519f2d175dSPaolo Bonzini #define PCI_EXP_DEVCTL2_COMP_TMOUT_DIS 0x0010 /* Completion Timeout Disable */ 652120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_ARI 0x0020 /* Alternative Routing-ID */ 653bc204035SMarcelo Tosatti #define PCI_EXP_DEVCTL2_ATOMIC_REQ 0x0040 /* Set Atomic requests */ 65474c98e20SCornelia Huck #define PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK 0x0080 /* Block atomic egress */ 655120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 /* Allow IDO for requests */ 656120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 /* Allow IDO for completions */ 657120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 /* Enable LTR mechanism */ 658120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 /* Enable OBFF Message type A */ 659120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 /* Enable OBFF Message type B */ 660120758fbSPaolo Bonzini #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 /* OBFF using WAKE# signaling */ 661120758fbSPaolo Bonzini #define PCI_EXP_DEVSTA2 42 /* Device Status 2 */ 662d4083f50SAlexey Perevalov #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 44 /* v2 endpoints without link end here */ 663120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP2 44 /* Link Capabilities 2 */ 664120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 /* Supported Speed 2.5GT/s */ 66565a6d8ddSPeter Maydell #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 /* Supported Speed 5GT/s */ 66665a6d8ddSPeter Maydell #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 /* Supported Speed 8GT/s */ 66765a6d8ddSPeter Maydell #define PCI_EXP_LNKCAP2_SLS_16_0GB 0x00000010 /* Supported Speed 16GT/s */ 668f363d039SEric Auger #define PCI_EXP_LNKCAP2_SLS_32_0GB 0x00000020 /* Supported Speed 32GT/s */ 669120758fbSPaolo Bonzini #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 /* Crosslink supported */ 670412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ 67177d361b1SEric Auger #define PCI_EXP_LNKCTL2_TLS 0x000f 67277d361b1SEric Auger #define PCI_EXP_LNKCTL2_TLS_2_5GT 0x0001 /* Supported Speed 2.5GT/s */ 67377d361b1SEric Auger #define PCI_EXP_LNKCTL2_TLS_5_0GT 0x0002 /* Supported Speed 5GT/s */ 67477d361b1SEric Auger #define PCI_EXP_LNKCTL2_TLS_8_0GT 0x0003 /* Supported Speed 8GT/s */ 67577d361b1SEric Auger #define PCI_EXP_LNKCTL2_TLS_16_0GT 0x0004 /* Supported Speed 16GT/s */ 676f363d039SEric Auger #define PCI_EXP_LNKCTL2_TLS_32_0GT 0x0005 /* Supported Speed 32GT/s */ 677*50fd0c37SBharata B Rao #define PCI_EXP_LNKCTL2_ENTER_COMP 0x0010 /* Enter Compliance */ 678*50fd0c37SBharata B Rao #define PCI_EXP_LNKCTL2_TX_MARGIN 0x0380 /* Transmit Margin */ 679120758fbSPaolo Bonzini #define PCI_EXP_LNKSTA2 50 /* Link Status 2 */ 680d4083f50SAlexey Perevalov #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 52 /* v2 endpoints with link end here */ 681120758fbSPaolo Bonzini #define PCI_EXP_SLTCAP2 52 /* Slot Capabilities 2 */ 682412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL2 56 /* Slot Control 2 */ 683120758fbSPaolo Bonzini #define PCI_EXP_SLTSTA2 58 /* Slot Status 2 */ 684412a8245SMichael S. Tsirkin 685412a8245SMichael S. Tsirkin /* Extended Capabilities (PCI-X 2.0 and Express) */ 686412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 687412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 688412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 689412a8245SMichael S. Tsirkin 690120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 691120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 692120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 693120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 694120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 695120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 696120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 697120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 698120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 699120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 700120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */ 701120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 702120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 703120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 704120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 705120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 706120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 707120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 708120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 709120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */ 710120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */ 711120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */ 712120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */ 713120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */ 714120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */ 715120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 716120758fbSPaolo Bonzini #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 717ff804f15SCornelia Huck #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */ 7183a5eb5b4SPaolo Bonzini #define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */ 719bc204035SMarcelo Tosatti #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */ 720f363d039SEric Auger #define PCI_EXT_CAP_ID_DLF 0x25 /* Data Link Feature */ 721f363d039SEric Auger #define PCI_EXT_CAP_ID_PL_16GT 0x26 /* Physical Layer 16.0 GT/s */ 722f363d039SEric Auger #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PL_16GT 723120758fbSPaolo Bonzini 724120758fbSPaolo Bonzini #define PCI_EXT_CAP_DSN_SIZEOF 12 725120758fbSPaolo Bonzini #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 726412a8245SMichael S. Tsirkin 727412a8245SMichael S. Tsirkin /* Advanced Error Reporting */ 728412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ 729120758fbSPaolo Bonzini #define PCI_ERR_UNC_UND 0x00000001 /* Undefined */ 730412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ 731120758fbSPaolo Bonzini #define PCI_ERR_UNC_SURPDN 0x00000020 /* Surprise Down */ 732412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ 733412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ 734412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ 735412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ 736412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ 737412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ 738412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ 739412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ 740412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ 741120758fbSPaolo Bonzini #define PCI_ERR_UNC_ACSV 0x00200000 /* ACS Violation */ 742120758fbSPaolo Bonzini #define PCI_ERR_UNC_INTN 0x00400000 /* internal error */ 743120758fbSPaolo Bonzini #define PCI_ERR_UNC_MCBTLP 0x00800000 /* MC blocked TLP */ 744120758fbSPaolo Bonzini #define PCI_ERR_UNC_ATOMEG 0x01000000 /* Atomic egress blocked */ 745120758fbSPaolo Bonzini #define PCI_ERR_UNC_TLPPRE 0x02000000 /* TLP prefix blocked */ 746412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ 747412a8245SMichael S. Tsirkin /* Same bits as above */ 748412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ 749412a8245SMichael S. Tsirkin /* Same bits as above */ 750412a8245SMichael S. Tsirkin #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ 751412a8245SMichael S. Tsirkin #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ 752412a8245SMichael S. Tsirkin #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ 753412a8245SMichael S. Tsirkin #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ 754412a8245SMichael S. Tsirkin #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ 755412a8245SMichael S. Tsirkin #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ 756120758fbSPaolo Bonzini #define PCI_ERR_COR_ADV_NFAT 0x00002000 /* Advisory Non-Fatal */ 757120758fbSPaolo Bonzini #define PCI_ERR_COR_INTERNAL 0x00004000 /* Corrected Internal */ 758120758fbSPaolo Bonzini #define PCI_ERR_COR_LOG_OVER 0x00008000 /* Header Log Overflow */ 759412a8245SMichael S. Tsirkin #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ 760412a8245SMichael S. Tsirkin /* Same bits as above */ 761412a8245SMichael S. Tsirkin #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ 762412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ 763412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ 764412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ 765412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ 766412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ 767412a8245SMichael S. Tsirkin #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ 768412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ 769d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 /* Correctable Err Reporting Enable */ 770d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 /* Non-Fatal Err Reporting Enable */ 771d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 /* Fatal Err Reporting Enable */ 772412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_STATUS 48 773412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COR_RCV 0x00000001 /* ERR_COR Received */ 774d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 /* Multiple ERR_COR */ 775d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 /* ERR_FATAL/NONFATAL */ 776d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 /* Multiple FATAL/NONFATAL */ 777d4083f50SAlexey Perevalov #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 /* First UNC is Fatal */ 778412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 /* Non-Fatal Received */ 779412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 /* Fatal Received */ 780dd873966SEric Auger #define PCI_ERR_ROOT_AER_IRQ 0xf8000000 /* Advanced Error Interrupt Message Number */ 781412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_ERR_SRC 52 /* Error Source Identification */ 782412a8245SMichael S. Tsirkin 783412a8245SMichael S. Tsirkin /* Virtual Channel */ 784120758fbSPaolo Bonzini #define PCI_VC_PORT_CAP1 4 785120758fbSPaolo Bonzini #define PCI_VC_CAP1_EVCC 0x00000007 /* extended VC count */ 786120758fbSPaolo Bonzini #define PCI_VC_CAP1_LPEVCC 0x00000070 /* low prio extended VC count */ 787120758fbSPaolo Bonzini #define PCI_VC_CAP1_ARB_SIZE 0x00000c00 788120758fbSPaolo Bonzini #define PCI_VC_PORT_CAP2 8 789120758fbSPaolo Bonzini #define PCI_VC_CAP2_32_PHASE 0x00000002 790120758fbSPaolo Bonzini #define PCI_VC_CAP2_64_PHASE 0x00000004 791120758fbSPaolo Bonzini #define PCI_VC_CAP2_128_PHASE 0x00000008 792120758fbSPaolo Bonzini #define PCI_VC_CAP2_ARB_OFF 0xff000000 793412a8245SMichael S. Tsirkin #define PCI_VC_PORT_CTRL 12 794120758fbSPaolo Bonzini #define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001 795412a8245SMichael S. Tsirkin #define PCI_VC_PORT_STATUS 14 796120758fbSPaolo Bonzini #define PCI_VC_PORT_STATUS_TABLE 0x00000001 797412a8245SMichael S. Tsirkin #define PCI_VC_RES_CAP 16 798120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_32_PHASE 0x00000002 799120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_64_PHASE 0x00000004 800120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_128_PHASE 0x00000008 801120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010 802120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_256_PHASE 0x00000020 803120758fbSPaolo Bonzini #define PCI_VC_RES_CAP_ARB_OFF 0xff000000 804412a8245SMichael S. Tsirkin #define PCI_VC_RES_CTRL 20 805120758fbSPaolo Bonzini #define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000 806120758fbSPaolo Bonzini #define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000 807120758fbSPaolo Bonzini #define PCI_VC_RES_CTRL_ID 0x07000000 808120758fbSPaolo Bonzini #define PCI_VC_RES_CTRL_ENABLE 0x80000000 809412a8245SMichael S. Tsirkin #define PCI_VC_RES_STATUS 26 810120758fbSPaolo Bonzini #define PCI_VC_RES_STATUS_TABLE 0x00000001 811120758fbSPaolo Bonzini #define PCI_VC_RES_STATUS_NEGO 0x00000002 812120758fbSPaolo Bonzini #define PCI_CAP_VC_BASE_SIZEOF 0x10 813120758fbSPaolo Bonzini #define PCI_CAP_VC_PER_VC_SIZEOF 0x0C 814412a8245SMichael S. Tsirkin 815412a8245SMichael S. Tsirkin /* Power Budgeting */ 816412a8245SMichael S. Tsirkin #define PCI_PWR_DSR 4 /* Data Select Register */ 817412a8245SMichael S. Tsirkin #define PCI_PWR_DATA 8 /* Data Register */ 818412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ 819412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ 820412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ 821412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ 822412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ 823412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ 824412a8245SMichael S. Tsirkin #define PCI_PWR_CAP 12 /* Capability */ 825412a8245SMichael S. Tsirkin #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ 826120758fbSPaolo Bonzini #define PCI_EXT_CAP_PWR_SIZEOF 16 827120758fbSPaolo Bonzini 828120758fbSPaolo Bonzini /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */ 829120758fbSPaolo Bonzini #define PCI_VNDR_HEADER 4 /* Vendor-Specific Header */ 830120758fbSPaolo Bonzini #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) 831120758fbSPaolo Bonzini #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) 832120758fbSPaolo Bonzini #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) 833412a8245SMichael S. Tsirkin 834412a8245SMichael S. Tsirkin /* 835120758fbSPaolo Bonzini * HyperTransport sub capability types 836412a8245SMichael S. Tsirkin * 837412a8245SMichael S. Tsirkin * Unfortunately there are both 3 bit and 5 bit capability types defined 838412a8245SMichael S. Tsirkin * in the HT spec, catering for that is a little messy. You probably don't 839412a8245SMichael S. Tsirkin * want to use these directly, just use pci_find_ht_capability() and it 840412a8245SMichael S. Tsirkin * will do the right thing for you. 841412a8245SMichael S. Tsirkin */ 842412a8245SMichael S. Tsirkin #define HT_3BIT_CAP_MASK 0xE0 843412a8245SMichael S. Tsirkin #define HT_CAPTYPE_SLAVE 0x00 /* Slave/Primary link configuration */ 844412a8245SMichael S. Tsirkin #define HT_CAPTYPE_HOST 0x20 /* Host/Secondary link configuration */ 845412a8245SMichael S. Tsirkin 846412a8245SMichael S. Tsirkin #define HT_5BIT_CAP_MASK 0xF8 847412a8245SMichael S. Tsirkin #define HT_CAPTYPE_IRQ 0x80 /* IRQ Configuration */ 848412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_40 0xA0 /* 40 bit address remapping */ 849412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_64 0xA2 /* 64 bit address remapping */ 850412a8245SMichael S. Tsirkin #define HT_CAPTYPE_UNITID_CLUMP 0x90 /* Unit ID clumping */ 851412a8245SMichael S. Tsirkin #define HT_CAPTYPE_EXTCONF 0x98 /* Extended Configuration Space Access */ 852412a8245SMichael S. Tsirkin #define HT_CAPTYPE_MSI_MAPPING 0xA8 /* MSI Mapping Capability */ 853412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS 0x02 /* Offset to flags */ 854412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS_ENABLE 0x1 /* Mapping enable */ 855412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS_FIXED 0x2 /* Fixed mapping only */ 856412a8245SMichael S. Tsirkin #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL /* Fixed addr */ 857412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_LO 0x04 /* Offset to low addr bits */ 858412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_LO_MASK 0xFFF00000 /* Low address bit mask */ 859412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_HI 0x08 /* Offset to high addr bits */ 860412a8245SMichael S. Tsirkin #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 /* Direct routing configuration */ 861412a8245SMichael S. Tsirkin #define HT_CAPTYPE_VCSET 0xB8 /* Virtual Channel configuration */ 862412a8245SMichael S. Tsirkin #define HT_CAPTYPE_ERROR_RETRY 0xC0 /* Retry on error configuration */ 863120758fbSPaolo Bonzini #define HT_CAPTYPE_GEN3 0xD0 /* Generation 3 HyperTransport configuration */ 864120758fbSPaolo Bonzini #define HT_CAPTYPE_PM 0xE0 /* HyperTransport power management configuration */ 865120758fbSPaolo Bonzini #define HT_CAP_SIZEOF_LONG 28 /* slave & primary */ 866120758fbSPaolo Bonzini #define HT_CAP_SIZEOF_SHORT 24 /* host & secondary */ 867412a8245SMichael S. Tsirkin 868412a8245SMichael S. Tsirkin /* Alternative Routing-ID Interpretation */ 869412a8245SMichael S. Tsirkin #define PCI_ARI_CAP 0x04 /* ARI Capability Register */ 870412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_MFVC 0x0001 /* MFVC Function Groups Capability */ 871412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_ACS 0x0002 /* ACS Function Groups Capability */ 872412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) /* Next Function Number */ 873412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL 0x06 /* ARI Control Register */ 874412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_MFVC 0x0001 /* MFVC Function Groups Enable */ 875412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_ACS 0x0002 /* ACS Function Groups Enable */ 876412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) /* Function Group */ 877120758fbSPaolo Bonzini #define PCI_EXT_CAP_ARI_SIZEOF 8 878412a8245SMichael S. Tsirkin 879412a8245SMichael S. Tsirkin /* Address Translation Service */ 880412a8245SMichael S. Tsirkin #define PCI_ATS_CAP 0x04 /* ATS Capability Register */ 881412a8245SMichael S. Tsirkin #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) /* Invalidate Queue Depth */ 882412a8245SMichael S. Tsirkin #define PCI_ATS_MAX_QDEP 32 /* Max Invalidate Queue Depth */ 883d9cb4336SCornelia Huck #define PCI_ATS_CAP_PAGE_ALIGNED 0x0020 /* Page Aligned Request */ 884412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL 0x06 /* ATS Control Register */ 885412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL_ENABLE 0x8000 /* ATS Enable */ 886412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) /* Smallest Translation Unit */ 887412a8245SMichael S. Tsirkin #define PCI_ATS_MIN_STU 12 /* shift of minimum STU block */ 888120758fbSPaolo Bonzini #define PCI_EXT_CAP_ATS_SIZEOF 8 889120758fbSPaolo Bonzini 890120758fbSPaolo Bonzini /* Page Request Interface */ 891120758fbSPaolo Bonzini #define PCI_PRI_CTRL 0x04 /* PRI control register */ 892d9cb4336SCornelia Huck #define PCI_PRI_CTRL_ENABLE 0x0001 /* Enable */ 893d9cb4336SCornelia Huck #define PCI_PRI_CTRL_RESET 0x0002 /* Reset */ 894120758fbSPaolo Bonzini #define PCI_PRI_STATUS 0x06 /* PRI status register */ 895d9cb4336SCornelia Huck #define PCI_PRI_STATUS_RF 0x0001 /* Response Failure */ 896d9cb4336SCornelia Huck #define PCI_PRI_STATUS_UPRGI 0x0002 /* Unexpected PRG index */ 897d9cb4336SCornelia Huck #define PCI_PRI_STATUS_STOPPED 0x0100 /* PRI Stopped */ 898d9cb4336SCornelia Huck #define PCI_PRI_STATUS_PASID 0x8000 /* PRG Response PASID Required */ 899120758fbSPaolo Bonzini #define PCI_PRI_MAX_REQ 0x08 /* PRI max reqs supported */ 900120758fbSPaolo Bonzini #define PCI_PRI_ALLOC_REQ 0x0c /* PRI max reqs allowed */ 901120758fbSPaolo Bonzini #define PCI_EXT_CAP_PRI_SIZEOF 16 902120758fbSPaolo Bonzini 903120758fbSPaolo Bonzini /* Process Address Space ID */ 904120758fbSPaolo Bonzini #define PCI_PASID_CAP 0x04 /* PASID feature register */ 905120758fbSPaolo Bonzini #define PCI_PASID_CAP_EXEC 0x02 /* Exec permissions Supported */ 906120758fbSPaolo Bonzini #define PCI_PASID_CAP_PRIV 0x04 /* Privilege Mode Supported */ 907120758fbSPaolo Bonzini #define PCI_PASID_CTRL 0x06 /* PASID control register */ 908120758fbSPaolo Bonzini #define PCI_PASID_CTRL_ENABLE 0x01 /* Enable bit */ 909120758fbSPaolo Bonzini #define PCI_PASID_CTRL_EXEC 0x02 /* Exec permissions Enable */ 910120758fbSPaolo Bonzini #define PCI_PASID_CTRL_PRIV 0x04 /* Privilege Mode Enable */ 911120758fbSPaolo Bonzini #define PCI_EXT_CAP_PASID_SIZEOF 8 912412a8245SMichael S. Tsirkin 913412a8245SMichael S. Tsirkin /* Single Root I/O Virtualization */ 914412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */ 915d9cb4336SCornelia Huck #define PCI_SRIOV_CAP_VFM 0x00000001 /* VF Migration Capable */ 916412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) /* Interrupt Message Number */ 917412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */ 918d9cb4336SCornelia Huck #define PCI_SRIOV_CTRL_VFE 0x0001 /* VF Enable */ 919d9cb4336SCornelia Huck #define PCI_SRIOV_CTRL_VFM 0x0002 /* VF Migration Enable */ 920d9cb4336SCornelia Huck #define PCI_SRIOV_CTRL_INTR 0x0004 /* VF Migration Interrupt Enable */ 921d9cb4336SCornelia Huck #define PCI_SRIOV_CTRL_MSE 0x0008 /* VF Memory Space Enable */ 922d9cb4336SCornelia Huck #define PCI_SRIOV_CTRL_ARI 0x0010 /* ARI Capable Hierarchy */ 923412a8245SMichael S. Tsirkin #define PCI_SRIOV_STATUS 0x0a /* SR-IOV Status */ 924d9cb4336SCornelia Huck #define PCI_SRIOV_STATUS_VFM 0x0001 /* VF Migration Status */ 925412a8245SMichael S. Tsirkin #define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */ 926412a8245SMichael S. Tsirkin #define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */ 927412a8245SMichael S. Tsirkin #define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */ 928412a8245SMichael S. Tsirkin #define PCI_SRIOV_FUNC_LINK 0x12 /* Function Dependency Link */ 929412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */ 930412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */ 931412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */ 932412a8245SMichael S. Tsirkin #define PCI_SRIOV_SUP_PGSIZE 0x1c /* Supported Page Sizes */ 933412a8245SMichael S. Tsirkin #define PCI_SRIOV_SYS_PGSIZE 0x20 /* System Page Size */ 934412a8245SMichael S. Tsirkin #define PCI_SRIOV_BAR 0x24 /* VF BAR0 */ 935412a8245SMichael S. Tsirkin #define PCI_SRIOV_NUM_BARS 6 /* Number of VF BARs */ 936412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM 0x3c /* VF Migration State Array Offset*/ 937412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) /* State BIR */ 938412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) /* State Offset */ 939412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_UA 0x0 /* Inactive.Unavailable */ 940412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_MI 0x1 /* Dormant.MigrateIn */ 941412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_MO 0x2 /* Active.MigrateOut */ 942412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_AV 0x3 /* Active.Available */ 943120758fbSPaolo Bonzini #define PCI_EXT_CAP_SRIOV_SIZEOF 64 944412a8245SMichael S. Tsirkin 945412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_SNOOP_LAT 0x4 946412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 947412a8245SMichael S. Tsirkin #define PCI_LTR_VALUE_MASK 0x000003ff 948412a8245SMichael S. Tsirkin #define PCI_LTR_SCALE_MASK 0x00001c00 949412a8245SMichael S. Tsirkin #define PCI_LTR_SCALE_SHIFT 10 950120758fbSPaolo Bonzini #define PCI_EXT_CAP_LTR_SIZEOF 8 951412a8245SMichael S. Tsirkin 952412a8245SMichael S. Tsirkin /* Access Control Service */ 953412a8245SMichael S. Tsirkin #define PCI_ACS_CAP 0x04 /* ACS Capability Register */ 954d9cb4336SCornelia Huck #define PCI_ACS_SV 0x0001 /* Source Validation */ 955d9cb4336SCornelia Huck #define PCI_ACS_TB 0x0002 /* Translation Blocking */ 956d9cb4336SCornelia Huck #define PCI_ACS_RR 0x0004 /* P2P Request Redirect */ 957d9cb4336SCornelia Huck #define PCI_ACS_CR 0x0008 /* P2P Completion Redirect */ 958d9cb4336SCornelia Huck #define PCI_ACS_UF 0x0010 /* Upstream Forwarding */ 959d9cb4336SCornelia Huck #define PCI_ACS_EC 0x0020 /* P2P Egress Control */ 960d9cb4336SCornelia Huck #define PCI_ACS_DT 0x0040 /* Direct Translated P2P */ 961120758fbSPaolo Bonzini #define PCI_ACS_EGRESS_BITS 0x05 /* ACS Egress Control Vector Size */ 962412a8245SMichael S. Tsirkin #define PCI_ACS_CTRL 0x06 /* ACS Control Register */ 963412a8245SMichael S. Tsirkin #define PCI_ACS_EGRESS_CTL_V 0x08 /* ACS Egress Control Vector */ 964412a8245SMichael S. Tsirkin 965120758fbSPaolo Bonzini #define PCI_VSEC_HDR 4 /* extended cap - vendor-specific */ 966120758fbSPaolo Bonzini #define PCI_VSEC_HDR_LEN_SHIFT 20 /* shift for length field */ 967120758fbSPaolo Bonzini 968120758fbSPaolo Bonzini /* SATA capability */ 969120758fbSPaolo Bonzini #define PCI_SATA_REGS 4 /* SATA REGs specifier */ 970120758fbSPaolo Bonzini #define PCI_SATA_REGS_MASK 0xF /* location - BAR#/inline */ 971120758fbSPaolo Bonzini #define PCI_SATA_REGS_INLINE 0xF /* REGS in config space */ 972120758fbSPaolo Bonzini #define PCI_SATA_SIZEOF_SHORT 8 973120758fbSPaolo Bonzini #define PCI_SATA_SIZEOF_LONG 16 974120758fbSPaolo Bonzini 975120758fbSPaolo Bonzini /* Resizable BARs */ 976dd873966SEric Auger #define PCI_REBAR_CAP 4 /* capability register */ 977dd873966SEric Auger #define PCI_REBAR_CAP_SIZES 0x00FFFFF0 /* supported BAR sizes */ 978120758fbSPaolo Bonzini #define PCI_REBAR_CTRL 8 /* control register */ 979dd873966SEric Auger #define PCI_REBAR_CTRL_BAR_IDX 0x00000007 /* BAR index */ 980dd873966SEric Auger #define PCI_REBAR_CTRL_NBAR_MASK 0x000000E0 /* # of resizable BARs */ 981dd873966SEric Auger #define PCI_REBAR_CTRL_NBAR_SHIFT 5 /* shift for # of BARs */ 982dd873966SEric Auger #define PCI_REBAR_CTRL_BAR_SIZE 0x00001F00 /* BAR size */ 983d36f7de8SCornelia Huck #define PCI_REBAR_CTRL_BAR_SHIFT 8 /* shift for BAR size */ 984120758fbSPaolo Bonzini 985120758fbSPaolo Bonzini /* Dynamic Power Allocation */ 986120758fbSPaolo Bonzini #define PCI_DPA_CAP 4 /* capability register */ 987120758fbSPaolo Bonzini #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F /* # substates - 1 */ 988120758fbSPaolo Bonzini #define PCI_DPA_BASE_SIZEOF 16 /* size with 0 substates */ 989120758fbSPaolo Bonzini 990120758fbSPaolo Bonzini /* TPH Requester */ 991120758fbSPaolo Bonzini #define PCI_TPH_CAP 4 /* capability register */ 992120758fbSPaolo Bonzini #define PCI_TPH_CAP_LOC_MASK 0x600 /* location mask */ 993120758fbSPaolo Bonzini #define PCI_TPH_LOC_NONE 0x000 /* no location */ 994120758fbSPaolo Bonzini #define PCI_TPH_LOC_CAP 0x200 /* in capability */ 995120758fbSPaolo Bonzini #define PCI_TPH_LOC_MSIX 0x400 /* in MSI-X */ 996120758fbSPaolo Bonzini #define PCI_TPH_CAP_ST_MASK 0x07FF0000 /* st table mask */ 997120758fbSPaolo Bonzini #define PCI_TPH_CAP_ST_SHIFT 16 /* st table shift */ 998120758fbSPaolo Bonzini #define PCI_TPH_BASE_SIZEOF 12 /* size with no st table */ 999120758fbSPaolo Bonzini 1000ff804f15SCornelia Huck /* Downstream Port Containment */ 1001ff804f15SCornelia Huck #define PCI_EXP_DPC_CAP 4 /* DPC Capability */ 10029f2d175dSPaolo Bonzini #define PCI_EXP_DPC_IRQ 0x001F /* Interrupt Message Number */ 10039f2d175dSPaolo Bonzini #define PCI_EXP_DPC_CAP_RP_EXT 0x0020 /* Root Port Extensions */ 10049f2d175dSPaolo Bonzini #define PCI_EXP_DPC_CAP_POISONED_TLP 0x0040 /* Poisoned TLP Egress Blocking Supported */ 10059f2d175dSPaolo Bonzini #define PCI_EXP_DPC_CAP_SW_TRIGGER 0x0080 /* Software Triggering Supported */ 10069f2d175dSPaolo Bonzini #define PCI_EXP_DPC_RP_PIO_LOG_SIZE 0x0F00 /* RP PIO Log Size */ 1007ff804f15SCornelia Huck #define PCI_EXP_DPC_CAP_DL_ACTIVE 0x1000 /* ERR_COR signal on DL_Active supported */ 1008ff804f15SCornelia Huck 1009ff804f15SCornelia Huck #define PCI_EXP_DPC_CTL 6 /* DPC control */ 101077d361b1SEric Auger #define PCI_EXP_DPC_CTL_EN_FATAL 0x0001 /* Enable trigger on ERR_FATAL message */ 10119f2d175dSPaolo Bonzini #define PCI_EXP_DPC_CTL_EN_NONFATAL 0x0002 /* Enable trigger on ERR_NONFATAL message */ 10129f2d175dSPaolo Bonzini #define PCI_EXP_DPC_CTL_INT_EN 0x0008 /* DPC Interrupt Enable */ 1013ff804f15SCornelia Huck 1014ff804f15SCornelia Huck #define PCI_EXP_DPC_STATUS 8 /* DPC Status */ 10159f2d175dSPaolo Bonzini #define PCI_EXP_DPC_STATUS_TRIGGER 0x0001 /* Trigger Status */ 10169f2d175dSPaolo Bonzini #define PCI_EXP_DPC_STATUS_TRIGGER_RSN 0x0006 /* Trigger Reason */ 10179f2d175dSPaolo Bonzini #define PCI_EXP_DPC_STATUS_INTERRUPT 0x0008 /* Interrupt Status */ 10189f2d175dSPaolo Bonzini #define PCI_EXP_DPC_RP_BUSY 0x0010 /* Root Port Busy */ 10199f2d175dSPaolo Bonzini #define PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT 0x0060 /* Trig Reason Extension */ 1020ff804f15SCornelia Huck 1021ff804f15SCornelia Huck #define PCI_EXP_DPC_SOURCE_ID 10 /* DPC Source Identifier */ 1022ff804f15SCornelia Huck 1023d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_STATUS 0x0C /* RP PIO Status */ 10249f2d175dSPaolo Bonzini #define PCI_EXP_DPC_RP_PIO_MASK 0x10 /* RP PIO Mask */ 1025d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_SEVERITY 0x14 /* RP PIO Severity */ 1026d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_SYSERROR 0x18 /* RP PIO SysError */ 1027d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_EXCEPTION 0x1C /* RP PIO Exception */ 1028d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_HEADER_LOG 0x20 /* RP PIO Header Log */ 1029d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG 0x30 /* RP PIO ImpSpec Log */ 1030d4083f50SAlexey Perevalov #define PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG 0x34 /* RP PIO TLP Prefix Log */ 1031d4083f50SAlexey Perevalov 1032bc204035SMarcelo Tosatti /* Precision Time Measurement */ 1033bc204035SMarcelo Tosatti #define PCI_PTM_CAP 0x04 /* PTM Capability */ 1034bc204035SMarcelo Tosatti #define PCI_PTM_CAP_REQ 0x00000001 /* Requester capable */ 1035bc204035SMarcelo Tosatti #define PCI_PTM_CAP_ROOT 0x00000004 /* Root capable */ 1036bc204035SMarcelo Tosatti #define PCI_PTM_GRANULARITY_MASK 0x0000FF00 /* Clock granularity */ 1037bc204035SMarcelo Tosatti #define PCI_PTM_CTRL 0x08 /* PTM Control */ 1038bc204035SMarcelo Tosatti #define PCI_PTM_CTRL_ENABLE 0x00000001 /* PTM enable */ 1039bc204035SMarcelo Tosatti #define PCI_PTM_CTRL_ROOT 0x00000002 /* Root select */ 1040bc204035SMarcelo Tosatti 1041dd873966SEric Auger /* ASPM L1 PM Substates */ 1042dd873966SEric Auger #define PCI_L1SS_CAP 0x04 /* Capabilities Register */ 1043dd873966SEric Auger #define PCI_L1SS_CAP_PCIPM_L1_2 0x00000001 /* PCI-PM L1.2 Supported */ 1044dd873966SEric Auger #define PCI_L1SS_CAP_PCIPM_L1_1 0x00000002 /* PCI-PM L1.1 Supported */ 1045dd873966SEric Auger #define PCI_L1SS_CAP_ASPM_L1_2 0x00000004 /* ASPM L1.2 Supported */ 1046dd873966SEric Auger #define PCI_L1SS_CAP_ASPM_L1_1 0x00000008 /* ASPM L1.1 Supported */ 1047dd873966SEric Auger #define PCI_L1SS_CAP_L1_PM_SS 0x00000010 /* L1 PM Substates Supported */ 1048dd873966SEric Auger #define PCI_L1SS_CAP_CM_RESTORE_TIME 0x0000ff00 /* Port Common_Mode_Restore_Time */ 1049dd873966SEric Auger #define PCI_L1SS_CAP_P_PWR_ON_SCALE 0x00030000 /* Port T_POWER_ON scale */ 1050dd873966SEric Auger #define PCI_L1SS_CAP_P_PWR_ON_VALUE 0x00f80000 /* Port T_POWER_ON value */ 1051dd873966SEric Auger #define PCI_L1SS_CTL1 0x08 /* Control 1 Register */ 1052dd873966SEric Auger #define PCI_L1SS_CTL1_PCIPM_L1_2 0x00000001 /* PCI-PM L1.2 Enable */ 1053dd873966SEric Auger #define PCI_L1SS_CTL1_PCIPM_L1_1 0x00000002 /* PCI-PM L1.1 Enable */ 1054dd873966SEric Auger #define PCI_L1SS_CTL1_ASPM_L1_2 0x00000004 /* ASPM L1.2 Enable */ 1055dd873966SEric Auger #define PCI_L1SS_CTL1_ASPM_L1_1 0x00000008 /* ASPM L1.1 Enable */ 1056dd873966SEric Auger #define PCI_L1SS_CTL1_L1SS_MASK 0x0000000f 1057dd873966SEric Auger #define PCI_L1SS_CTL1_CM_RESTORE_TIME 0x0000ff00 /* Common_Mode_Restore_Time */ 1058dd873966SEric Auger #define PCI_L1SS_CTL1_LTR_L12_TH_VALUE 0x03ff0000 /* LTR_L1.2_THRESHOLD_Value */ 1059dd873966SEric Auger #define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000 /* LTR_L1.2_THRESHOLD_Scale */ 1060dd873966SEric Auger #define PCI_L1SS_CTL2 0x0c /* Control 2 Register */ 10613a5eb5b4SPaolo Bonzini 1062f363d039SEric Auger /* Data Link Feature */ 1063f363d039SEric Auger #define PCI_DLF_CAP 0x04 /* Capabilities Register */ 1064f363d039SEric Auger #define PCI_DLF_EXCHANGE_ENABLE 0x80000000 /* Data Link Feature Exchange Enable */ 1065f363d039SEric Auger 1066f363d039SEric Auger /* Physical Layer 16.0 GT/s */ 1067f363d039SEric Auger #define PCI_PL_16GT_LE_CTRL 0x20 /* Lane Equalization Control Register */ 1068f363d039SEric Auger #define PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK 0x0000000F 1069f363d039SEric Auger #define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK 0x000000F0 1070f363d039SEric Auger #define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT 4 1071f363d039SEric Auger 1072412a8245SMichael S. Tsirkin #endif /* LINUX_PCI_REGS_H */ 1073