1*412a8245SMichael S. Tsirkin /* 2*412a8245SMichael S. Tsirkin * pci_regs.h 3*412a8245SMichael S. Tsirkin * 4*412a8245SMichael S. Tsirkin * PCI standard defines 5*412a8245SMichael S. Tsirkin * Copyright 1994, Drew Eckhardt 6*412a8245SMichael S. Tsirkin * Copyright 1997--1999 Martin Mares <mj@ucw.cz> 7*412a8245SMichael S. Tsirkin * 8*412a8245SMichael S. Tsirkin * For more information, please consult the following manuals (look at 9*412a8245SMichael S. Tsirkin * http://www.pcisig.com/ for how to get them): 10*412a8245SMichael S. Tsirkin * 11*412a8245SMichael S. Tsirkin * PCI BIOS Specification 12*412a8245SMichael S. Tsirkin * PCI Local Bus Specification 13*412a8245SMichael S. Tsirkin * PCI to PCI Bridge Specification 14*412a8245SMichael S. Tsirkin * PCI System Design Guide 15*412a8245SMichael S. Tsirkin * 16*412a8245SMichael S. Tsirkin * For hypertransport information, please consult the following manuals 17*412a8245SMichael S. Tsirkin * from http://www.hypertransport.org 18*412a8245SMichael S. Tsirkin * 19*412a8245SMichael S. Tsirkin * The Hypertransport I/O Link Specification 20*412a8245SMichael S. Tsirkin */ 21*412a8245SMichael S. Tsirkin 22*412a8245SMichael S. Tsirkin #ifndef LINUX_PCI_REGS_H 23*412a8245SMichael S. Tsirkin #define LINUX_PCI_REGS_H 24*412a8245SMichael S. Tsirkin 25*412a8245SMichael S. Tsirkin /* 26*412a8245SMichael S. Tsirkin * Under PCI, each device has 256 bytes of configuration address space, 27*412a8245SMichael S. Tsirkin * of which the first 64 bytes are standardized as follows: 28*412a8245SMichael S. Tsirkin */ 29*412a8245SMichael S. Tsirkin #define PCI_VENDOR_ID 0x00 /* 16 bits */ 30*412a8245SMichael S. Tsirkin #define PCI_DEVICE_ID 0x02 /* 16 bits */ 31*412a8245SMichael S. Tsirkin #define PCI_COMMAND 0x04 /* 16 bits */ 32*412a8245SMichael S. Tsirkin #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 33*412a8245SMichael S. Tsirkin #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 34*412a8245SMichael S. Tsirkin #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 35*412a8245SMichael S. Tsirkin #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 36*412a8245SMichael S. Tsirkin #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 37*412a8245SMichael S. Tsirkin #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 38*412a8245SMichael S. Tsirkin #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 39*412a8245SMichael S. Tsirkin #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 40*412a8245SMichael S. Tsirkin #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 41*412a8245SMichael S. Tsirkin #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 42*412a8245SMichael S. Tsirkin #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ 43*412a8245SMichael S. Tsirkin 44*412a8245SMichael S. Tsirkin #define PCI_STATUS 0x06 /* 16 bits */ 45*412a8245SMichael S. Tsirkin #define PCI_STATUS_INTERRUPT 0x08 /* Interrupt status */ 46*412a8245SMichael S. Tsirkin #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 47*412a8245SMichael S. Tsirkin #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 48*412a8245SMichael S. Tsirkin #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 49*412a8245SMichael S. Tsirkin #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 50*412a8245SMichael S. Tsirkin #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 51*412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 52*412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_FAST 0x000 53*412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_MEDIUM 0x200 54*412a8245SMichael S. Tsirkin #define PCI_STATUS_DEVSEL_SLOW 0x400 55*412a8245SMichael S. Tsirkin #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 56*412a8245SMichael S. Tsirkin #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 57*412a8245SMichael S. Tsirkin #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 58*412a8245SMichael S. Tsirkin #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 59*412a8245SMichael S. Tsirkin #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 60*412a8245SMichael S. Tsirkin 61*412a8245SMichael S. Tsirkin #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ 62*412a8245SMichael S. Tsirkin #define PCI_REVISION_ID 0x08 /* Revision ID */ 63*412a8245SMichael S. Tsirkin #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 64*412a8245SMichael S. Tsirkin #define PCI_CLASS_DEVICE 0x0a /* Device class */ 65*412a8245SMichael S. Tsirkin 66*412a8245SMichael S. Tsirkin #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 67*412a8245SMichael S. Tsirkin #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 68*412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 69*412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_NORMAL 0 70*412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_BRIDGE 1 71*412a8245SMichael S. Tsirkin #define PCI_HEADER_TYPE_CARDBUS 2 72*412a8245SMichael S. Tsirkin 73*412a8245SMichael S. Tsirkin #define PCI_BIST 0x0f /* 8 bits */ 74*412a8245SMichael S. Tsirkin #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 75*412a8245SMichael S. Tsirkin #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 76*412a8245SMichael S. Tsirkin #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 77*412a8245SMichael S. Tsirkin 78*412a8245SMichael S. Tsirkin /* 79*412a8245SMichael S. Tsirkin * Base addresses specify locations in memory or I/O space. 80*412a8245SMichael S. Tsirkin * Decoded size can be determined by writing a value of 81*412a8245SMichael S. Tsirkin * 0xffffffff to the register, and reading it back. Only 82*412a8245SMichael S. Tsirkin * 1 bits are decoded. 83*412a8245SMichael S. Tsirkin */ 84*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 85*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 86*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 87*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 88*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 89*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 90*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 91*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE_IO 0x01 92*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 93*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 94*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 95*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 96*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 97*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 98*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) 99*412a8245SMichael S. Tsirkin #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) 100*412a8245SMichael S. Tsirkin /* bit 1 is reserved if address_space = 1 */ 101*412a8245SMichael S. Tsirkin 102*412a8245SMichael S. Tsirkin /* Header type 0 (normal devices) */ 103*412a8245SMichael S. Tsirkin #define PCI_CARDBUS_CIS 0x28 104*412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 105*412a8245SMichael S. Tsirkin #define PCI_SUBSYSTEM_ID 0x2e 106*412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 107*412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS_ENABLE 0x01 108*412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) 109*412a8245SMichael S. Tsirkin 110*412a8245SMichael S. Tsirkin #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 111*412a8245SMichael S. Tsirkin 112*412a8245SMichael S. Tsirkin /* 0x35-0x3b are reserved */ 113*412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 114*412a8245SMichael S. Tsirkin #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 115*412a8245SMichael S. Tsirkin #define PCI_MIN_GNT 0x3e /* 8 bits */ 116*412a8245SMichael S. Tsirkin #define PCI_MAX_LAT 0x3f /* 8 bits */ 117*412a8245SMichael S. Tsirkin 118*412a8245SMichael S. Tsirkin /* Header type 1 (PCI-to-PCI bridges) */ 119*412a8245SMichael S. Tsirkin #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 120*412a8245SMichael S. Tsirkin #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 121*412a8245SMichael S. Tsirkin #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 122*412a8245SMichael S. Tsirkin #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 123*412a8245SMichael S. Tsirkin #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 124*412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT 0x1d 125*412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ 126*412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_16 0x00 127*412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_TYPE_32 0x01 128*412a8245SMichael S. Tsirkin #define PCI_IO_RANGE_MASK (~0x0fUL) 129*412a8245SMichael S. Tsirkin #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 130*412a8245SMichael S. Tsirkin #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 131*412a8245SMichael S. Tsirkin #define PCI_MEMORY_LIMIT 0x22 132*412a8245SMichael S. Tsirkin #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL 133*412a8245SMichael S. Tsirkin #define PCI_MEMORY_RANGE_MASK (~0x0fUL) 134*412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 135*412a8245SMichael S. Tsirkin #define PCI_PREF_MEMORY_LIMIT 0x26 136*412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL 137*412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_32 0x00 138*412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_TYPE_64 0x01 139*412a8245SMichael S. Tsirkin #define PCI_PREF_RANGE_MASK (~0x0fUL) 140*412a8245SMichael S. Tsirkin #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 141*412a8245SMichael S. Tsirkin #define PCI_PREF_LIMIT_UPPER32 0x2c 142*412a8245SMichael S. Tsirkin #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 143*412a8245SMichael S. Tsirkin #define PCI_IO_LIMIT_UPPER16 0x32 144*412a8245SMichael S. Tsirkin /* 0x34 same as for htype 0 */ 145*412a8245SMichael S. Tsirkin /* 0x35-0x3b is reserved */ 146*412a8245SMichael S. Tsirkin #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 147*412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */ 148*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CONTROL 0x3e 149*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 150*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 151*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_ISA 0x04 /* Enable ISA mode */ 152*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 153*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 154*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 155*412a8245SMichael S. Tsirkin #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 156*412a8245SMichael S. Tsirkin 157*412a8245SMichael S. Tsirkin /* Header type 2 (CardBus bridges) */ 158*412a8245SMichael S. Tsirkin #define PCI_CB_CAPABILITY_LIST 0x14 159*412a8245SMichael S. Tsirkin /* 0x15 reserved */ 160*412a8245SMichael S. Tsirkin #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 161*412a8245SMichael S. Tsirkin #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 162*412a8245SMichael S. Tsirkin #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 163*412a8245SMichael S. Tsirkin #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 164*412a8245SMichael S. Tsirkin #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 165*412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_0 0x1c 166*412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_0 0x20 167*412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_BASE_1 0x24 168*412a8245SMichael S. Tsirkin #define PCI_CB_MEMORY_LIMIT_1 0x28 169*412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0 0x2c 170*412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_0_HI 0x2e 171*412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0 0x30 172*412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_0_HI 0x32 173*412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1 0x34 174*412a8245SMichael S. Tsirkin #define PCI_CB_IO_BASE_1_HI 0x36 175*412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1 0x38 176*412a8245SMichael S. Tsirkin #define PCI_CB_IO_LIMIT_1_HI 0x3a 177*412a8245SMichael S. Tsirkin #define PCI_CB_IO_RANGE_MASK (~0x03UL) 178*412a8245SMichael S. Tsirkin /* 0x3c-0x3d are same as for htype 0 */ 179*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CONTROL 0x3e 180*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 181*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_SERR 0x02 182*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_ISA 0x04 183*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_VGA 0x08 184*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 185*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 186*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 187*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 188*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 189*412a8245SMichael S. Tsirkin #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 190*412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 191*412a8245SMichael S. Tsirkin #define PCI_CB_SUBSYSTEM_ID 0x42 192*412a8245SMichael S. Tsirkin #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 193*412a8245SMichael S. Tsirkin /* 0x48-0x7f reserved */ 194*412a8245SMichael S. Tsirkin 195*412a8245SMichael S. Tsirkin /* Capability lists */ 196*412a8245SMichael S. Tsirkin 197*412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_ID 0 /* Capability ID */ 198*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_PM 0x01 /* Power Management */ 199*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 200*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 201*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 202*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 203*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 204*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ 205*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_HT 0x08 /* HyperTransport */ 206*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_VNDR 0x09 /* Vendor specific */ 207*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_DBG 0x0A /* Debug port */ 208*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */ 209*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ 210*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */ 211*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */ 212*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 213*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ 214*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_SATA 0x12 /* Serial ATA */ 215*412a8245SMichael S. Tsirkin #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */ 216*412a8245SMichael S. Tsirkin #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 217*412a8245SMichael S. Tsirkin #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 218*412a8245SMichael S. Tsirkin #define PCI_CAP_SIZEOF 4 219*412a8245SMichael S. Tsirkin 220*412a8245SMichael S. Tsirkin /* Power Management Registers */ 221*412a8245SMichael S. Tsirkin 222*412a8245SMichael S. Tsirkin #define PCI_PM_PMC 2 /* PM Capabilities Register */ 223*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 224*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 225*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ 226*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 227*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxiliary power support mask */ 228*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 229*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 230*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 231*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ 232*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ 233*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ 234*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ 235*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ 236*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ 237*412a8245SMichael S. Tsirkin #define PCI_PM_CAP_PME_SHIFT 11 /* Start of the PME Mask in PMC */ 238*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL 4 /* PM control and status register */ 239*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 240*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 /* No reset for D3hot->D0 */ 241*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 242*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 243*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 244*412a8245SMichael S. Tsirkin #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 245*412a8245SMichael S. Tsirkin #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 246*412a8245SMichael S. Tsirkin #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 247*412a8245SMichael S. Tsirkin #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 248*412a8245SMichael S. Tsirkin #define PCI_PM_DATA_REGISTER 7 /* (??) */ 249*412a8245SMichael S. Tsirkin #define PCI_PM_SIZEOF 8 250*412a8245SMichael S. Tsirkin 251*412a8245SMichael S. Tsirkin /* AGP registers */ 252*412a8245SMichael S. Tsirkin 253*412a8245SMichael S. Tsirkin #define PCI_AGP_VERSION 2 /* BCD version number */ 254*412a8245SMichael S. Tsirkin #define PCI_AGP_RFU 3 /* Rest of capability flags */ 255*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS 4 /* Status register */ 256*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 257*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 258*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 259*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 260*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 261*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 262*412a8245SMichael S. Tsirkin #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 263*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND 8 /* Control register */ 264*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 265*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 266*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 267*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 268*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 269*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 270*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ 271*412a8245SMichael S. Tsirkin #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ 272*412a8245SMichael S. Tsirkin #define PCI_AGP_SIZEOF 12 273*412a8245SMichael S. Tsirkin 274*412a8245SMichael S. Tsirkin /* Vital Product Data */ 275*412a8245SMichael S. Tsirkin 276*412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ 277*412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ 278*412a8245SMichael S. Tsirkin #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ 279*412a8245SMichael S. Tsirkin #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ 280*412a8245SMichael S. Tsirkin 281*412a8245SMichael S. Tsirkin /* Slot Identification */ 282*412a8245SMichael S. Tsirkin 283*412a8245SMichael S. Tsirkin #define PCI_SID_ESR 2 /* Expansion Slot Register */ 284*412a8245SMichael S. Tsirkin #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 285*412a8245SMichael S. Tsirkin #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 286*412a8245SMichael S. Tsirkin #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 287*412a8245SMichael S. Tsirkin 288*412a8245SMichael S. Tsirkin /* Message Signalled Interrupts registers */ 289*412a8245SMichael S. Tsirkin 290*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS 2 /* Various flags */ 291*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 292*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 293*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 294*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 295*412a8245SMichael S. Tsirkin #define PCI_MSI_FLAGS_MASKBIT 0x100 /* 64-bit mask bits allowed */ 296*412a8245SMichael S. Tsirkin #define PCI_MSI_RFU 3 /* Rest of capability flags */ 297*412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 298*412a8245SMichael S. Tsirkin #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 299*412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 300*412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_32 12 /* Mask bits register for 32-bit devices */ 301*412a8245SMichael S. Tsirkin #define PCI_MSI_PENDING_32 16 /* Pending bits register for 32-bit devices */ 302*412a8245SMichael S. Tsirkin #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 303*412a8245SMichael S. Tsirkin #define PCI_MSI_MASK_64 16 /* Mask bits register for 64-bit devices */ 304*412a8245SMichael S. Tsirkin #define PCI_MSI_PENDING_64 20 /* Pending bits register for 32-bit devices */ 305*412a8245SMichael S. Tsirkin 306*412a8245SMichael S. Tsirkin /* MSI-X registers */ 307*412a8245SMichael S. Tsirkin #define PCI_MSIX_FLAGS 2 308*412a8245SMichael S. Tsirkin #define PCI_MSIX_FLAGS_QSIZE 0x7FF 309*412a8245SMichael S. Tsirkin #define PCI_MSIX_FLAGS_ENABLE (1 << 15) 310*412a8245SMichael S. Tsirkin #define PCI_MSIX_FLAGS_MASKALL (1 << 14) 311*412a8245SMichael S. Tsirkin #define PCI_MSIX_TABLE 4 312*412a8245SMichael S. Tsirkin #define PCI_MSIX_PBA 8 313*412a8245SMichael S. Tsirkin #define PCI_MSIX_FLAGS_BIRMASK (7 << 0) 314*412a8245SMichael S. Tsirkin 315*412a8245SMichael S. Tsirkin /* MSI-X entry's format */ 316*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_SIZE 16 317*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_LOWER_ADDR 0 318*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_UPPER_ADDR 4 319*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_DATA 8 320*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 321*412a8245SMichael S. Tsirkin #define PCI_MSIX_ENTRY_CTRL_MASKBIT 1 322*412a8245SMichael S. Tsirkin 323*412a8245SMichael S. Tsirkin /* CompactPCI Hotswap Register */ 324*412a8245SMichael S. Tsirkin 325*412a8245SMichael S. Tsirkin #define PCI_CHSWP_CSR 2 /* Control and Status Register */ 326*412a8245SMichael S. Tsirkin #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ 327*412a8245SMichael S. Tsirkin #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ 328*412a8245SMichael S. Tsirkin #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ 329*412a8245SMichael S. Tsirkin #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ 330*412a8245SMichael S. Tsirkin #define PCI_CHSWP_PI 0x30 /* Programming Interface */ 331*412a8245SMichael S. Tsirkin #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ 332*412a8245SMichael S. Tsirkin #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ 333*412a8245SMichael S. Tsirkin 334*412a8245SMichael S. Tsirkin /* PCI Advanced Feature registers */ 335*412a8245SMichael S. Tsirkin 336*412a8245SMichael S. Tsirkin #define PCI_AF_LENGTH 2 337*412a8245SMichael S. Tsirkin #define PCI_AF_CAP 3 338*412a8245SMichael S. Tsirkin #define PCI_AF_CAP_TP 0x01 339*412a8245SMichael S. Tsirkin #define PCI_AF_CAP_FLR 0x02 340*412a8245SMichael S. Tsirkin #define PCI_AF_CTRL 4 341*412a8245SMichael S. Tsirkin #define PCI_AF_CTRL_FLR 0x01 342*412a8245SMichael S. Tsirkin #define PCI_AF_STATUS 5 343*412a8245SMichael S. Tsirkin #define PCI_AF_STATUS_TP 0x01 344*412a8245SMichael S. Tsirkin 345*412a8245SMichael S. Tsirkin /* PCI-X registers */ 346*412a8245SMichael S. Tsirkin 347*412a8245SMichael S. Tsirkin #define PCI_X_CMD 2 /* Modes & Features */ 348*412a8245SMichael S. Tsirkin #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 349*412a8245SMichael S. Tsirkin #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 350*412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_512 0x0000 /* 512 byte maximum read byte count */ 351*412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_1K 0x0004 /* 1Kbyte maximum read byte count */ 352*412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */ 353*412a8245SMichael S. Tsirkin #define PCI_X_CMD_READ_4K 0x000c /* 4Kbyte maximum read byte count */ 354*412a8245SMichael S. Tsirkin #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ 355*412a8245SMichael S. Tsirkin /* Max # of outstanding split transactions */ 356*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_1 0x0000 /* Max 1 */ 357*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_2 0x0010 /* Max 2 */ 358*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_3 0x0020 /* Max 3 */ 359*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_4 0x0030 /* Max 4 */ 360*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_8 0x0040 /* Max 8 */ 361*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_12 0x0050 /* Max 12 */ 362*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_16 0x0060 /* Max 16 */ 363*412a8245SMichael S. Tsirkin #define PCI_X_CMD_SPLIT_32 0x0070 /* Max 32 */ 364*412a8245SMichael S. Tsirkin #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ 365*412a8245SMichael S. Tsirkin #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 366*412a8245SMichael S. Tsirkin #define PCI_X_STATUS 4 /* PCI-X capabilities */ 367*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ 368*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ 369*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ 370*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ 371*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ 372*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ 373*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ 374*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ 375*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ 376*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ 377*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ 378*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ 379*412a8245SMichael S. Tsirkin #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ 380*412a8245SMichael S. Tsirkin 381*412a8245SMichael S. Tsirkin /* PCI Bridge Subsystem ID registers */ 382*412a8245SMichael S. Tsirkin 383*412a8245SMichael S. Tsirkin #define PCI_SSVID_VENDOR_ID 4 /* PCI-Bridge subsystem vendor id register */ 384*412a8245SMichael S. Tsirkin #define PCI_SSVID_DEVICE_ID 6 /* PCI-Bridge subsystem device id register */ 385*412a8245SMichael S. Tsirkin 386*412a8245SMichael S. Tsirkin /* PCI Express capability registers */ 387*412a8245SMichael S. Tsirkin 388*412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS 2 /* Capabilities register */ 389*412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ 390*412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ 391*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ 392*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ 393*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ 394*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ 395*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ 396*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCI/PCI-X Bridge */ 397*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 /* PCI/PCI-X to PCIE Bridge */ 398*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_RC_END 0x9 /* Root Complex Integrated Endpoint */ 399*412a8245SMichael S. Tsirkin #define PCI_EXP_TYPE_RC_EC 0xa /* Root Complex Event Collector */ 400*412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ 401*412a8245SMichael S. Tsirkin #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ 402*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP 4 /* Device capabilities */ 403*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_PAYLOAD 0x07 /* Max_Payload_Size */ 404*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_PHANTOM 0x18 /* Phantom functions */ 405*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_EXT_TAG 0x20 /* Extended tags */ 406*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_L0S 0x1c0 /* L0s Acceptable Latency */ 407*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_L1 0xe00 /* L1 Acceptable Latency */ 408*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_ATN_BUT 0x1000 /* Attention Button Present */ 409*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_ATN_IND 0x2000 /* Attention Indicator Present */ 410*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_PWR_IND 0x4000 /* Power Indicator Present */ 411*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_RBER 0x8000 /* Role-Based Error Reporting */ 412*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_PWR_VAL 0x3fc0000 /* Slot Power Limit Value */ 413*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_PWR_SCL 0xc000000 /* Slot Power Limit Scale */ 414*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */ 415*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL 8 /* Device Control */ 416*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ 417*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ 418*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ 419*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ 420*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ 421*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ 422*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ 423*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ 424*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ 425*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ 426*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ 427*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */ 428*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA 10 /* Device Status */ 429*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_CED 0x01 /* Correctable Error Detected */ 430*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_NFED 0x02 /* Non-Fatal Error Detected */ 431*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_FED 0x04 /* Fatal Error Detected */ 432*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_URD 0x08 /* Unsupported Request Detected */ 433*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_AUXPD 0x10 /* AUX Power Detected */ 434*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVSTA_TRPND 0x20 /* Transactions Pending */ 435*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ 436*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */ 437*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ 438*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ 439*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ 440*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_L1EL 0x00038000 /* L1 Exit Latency */ 441*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_CLKPM 0x00040000 /* L1 Clock Power Management */ 442*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_SDERC 0x00080000 /* Surprise Down Error Reporting Capable */ 443*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */ 444*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_LBNC 0x00200000 /* Link Bandwidth Notification Capability */ 445*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCAP_PN 0xff000000 /* Port Number */ 446*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL 16 /* Link Control */ 447*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_ASPMC 0x0003 /* ASPM Control */ 448*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_RCB 0x0008 /* Read Completion Boundary */ 449*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_LD 0x0010 /* Link Disable */ 450*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_RL 0x0020 /* Retrain Link */ 451*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_CCC 0x0040 /* Common Clock Configuration */ 452*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_ES 0x0080 /* Extended Synch */ 453*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_CLKREQ_EN 0x100 /* Enable clkreq */ 454*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_HAWD 0x0200 /* Hardware Autonomous Width Disable */ 455*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_LBMIE 0x0400 /* Link Bandwidth Management Interrupt Enable */ 456*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL_LABIE 0x0800 /* Lnk Autonomous Bandwidth Interrupt Enable */ 457*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA 18 /* Link Status */ 458*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */ 459*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_CLS_2_5GB 0x01 /* Current Link Speed 2.5GT/s */ 460*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_CLS_5_0GB 0x02 /* Current Link Speed 5.0GT/s */ 461*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Nogotiated Link Width */ 462*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */ 463*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LT 0x0800 /* Link Training */ 464*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_SLC 0x1000 /* Slot Clock Configuration */ 465*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */ 466*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LBMS 0x4000 /* Link Bandwidth Management Status */ 467*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKSTA_LABS 0x8000 /* Link Autonomous Bandwidth Status */ 468*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ 469*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_ABP 0x00000001 /* Attention Button Present */ 470*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PCP 0x00000002 /* Power Controller Present */ 471*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_MRLSP 0x00000004 /* MRL Sensor Present */ 472*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_AIP 0x00000008 /* Attention Indicator Present */ 473*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PIP 0x00000010 /* Power Indicator Present */ 474*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_HPS 0x00000020 /* Hot-Plug Surprise */ 475*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_HPC 0x00000040 /* Hot-Plug Capable */ 476*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_SPLV 0x00007f80 /* Slot Power Limit Value */ 477*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_SPLS 0x00018000 /* Slot Power Limit Scale */ 478*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_EIP 0x00020000 /* Electromechanical Interlock Present */ 479*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_NCCS 0x00040000 /* No Command Completed Support */ 480*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */ 481*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL 24 /* Slot Control */ 482*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_ABPE 0x0001 /* Attention Button Pressed Enable */ 483*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PFDE 0x0002 /* Power Fault Detected Enable */ 484*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_MRLSCE 0x0004 /* MRL Sensor Changed Enable */ 485*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PDCE 0x0008 /* Presence Detect Changed Enable */ 486*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ 487*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ 488*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ 489*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PIC 0x0300 /* Power Indicator Control */ 490*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_PCC 0x0400 /* Power Controller Control */ 491*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_EIC 0x0800 /* Electromechanical Interlock Control */ 492*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL_DLLSCE 0x1000 /* Data Link Layer State Changed Enable */ 493*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA 26 /* Slot Status */ 494*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_ABP 0x0001 /* Attention Button Pressed */ 495*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PFD 0x0002 /* Power Fault Detected */ 496*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_MRLSC 0x0004 /* MRL Sensor Changed */ 497*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PDC 0x0008 /* Presence Detect Changed */ 498*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_CC 0x0010 /* Command Completed */ 499*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_MRLSS 0x0020 /* MRL Sensor State */ 500*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_PDS 0x0040 /* Presence Detect State */ 501*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_EIS 0x0080 /* Electromechanical Interlock Status */ 502*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTSTA_DLLSC 0x0100 /* Data Link Layer State Changed */ 503*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL 28 /* Root Control */ 504*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL_SECEE 0x01 /* System Error on Correctable Error */ 505*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL_SENFEE 0x02 /* System Error on Non-Fatal Error */ 506*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL_SEFEE 0x04 /* System Error on Fatal Error */ 507*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL_PMEIE 0x08 /* PME Interrupt Enable */ 508*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCTL_CRSSVE 0x10 /* CRS Software Visibility Enable */ 509*412a8245SMichael S. Tsirkin #define PCI_EXP_RTCAP 30 /* Root Capabilities */ 510*412a8245SMichael S. Tsirkin #define PCI_EXP_RTSTA 32 /* Root Status */ 511*412a8245SMichael S. Tsirkin #define PCI_EXP_RTSTA_PME 0x10000 /* PME status */ 512*412a8245SMichael S. Tsirkin #define PCI_EXP_RTSTA_PENDING 0x20000 /* PME pending */ 513*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */ 514*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP2_ARI 0x20 /* Alternative Routing-ID */ 515*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCAP2_LTR 0x800 /* Latency tolerance reporting */ 516*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_MASK 0xc0000 /* OBFF support mechanism */ 517*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_MSG 0x40000 /* New message signaling */ 518*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_WAKE 0x80000 /* Re-use WAKE# for OBFF */ 519*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL2 40 /* Device Control 2 */ 520*412a8245SMichael S. Tsirkin #define PCI_EXP_DEVCTL2_ARI 0x20 /* Alternative Routing-ID */ 521*412a8245SMichael S. Tsirkin #define PCI_EXP_IDO_REQ_EN 0x100 /* ID-based ordering request enable */ 522*412a8245SMichael S. Tsirkin #define PCI_EXP_IDO_CMP_EN 0x200 /* ID-based ordering completion enable */ 523*412a8245SMichael S. Tsirkin #define PCI_EXP_LTR_EN 0x400 /* Latency tolerance reporting */ 524*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_MSGA_EN 0x2000 /* OBFF enable with Message type A */ 525*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_MSGB_EN 0x4000 /* OBFF enable with Message type B */ 526*412a8245SMichael S. Tsirkin #define PCI_EXP_OBFF_WAKE_EN 0x6000 /* OBFF using WAKE# signaling */ 527*412a8245SMichael S. Tsirkin #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ 528*412a8245SMichael S. Tsirkin #define PCI_EXP_SLTCTL2 56 /* Slot Control 2 */ 529*412a8245SMichael S. Tsirkin 530*412a8245SMichael S. Tsirkin /* Extended Capabilities (PCI-X 2.0 and Express) */ 531*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 532*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 533*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 534*412a8245SMichael S. Tsirkin 535*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_ERR 1 536*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_VC 2 537*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_DSN 3 538*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_PWR 4 539*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_VNDR 11 540*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_ACS 13 541*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_ARI 14 542*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_ATS 15 543*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_SRIOV 16 544*412a8245SMichael S. Tsirkin #define PCI_EXT_CAP_ID_LTR 24 545*412a8245SMichael S. Tsirkin 546*412a8245SMichael S. Tsirkin /* Advanced Error Reporting */ 547*412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ 548*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_TRAIN 0x00000001 /* Training */ 549*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ 550*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ 551*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ 552*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ 553*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ 554*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ 555*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ 556*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ 557*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ 558*412a8245SMichael S. Tsirkin #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ 559*412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ 560*412a8245SMichael S. Tsirkin /* Same bits as above */ 561*412a8245SMichael S. Tsirkin #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ 562*412a8245SMichael S. Tsirkin /* Same bits as above */ 563*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ 564*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ 565*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ 566*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ 567*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ 568*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ 569*412a8245SMichael S. Tsirkin #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ 570*412a8245SMichael S. Tsirkin /* Same bits as above */ 571*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ 572*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ 573*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ 574*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ 575*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ 576*412a8245SMichael S. Tsirkin #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ 577*412a8245SMichael S. Tsirkin #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ 578*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ 579*412a8245SMichael S. Tsirkin /* Correctable Err Reporting Enable */ 580*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 581*412a8245SMichael S. Tsirkin /* Non-fatal Err Reporting Enable */ 582*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 583*412a8245SMichael S. Tsirkin /* Fatal Err Reporting Enable */ 584*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 585*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_STATUS 48 586*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_COR_RCV 0x00000001 /* ERR_COR Received */ 587*412a8245SMichael S. Tsirkin /* Multi ERR_COR Received */ 588*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 589*412a8245SMichael S. Tsirkin /* ERR_FATAL/NONFATAL Recevied */ 590*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 591*412a8245SMichael S. Tsirkin /* Multi ERR_FATAL/NONFATAL Recevied */ 592*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 593*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 /* First Fatal */ 594*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 /* Non-Fatal Received */ 595*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 /* Fatal Received */ 596*412a8245SMichael S. Tsirkin #define PCI_ERR_ROOT_ERR_SRC 52 /* Error Source Identification */ 597*412a8245SMichael S. Tsirkin 598*412a8245SMichael S. Tsirkin /* Virtual Channel */ 599*412a8245SMichael S. Tsirkin #define PCI_VC_PORT_REG1 4 600*412a8245SMichael S. Tsirkin #define PCI_VC_PORT_REG2 8 601*412a8245SMichael S. Tsirkin #define PCI_VC_PORT_CTRL 12 602*412a8245SMichael S. Tsirkin #define PCI_VC_PORT_STATUS 14 603*412a8245SMichael S. Tsirkin #define PCI_VC_RES_CAP 16 604*412a8245SMichael S. Tsirkin #define PCI_VC_RES_CTRL 20 605*412a8245SMichael S. Tsirkin #define PCI_VC_RES_STATUS 26 606*412a8245SMichael S. Tsirkin 607*412a8245SMichael S. Tsirkin /* Power Budgeting */ 608*412a8245SMichael S. Tsirkin #define PCI_PWR_DSR 4 /* Data Select Register */ 609*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA 8 /* Data Register */ 610*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ 611*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ 612*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ 613*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ 614*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ 615*412a8245SMichael S. Tsirkin #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ 616*412a8245SMichael S. Tsirkin #define PCI_PWR_CAP 12 /* Capability */ 617*412a8245SMichael S. Tsirkin #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ 618*412a8245SMichael S. Tsirkin 619*412a8245SMichael S. Tsirkin /* 620*412a8245SMichael S. Tsirkin * Hypertransport sub capability types 621*412a8245SMichael S. Tsirkin * 622*412a8245SMichael S. Tsirkin * Unfortunately there are both 3 bit and 5 bit capability types defined 623*412a8245SMichael S. Tsirkin * in the HT spec, catering for that is a little messy. You probably don't 624*412a8245SMichael S. Tsirkin * want to use these directly, just use pci_find_ht_capability() and it 625*412a8245SMichael S. Tsirkin * will do the right thing for you. 626*412a8245SMichael S. Tsirkin */ 627*412a8245SMichael S. Tsirkin #define HT_3BIT_CAP_MASK 0xE0 628*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_SLAVE 0x00 /* Slave/Primary link configuration */ 629*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_HOST 0x20 /* Host/Secondary link configuration */ 630*412a8245SMichael S. Tsirkin 631*412a8245SMichael S. Tsirkin #define HT_5BIT_CAP_MASK 0xF8 632*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_IRQ 0x80 /* IRQ Configuration */ 633*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_40 0xA0 /* 40 bit address remapping */ 634*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_REMAPPING_64 0xA2 /* 64 bit address remapping */ 635*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_UNITID_CLUMP 0x90 /* Unit ID clumping */ 636*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_EXTCONF 0x98 /* Extended Configuration Space Access */ 637*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_MSI_MAPPING 0xA8 /* MSI Mapping Capability */ 638*412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS 0x02 /* Offset to flags */ 639*412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS_ENABLE 0x1 /* Mapping enable */ 640*412a8245SMichael S. Tsirkin #define HT_MSI_FLAGS_FIXED 0x2 /* Fixed mapping only */ 641*412a8245SMichael S. Tsirkin #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL /* Fixed addr */ 642*412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_LO 0x04 /* Offset to low addr bits */ 643*412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_LO_MASK 0xFFF00000 /* Low address bit mask */ 644*412a8245SMichael S. Tsirkin #define HT_MSI_ADDR_HI 0x08 /* Offset to high addr bits */ 645*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 /* Direct routing configuration */ 646*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_VCSET 0xB8 /* Virtual Channel configuration */ 647*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_ERROR_RETRY 0xC0 /* Retry on error configuration */ 648*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_GEN3 0xD0 /* Generation 3 hypertransport configuration */ 649*412a8245SMichael S. Tsirkin #define HT_CAPTYPE_PM 0xE0 /* Hypertransport powermanagement configuration */ 650*412a8245SMichael S. Tsirkin 651*412a8245SMichael S. Tsirkin /* Alternative Routing-ID Interpretation */ 652*412a8245SMichael S. Tsirkin #define PCI_ARI_CAP 0x04 /* ARI Capability Register */ 653*412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_MFVC 0x0001 /* MFVC Function Groups Capability */ 654*412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_ACS 0x0002 /* ACS Function Groups Capability */ 655*412a8245SMichael S. Tsirkin #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) /* Next Function Number */ 656*412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL 0x06 /* ARI Control Register */ 657*412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_MFVC 0x0001 /* MFVC Function Groups Enable */ 658*412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_ACS 0x0002 /* ACS Function Groups Enable */ 659*412a8245SMichael S. Tsirkin #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) /* Function Group */ 660*412a8245SMichael S. Tsirkin 661*412a8245SMichael S. Tsirkin /* Address Translation Service */ 662*412a8245SMichael S. Tsirkin #define PCI_ATS_CAP 0x04 /* ATS Capability Register */ 663*412a8245SMichael S. Tsirkin #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) /* Invalidate Queue Depth */ 664*412a8245SMichael S. Tsirkin #define PCI_ATS_MAX_QDEP 32 /* Max Invalidate Queue Depth */ 665*412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL 0x06 /* ATS Control Register */ 666*412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL_ENABLE 0x8000 /* ATS Enable */ 667*412a8245SMichael S. Tsirkin #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) /* Smallest Translation Unit */ 668*412a8245SMichael S. Tsirkin #define PCI_ATS_MIN_STU 12 /* shift of minimum STU block */ 669*412a8245SMichael S. Tsirkin 670*412a8245SMichael S. Tsirkin /* Single Root I/O Virtualization */ 671*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */ 672*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP_VFM 0x01 /* VF Migration Capable */ 673*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) /* Interrupt Message Number */ 674*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */ 675*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */ 676*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL_VFM 0x02 /* VF Migration Enable */ 677*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL_INTR 0x04 /* VF Migration Interrupt Enable */ 678*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */ 679*412a8245SMichael S. Tsirkin #define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */ 680*412a8245SMichael S. Tsirkin #define PCI_SRIOV_STATUS 0x0a /* SR-IOV Status */ 681*412a8245SMichael S. Tsirkin #define PCI_SRIOV_STATUS_VFM 0x01 /* VF Migration Status */ 682*412a8245SMichael S. Tsirkin #define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */ 683*412a8245SMichael S. Tsirkin #define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */ 684*412a8245SMichael S. Tsirkin #define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */ 685*412a8245SMichael S. Tsirkin #define PCI_SRIOV_FUNC_LINK 0x12 /* Function Dependency Link */ 686*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */ 687*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */ 688*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */ 689*412a8245SMichael S. Tsirkin #define PCI_SRIOV_SUP_PGSIZE 0x1c /* Supported Page Sizes */ 690*412a8245SMichael S. Tsirkin #define PCI_SRIOV_SYS_PGSIZE 0x20 /* System Page Size */ 691*412a8245SMichael S. Tsirkin #define PCI_SRIOV_BAR 0x24 /* VF BAR0 */ 692*412a8245SMichael S. Tsirkin #define PCI_SRIOV_NUM_BARS 6 /* Number of VF BARs */ 693*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM 0x3c /* VF Migration State Array Offset*/ 694*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) /* State BIR */ 695*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) /* State Offset */ 696*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_UA 0x0 /* Inactive.Unavailable */ 697*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_MI 0x1 /* Dormant.MigrateIn */ 698*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_MO 0x2 /* Active.MigrateOut */ 699*412a8245SMichael S. Tsirkin #define PCI_SRIOV_VFM_AV 0x3 /* Active.Available */ 700*412a8245SMichael S. Tsirkin 701*412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_SNOOP_LAT 0x4 702*412a8245SMichael S. Tsirkin #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 703*412a8245SMichael S. Tsirkin #define PCI_LTR_VALUE_MASK 0x000003ff 704*412a8245SMichael S. Tsirkin #define PCI_LTR_SCALE_MASK 0x00001c00 705*412a8245SMichael S. Tsirkin #define PCI_LTR_SCALE_SHIFT 10 706*412a8245SMichael S. Tsirkin 707*412a8245SMichael S. Tsirkin /* Access Control Service */ 708*412a8245SMichael S. Tsirkin #define PCI_ACS_CAP 0x04 /* ACS Capability Register */ 709*412a8245SMichael S. Tsirkin #define PCI_ACS_SV 0x01 /* Source Validation */ 710*412a8245SMichael S. Tsirkin #define PCI_ACS_TB 0x02 /* Translation Blocking */ 711*412a8245SMichael S. Tsirkin #define PCI_ACS_RR 0x04 /* P2P Request Redirect */ 712*412a8245SMichael S. Tsirkin #define PCI_ACS_CR 0x08 /* P2P Completion Redirect */ 713*412a8245SMichael S. Tsirkin #define PCI_ACS_UF 0x10 /* Upstream Forwarding */ 714*412a8245SMichael S. Tsirkin #define PCI_ACS_EC 0x20 /* P2P Egress Control */ 715*412a8245SMichael S. Tsirkin #define PCI_ACS_DT 0x40 /* Direct Translated P2P */ 716*412a8245SMichael S. Tsirkin #define PCI_ACS_CTRL 0x06 /* ACS Control Register */ 717*412a8245SMichael S. Tsirkin #define PCI_ACS_EGRESS_CTL_V 0x08 /* ACS Egress Control Vector */ 718*412a8245SMichael S. Tsirkin 719*412a8245SMichael S. Tsirkin #endif /* LINUX_PCI_REGS_H */ 720