xref: /openbmc/qemu/include/tcg/tcg.h (revision a2260983c65539010310b7105da284026cfceba4)
1 /*
2  * Tiny Code Generator for QEMU
3  *
4  * Copyright (c) 2008 Fabrice Bellard
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a copy
7  * of this software and associated documentation files (the "Software"), to deal
8  * in the Software without restriction, including without limitation the rights
9  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10  * copies of the Software, and to permit persons to whom the Software is
11  * furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22  * THE SOFTWARE.
23  */
24 
25 #ifndef TCG_H
26 #define TCG_H
27 
28 #include "cpu.h"
29 #include "exec/memop.h"
30 #include "exec/memopidx.h"
31 #include "qemu/bitops.h"
32 #include "qemu/plugin.h"
33 #include "qemu/queue.h"
34 #include "tcg/tcg-mo.h"
35 #include "tcg-target.h"
36 #include "tcg/tcg-cond.h"
37 
38 /* XXX: make safe guess about sizes */
39 #define MAX_OP_PER_INSTR 266
40 
41 #define MAX_CALL_IARGS  7
42 
43 #define CPU_TEMP_BUF_NLONGS 128
44 #define TCG_STATIC_FRAME_SIZE  (CPU_TEMP_BUF_NLONGS * sizeof(long))
45 
46 /* Default target word size to pointer size.  */
47 #ifndef TCG_TARGET_REG_BITS
48 # if UINTPTR_MAX == UINT32_MAX
49 #  define TCG_TARGET_REG_BITS 32
50 # elif UINTPTR_MAX == UINT64_MAX
51 #  define TCG_TARGET_REG_BITS 64
52 # else
53 #  error Unknown pointer size for tcg target
54 # endif
55 #endif
56 
57 #if TCG_TARGET_REG_BITS == 32
58 typedef int32_t tcg_target_long;
59 typedef uint32_t tcg_target_ulong;
60 #define TCG_PRIlx PRIx32
61 #define TCG_PRIld PRId32
62 #elif TCG_TARGET_REG_BITS == 64
63 typedef int64_t tcg_target_long;
64 typedef uint64_t tcg_target_ulong;
65 #define TCG_PRIlx PRIx64
66 #define TCG_PRIld PRId64
67 #else
68 #error unsupported
69 #endif
70 
71 /* Oversized TCG guests make things like MTTCG hard
72  * as we can't use atomics for cputlb updates.
73  */
74 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
75 #define TCG_OVERSIZED_GUEST 1
76 #else
77 #define TCG_OVERSIZED_GUEST 0
78 #endif
79 
80 #if TCG_TARGET_NB_REGS <= 32
81 typedef uint32_t TCGRegSet;
82 #elif TCG_TARGET_NB_REGS <= 64
83 typedef uint64_t TCGRegSet;
84 #else
85 #error unsupported
86 #endif
87 
88 #if TCG_TARGET_REG_BITS == 32
89 /* Turn some undef macros into false macros.  */
90 #define TCG_TARGET_HAS_extrl_i64_i32    0
91 #define TCG_TARGET_HAS_extrh_i64_i32    0
92 #define TCG_TARGET_HAS_div_i64          0
93 #define TCG_TARGET_HAS_rem_i64          0
94 #define TCG_TARGET_HAS_div2_i64         0
95 #define TCG_TARGET_HAS_rot_i64          0
96 #define TCG_TARGET_HAS_ext8s_i64        0
97 #define TCG_TARGET_HAS_ext16s_i64       0
98 #define TCG_TARGET_HAS_ext32s_i64       0
99 #define TCG_TARGET_HAS_ext8u_i64        0
100 #define TCG_TARGET_HAS_ext16u_i64       0
101 #define TCG_TARGET_HAS_ext32u_i64       0
102 #define TCG_TARGET_HAS_bswap16_i64      0
103 #define TCG_TARGET_HAS_bswap32_i64      0
104 #define TCG_TARGET_HAS_bswap64_i64      0
105 #define TCG_TARGET_HAS_neg_i64          0
106 #define TCG_TARGET_HAS_not_i64          0
107 #define TCG_TARGET_HAS_andc_i64         0
108 #define TCG_TARGET_HAS_orc_i64          0
109 #define TCG_TARGET_HAS_eqv_i64          0
110 #define TCG_TARGET_HAS_nand_i64         0
111 #define TCG_TARGET_HAS_nor_i64          0
112 #define TCG_TARGET_HAS_clz_i64          0
113 #define TCG_TARGET_HAS_ctz_i64          0
114 #define TCG_TARGET_HAS_ctpop_i64        0
115 #define TCG_TARGET_HAS_deposit_i64      0
116 #define TCG_TARGET_HAS_extract_i64      0
117 #define TCG_TARGET_HAS_sextract_i64     0
118 #define TCG_TARGET_HAS_extract2_i64     0
119 #define TCG_TARGET_HAS_movcond_i64      0
120 #define TCG_TARGET_HAS_add2_i64         0
121 #define TCG_TARGET_HAS_sub2_i64         0
122 #define TCG_TARGET_HAS_mulu2_i64        0
123 #define TCG_TARGET_HAS_muls2_i64        0
124 #define TCG_TARGET_HAS_muluh_i64        0
125 #define TCG_TARGET_HAS_mulsh_i64        0
126 /* Turn some undef macros into true macros.  */
127 #define TCG_TARGET_HAS_add2_i32         1
128 #define TCG_TARGET_HAS_sub2_i32         1
129 #endif
130 
131 #ifndef TCG_TARGET_deposit_i32_valid
132 #define TCG_TARGET_deposit_i32_valid(ofs, len) 1
133 #endif
134 #ifndef TCG_TARGET_deposit_i64_valid
135 #define TCG_TARGET_deposit_i64_valid(ofs, len) 1
136 #endif
137 #ifndef TCG_TARGET_extract_i32_valid
138 #define TCG_TARGET_extract_i32_valid(ofs, len) 1
139 #endif
140 #ifndef TCG_TARGET_extract_i64_valid
141 #define TCG_TARGET_extract_i64_valid(ofs, len) 1
142 #endif
143 
144 /* Only one of DIV or DIV2 should be defined.  */
145 #if defined(TCG_TARGET_HAS_div_i32)
146 #define TCG_TARGET_HAS_div2_i32         0
147 #elif defined(TCG_TARGET_HAS_div2_i32)
148 #define TCG_TARGET_HAS_div_i32          0
149 #define TCG_TARGET_HAS_rem_i32          0
150 #endif
151 #if defined(TCG_TARGET_HAS_div_i64)
152 #define TCG_TARGET_HAS_div2_i64         0
153 #elif defined(TCG_TARGET_HAS_div2_i64)
154 #define TCG_TARGET_HAS_div_i64          0
155 #define TCG_TARGET_HAS_rem_i64          0
156 #endif
157 
158 #if !defined(TCG_TARGET_HAS_v64) \
159     && !defined(TCG_TARGET_HAS_v128) \
160     && !defined(TCG_TARGET_HAS_v256)
161 #define TCG_TARGET_MAYBE_vec            0
162 #define TCG_TARGET_HAS_abs_vec          0
163 #define TCG_TARGET_HAS_neg_vec          0
164 #define TCG_TARGET_HAS_not_vec          0
165 #define TCG_TARGET_HAS_andc_vec         0
166 #define TCG_TARGET_HAS_orc_vec          0
167 #define TCG_TARGET_HAS_nand_vec         0
168 #define TCG_TARGET_HAS_nor_vec          0
169 #define TCG_TARGET_HAS_eqv_vec          0
170 #define TCG_TARGET_HAS_roti_vec         0
171 #define TCG_TARGET_HAS_rots_vec         0
172 #define TCG_TARGET_HAS_rotv_vec         0
173 #define TCG_TARGET_HAS_shi_vec          0
174 #define TCG_TARGET_HAS_shs_vec          0
175 #define TCG_TARGET_HAS_shv_vec          0
176 #define TCG_TARGET_HAS_mul_vec          0
177 #define TCG_TARGET_HAS_sat_vec          0
178 #define TCG_TARGET_HAS_minmax_vec       0
179 #define TCG_TARGET_HAS_bitsel_vec       0
180 #define TCG_TARGET_HAS_cmpsel_vec       0
181 #else
182 #define TCG_TARGET_MAYBE_vec            1
183 #endif
184 #ifndef TCG_TARGET_HAS_v64
185 #define TCG_TARGET_HAS_v64              0
186 #endif
187 #ifndef TCG_TARGET_HAS_v128
188 #define TCG_TARGET_HAS_v128             0
189 #endif
190 #ifndef TCG_TARGET_HAS_v256
191 #define TCG_TARGET_HAS_v256             0
192 #endif
193 
194 #ifndef TARGET_INSN_START_EXTRA_WORDS
195 # define TARGET_INSN_START_WORDS 1
196 #else
197 # define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
198 #endif
199 
200 typedef enum TCGOpcode {
201 #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
202 #include "tcg/tcg-opc.h"
203 #undef DEF
204     NB_OPS,
205 } TCGOpcode;
206 
207 #define tcg_regset_set_reg(d, r)   ((d) |= (TCGRegSet)1 << (r))
208 #define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
209 #define tcg_regset_test_reg(d, r)  (((d) >> (r)) & 1)
210 
211 #ifndef TCG_TARGET_INSN_UNIT_SIZE
212 # error "Missing TCG_TARGET_INSN_UNIT_SIZE"
213 #elif TCG_TARGET_INSN_UNIT_SIZE == 1
214 typedef uint8_t tcg_insn_unit;
215 #elif TCG_TARGET_INSN_UNIT_SIZE == 2
216 typedef uint16_t tcg_insn_unit;
217 #elif TCG_TARGET_INSN_UNIT_SIZE == 4
218 typedef uint32_t tcg_insn_unit;
219 #elif TCG_TARGET_INSN_UNIT_SIZE == 8
220 typedef uint64_t tcg_insn_unit;
221 #else
222 /* The port better have done this.  */
223 #endif
224 
225 
226 #if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
227 # define tcg_debug_assert(X) do { assert(X); } while (0)
228 #else
229 # define tcg_debug_assert(X) \
230     do { if (!(X)) { __builtin_unreachable(); } } while (0)
231 #endif
232 
233 typedef struct TCGRelocation TCGRelocation;
234 struct TCGRelocation {
235     QSIMPLEQ_ENTRY(TCGRelocation) next;
236     tcg_insn_unit *ptr;
237     intptr_t addend;
238     int type;
239 };
240 
241 typedef struct TCGLabel TCGLabel;
242 struct TCGLabel {
243     unsigned present : 1;
244     unsigned has_value : 1;
245     unsigned id : 14;
246     unsigned refs : 16;
247     union {
248         uintptr_t value;
249         const tcg_insn_unit *value_ptr;
250     } u;
251     QSIMPLEQ_HEAD(, TCGRelocation) relocs;
252     QSIMPLEQ_ENTRY(TCGLabel) next;
253 };
254 
255 typedef struct TCGPool {
256     struct TCGPool *next;
257     int size;
258     uint8_t data[] __attribute__ ((aligned));
259 } TCGPool;
260 
261 #define TCG_POOL_CHUNK_SIZE 32768
262 
263 #define TCG_MAX_TEMPS 512
264 #define TCG_MAX_INSNS 512
265 
266 /* when the size of the arguments of a called function is smaller than
267    this value, they are statically allocated in the TB stack frame */
268 #define TCG_STATIC_CALL_ARGS_SIZE 128
269 
270 typedef enum TCGType {
271     TCG_TYPE_I32,
272     TCG_TYPE_I64,
273 
274     TCG_TYPE_V64,
275     TCG_TYPE_V128,
276     TCG_TYPE_V256,
277 
278     /* Number of different types (integer not enum) */
279 #define TCG_TYPE_COUNT  (TCG_TYPE_V256 + 1)
280 
281     /* An alias for the size of the host register.  */
282 #if TCG_TARGET_REG_BITS == 32
283     TCG_TYPE_REG = TCG_TYPE_I32,
284 #else
285     TCG_TYPE_REG = TCG_TYPE_I64,
286 #endif
287 
288     /* An alias for the size of the native pointer.  */
289 #if UINTPTR_MAX == UINT32_MAX
290     TCG_TYPE_PTR = TCG_TYPE_I32,
291 #else
292     TCG_TYPE_PTR = TCG_TYPE_I64,
293 #endif
294 
295     /* An alias for the size of the target "long", aka register.  */
296 #if TARGET_LONG_BITS == 64
297     TCG_TYPE_TL = TCG_TYPE_I64,
298 #else
299     TCG_TYPE_TL = TCG_TYPE_I32,
300 #endif
301 } TCGType;
302 
303 /**
304  * tcg_type_size
305  * @t: type
306  *
307  * Return the size of the type in bytes.
308  */
309 static inline int tcg_type_size(TCGType t)
310 {
311     unsigned i = t;
312     if (i >= TCG_TYPE_V64) {
313         tcg_debug_assert(i < TCG_TYPE_COUNT);
314         i -= TCG_TYPE_V64 - 1;
315     }
316     return 4 << i;
317 }
318 
319 /**
320  * get_alignment_bits
321  * @memop: MemOp value
322  *
323  * Extract the alignment size from the memop.
324  */
325 static inline unsigned get_alignment_bits(MemOp memop)
326 {
327     unsigned a = memop & MO_AMASK;
328 
329     if (a == MO_UNALN) {
330         /* No alignment required.  */
331         a = 0;
332     } else if (a == MO_ALIGN) {
333         /* A natural alignment requirement.  */
334         a = memop & MO_SIZE;
335     } else {
336         /* A specific alignment requirement.  */
337         a = a >> MO_ASHIFT;
338     }
339 #if defined(CONFIG_SOFTMMU)
340     /* The requested alignment cannot overlap the TLB flags.  */
341     tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
342 #endif
343     return a;
344 }
345 
346 typedef tcg_target_ulong TCGArg;
347 
348 /* Define type and accessor macros for TCG variables.
349 
350    TCG variables are the inputs and outputs of TCG ops, as described
351    in tcg/README. Target CPU front-end code uses these types to deal
352    with TCG variables as it emits TCG code via the tcg_gen_* functions.
353    They come in several flavours:
354     * TCGv_i32 : 32 bit integer type
355     * TCGv_i64 : 64 bit integer type
356     * TCGv_ptr : a host pointer type
357     * TCGv_vec : a host vector type; the exact size is not exposed
358                  to the CPU front-end code.
359     * TCGv : an integer type the same size as target_ulong
360              (an alias for either TCGv_i32 or TCGv_i64)
361    The compiler's type checking will complain if you mix them
362    up and pass the wrong sized TCGv to a function.
363 
364    Users of tcg_gen_* don't need to know about any of the internal
365    details of these, and should treat them as opaque types.
366    You won't be able to look inside them in a debugger either.
367 
368    Internal implementation details follow:
369 
370    Note that there is no definition of the structs TCGv_i32_d etc anywhere.
371    This is deliberate, because the values we store in variables of type
372    TCGv_i32 are not really pointers-to-structures. They're just small
373    integers, but keeping them in pointer types like this means that the
374    compiler will complain if you accidentally pass a TCGv_i32 to a
375    function which takes a TCGv_i64, and so on. Only the internals of
376    TCG need to care about the actual contents of the types.  */
377 
378 typedef struct TCGv_i32_d *TCGv_i32;
379 typedef struct TCGv_i64_d *TCGv_i64;
380 typedef struct TCGv_ptr_d *TCGv_ptr;
381 typedef struct TCGv_vec_d *TCGv_vec;
382 typedef TCGv_ptr TCGv_env;
383 #if TARGET_LONG_BITS == 32
384 #define TCGv TCGv_i32
385 #elif TARGET_LONG_BITS == 64
386 #define TCGv TCGv_i64
387 #else
388 #error Unhandled TARGET_LONG_BITS value
389 #endif
390 
391 /* call flags */
392 /* Helper does not read globals (either directly or through an exception). It
393    implies TCG_CALL_NO_WRITE_GLOBALS. */
394 #define TCG_CALL_NO_READ_GLOBALS    0x0001
395 /* Helper does not write globals */
396 #define TCG_CALL_NO_WRITE_GLOBALS   0x0002
397 /* Helper can be safely suppressed if the return value is not used. */
398 #define TCG_CALL_NO_SIDE_EFFECTS    0x0004
399 /* Helper is G_NORETURN.  */
400 #define TCG_CALL_NO_RETURN          0x0008
401 /* Helper is part of Plugins.  */
402 #define TCG_CALL_PLUGIN             0x0010
403 
404 /* convenience version of most used call flags */
405 #define TCG_CALL_NO_RWG         TCG_CALL_NO_READ_GLOBALS
406 #define TCG_CALL_NO_WG          TCG_CALL_NO_WRITE_GLOBALS
407 #define TCG_CALL_NO_SE          TCG_CALL_NO_SIDE_EFFECTS
408 #define TCG_CALL_NO_RWG_SE      (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
409 #define TCG_CALL_NO_WG_SE       (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
410 
411 /*
412  * Flags for the bswap opcodes.
413  * If IZ, the input is zero-extended, otherwise unknown.
414  * If OZ or OS, the output is zero- or sign-extended respectively,
415  * otherwise the high bits are undefined.
416  */
417 enum {
418     TCG_BSWAP_IZ = 1,
419     TCG_BSWAP_OZ = 2,
420     TCG_BSWAP_OS = 4,
421 };
422 
423 typedef enum TCGTempVal {
424     TEMP_VAL_DEAD,
425     TEMP_VAL_REG,
426     TEMP_VAL_MEM,
427     TEMP_VAL_CONST,
428 } TCGTempVal;
429 
430 typedef enum TCGTempKind {
431     /* Temp is dead at the end of all basic blocks. */
432     TEMP_NORMAL,
433     /* Temp is live across conditional branch, but dead otherwise. */
434     TEMP_EBB,
435     /* Temp is saved across basic blocks but dead at the end of TBs. */
436     TEMP_LOCAL,
437     /* Temp is saved across both basic blocks and translation blocks. */
438     TEMP_GLOBAL,
439     /* Temp is in a fixed register. */
440     TEMP_FIXED,
441     /* Temp is a fixed constant. */
442     TEMP_CONST,
443 } TCGTempKind;
444 
445 typedef struct TCGTemp {
446     TCGReg reg:8;
447     TCGTempVal val_type:8;
448     TCGType base_type:8;
449     TCGType type:8;
450     TCGTempKind kind:3;
451     unsigned int indirect_reg:1;
452     unsigned int indirect_base:1;
453     unsigned int mem_coherent:1;
454     unsigned int mem_allocated:1;
455     unsigned int temp_allocated:1;
456     unsigned int temp_subindex:1;
457 
458     int64_t val;
459     struct TCGTemp *mem_base;
460     intptr_t mem_offset;
461     const char *name;
462 
463     /* Pass-specific information that can be stored for a temporary.
464        One word worth of integer data, and one pointer to data
465        allocated separately.  */
466     uintptr_t state;
467     void *state_ptr;
468 } TCGTemp;
469 
470 typedef struct TCGContext TCGContext;
471 
472 typedef struct TCGTempSet {
473     unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
474 } TCGTempSet;
475 
476 /*
477  * With 1 128-bit output, a 32-bit host requires 4 output parameters,
478  * which leaves a maximum of 28 other slots.  Which is enough for 7
479  * 128-bit operands.
480  */
481 #define DEAD_ARG  (1 << 4)
482 #define SYNC_ARG  (1 << 0)
483 typedef uint32_t TCGLifeData;
484 
485 typedef struct TCGOp {
486     TCGOpcode opc   : 8;
487     unsigned nargs  : 8;
488 
489     /* Parameters for this opcode.  See below.  */
490     unsigned param1 : 8;
491     unsigned param2 : 8;
492 
493     /* Lifetime data of the operands.  */
494     TCGLifeData life;
495 
496     /* Next and previous opcodes.  */
497     QTAILQ_ENTRY(TCGOp) link;
498 
499     /* Register preferences for the output(s).  */
500     TCGRegSet output_pref[2];
501 
502     /* Arguments for the opcode.  */
503     TCGArg args[];
504 } TCGOp;
505 
506 #define TCGOP_CALLI(X)    (X)->param1
507 #define TCGOP_CALLO(X)    (X)->param2
508 
509 #define TCGOP_VECL(X)     (X)->param1
510 #define TCGOP_VECE(X)     (X)->param2
511 
512 /* Make sure operands fit in the bitfields above.  */
513 QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
514 
515 static inline TCGRegSet output_pref(const TCGOp *op, unsigned i)
516 {
517     return i < ARRAY_SIZE(op->output_pref) ? op->output_pref[i] : 0;
518 }
519 
520 typedef struct TCGProfile {
521     int64_t cpu_exec_time;
522     int64_t tb_count1;
523     int64_t tb_count;
524     int64_t op_count; /* total insn count */
525     int op_count_max; /* max insn per TB */
526     int temp_count_max;
527     int64_t temp_count;
528     int64_t del_op_count;
529     int64_t code_in_len;
530     int64_t code_out_len;
531     int64_t search_out_len;
532     int64_t interm_time;
533     int64_t code_time;
534     int64_t la_time;
535     int64_t opt_time;
536     int64_t restore_count;
537     int64_t restore_time;
538     int64_t table_op_count[NB_OPS];
539 } TCGProfile;
540 
541 struct TCGContext {
542     uint8_t *pool_cur, *pool_end;
543     TCGPool *pool_first, *pool_current, *pool_first_large;
544     int nb_labels;
545     int nb_globals;
546     int nb_temps;
547     int nb_indirects;
548     int nb_ops;
549 
550     TCGRegSet reserved_regs;
551     intptr_t current_frame_offset;
552     intptr_t frame_start;
553     intptr_t frame_end;
554     TCGTemp *frame_temp;
555 
556     TranslationBlock *gen_tb;     /* tb for which code is being generated */
557     tcg_insn_unit *code_buf;      /* pointer for start of tb */
558     tcg_insn_unit *code_ptr;      /* pointer for running end of tb */
559 
560 #ifdef CONFIG_PROFILER
561     TCGProfile prof;
562 #endif
563 
564 #ifdef CONFIG_DEBUG_TCG
565     int temps_in_use;
566     int goto_tb_issue_mask;
567     const TCGOpcode *vecop_list;
568 #endif
569 
570     /* Code generation.  Note that we specifically do not use tcg_insn_unit
571        here, because there's too much arithmetic throughout that relies
572        on addition and subtraction working on bytes.  Rely on the GCC
573        extension that allows arithmetic on void*.  */
574     void *code_gen_buffer;
575     size_t code_gen_buffer_size;
576     void *code_gen_ptr;
577     void *data_gen_ptr;
578 
579     /* Threshold to flush the translated code buffer.  */
580     void *code_gen_highwater;
581 
582     /* Track which vCPU triggers events */
583     CPUState *cpu;                      /* *_trans */
584 
585     /* These structures are private to tcg-target.c.inc.  */
586 #ifdef TCG_TARGET_NEED_LDST_LABELS
587     QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels;
588 #endif
589 #ifdef TCG_TARGET_NEED_POOL_LABELS
590     struct TCGLabelPoolData *pool_labels;
591 #endif
592 
593     TCGLabel *exitreq_label;
594 
595 #ifdef CONFIG_PLUGIN
596     /*
597      * We keep one plugin_tb struct per TCGContext. Note that on every TB
598      * translation we clear but do not free its contents; this way we
599      * avoid a lot of malloc/free churn, since after a few TB's it's
600      * unlikely that we'll need to allocate either more instructions or more
601      * space for instructions (for variable-instruction-length ISAs).
602      */
603     struct qemu_plugin_tb *plugin_tb;
604 
605     /* descriptor of the instruction being translated */
606     struct qemu_plugin_insn *plugin_insn;
607 #endif
608 
609     GHashTable *const_table[TCG_TYPE_COUNT];
610     TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
611     TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
612 
613     QTAILQ_HEAD(, TCGOp) ops, free_ops;
614     QSIMPLEQ_HEAD(, TCGLabel) labels;
615 
616     /* Tells which temporary holds a given register.
617        It does not take into account fixed registers */
618     TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
619 
620     uint16_t gen_insn_end_off[TCG_MAX_INSNS];
621     target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
622 
623     /* Exit to translator on overflow. */
624     sigjmp_buf jmp_trans;
625 };
626 
627 static inline bool temp_readonly(TCGTemp *ts)
628 {
629     return ts->kind >= TEMP_FIXED;
630 }
631 
632 extern __thread TCGContext *tcg_ctx;
633 extern const void *tcg_code_gen_epilogue;
634 extern uintptr_t tcg_splitwx_diff;
635 extern TCGv_env cpu_env;
636 
637 bool in_code_gen_buffer(const void *p);
638 
639 #ifdef CONFIG_DEBUG_TCG
640 const void *tcg_splitwx_to_rx(void *rw);
641 void *tcg_splitwx_to_rw(const void *rx);
642 #else
643 static inline const void *tcg_splitwx_to_rx(void *rw)
644 {
645     return rw ? rw + tcg_splitwx_diff : NULL;
646 }
647 
648 static inline void *tcg_splitwx_to_rw(const void *rx)
649 {
650     return rx ? (void *)rx - tcg_splitwx_diff : NULL;
651 }
652 #endif
653 
654 static inline size_t temp_idx(TCGTemp *ts)
655 {
656     ptrdiff_t n = ts - tcg_ctx->temps;
657     tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps);
658     return n;
659 }
660 
661 static inline TCGArg temp_arg(TCGTemp *ts)
662 {
663     return (uintptr_t)ts;
664 }
665 
666 static inline TCGTemp *arg_temp(TCGArg a)
667 {
668     return (TCGTemp *)(uintptr_t)a;
669 }
670 
671 /* Using the offset of a temporary, relative to TCGContext, rather than
672    its index means that we don't use 0.  That leaves offset 0 free for
673    a NULL representation without having to leave index 0 unused.  */
674 static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v)
675 {
676     uintptr_t o = (uintptr_t)v;
677     TCGTemp *t = (void *)tcg_ctx + o;
678     tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o);
679     return t;
680 }
681 
682 static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v)
683 {
684     return tcgv_i32_temp((TCGv_i32)v);
685 }
686 
687 static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v)
688 {
689     return tcgv_i32_temp((TCGv_i32)v);
690 }
691 
692 static inline TCGTemp *tcgv_vec_temp(TCGv_vec v)
693 {
694     return tcgv_i32_temp((TCGv_i32)v);
695 }
696 
697 static inline TCGArg tcgv_i32_arg(TCGv_i32 v)
698 {
699     return temp_arg(tcgv_i32_temp(v));
700 }
701 
702 static inline TCGArg tcgv_i64_arg(TCGv_i64 v)
703 {
704     return temp_arg(tcgv_i64_temp(v));
705 }
706 
707 static inline TCGArg tcgv_ptr_arg(TCGv_ptr v)
708 {
709     return temp_arg(tcgv_ptr_temp(v));
710 }
711 
712 static inline TCGArg tcgv_vec_arg(TCGv_vec v)
713 {
714     return temp_arg(tcgv_vec_temp(v));
715 }
716 
717 static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t)
718 {
719     (void)temp_idx(t); /* trigger embedded assert */
720     return (TCGv_i32)((void *)t - (void *)tcg_ctx);
721 }
722 
723 static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t)
724 {
725     return (TCGv_i64)temp_tcgv_i32(t);
726 }
727 
728 static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t)
729 {
730     return (TCGv_ptr)temp_tcgv_i32(t);
731 }
732 
733 static inline TCGv_vec temp_tcgv_vec(TCGTemp *t)
734 {
735     return (TCGv_vec)temp_tcgv_i32(t);
736 }
737 
738 static inline TCGArg tcg_get_insn_param(TCGOp *op, int arg)
739 {
740     return op->args[arg];
741 }
742 
743 static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
744 {
745     op->args[arg] = v;
746 }
747 
748 static inline target_ulong tcg_get_insn_start_param(TCGOp *op, int arg)
749 {
750 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
751     return tcg_get_insn_param(op, arg);
752 #else
753     return tcg_get_insn_param(op, arg * 2) |
754            ((uint64_t)tcg_get_insn_param(op, arg * 2 + 1) << 32);
755 #endif
756 }
757 
758 static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
759 {
760 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
761     tcg_set_insn_param(op, arg, v);
762 #else
763     tcg_set_insn_param(op, arg * 2, v);
764     tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
765 #endif
766 }
767 
768 /* The last op that was emitted.  */
769 static inline TCGOp *tcg_last_op(void)
770 {
771     return QTAILQ_LAST(&tcg_ctx->ops);
772 }
773 
774 /* Test for whether to terminate the TB for using too many opcodes.  */
775 static inline bool tcg_op_buf_full(void)
776 {
777     /* This is not a hard limit, it merely stops translation when
778      * we have produced "enough" opcodes.  We want to limit TB size
779      * such that a RISC host can reasonably use a 16-bit signed
780      * branch within the TB.  We also need to be mindful of the
781      * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
782      * and TCGContext.gen_insn_end_off[].
783      */
784     return tcg_ctx->nb_ops >= 4000;
785 }
786 
787 /* pool based memory allocation */
788 
789 /* user-mode: mmap_lock must be held for tcg_malloc_internal. */
790 void *tcg_malloc_internal(TCGContext *s, int size);
791 void tcg_pool_reset(TCGContext *s);
792 TranslationBlock *tcg_tb_alloc(TCGContext *s);
793 
794 void tcg_region_reset_all(void);
795 
796 size_t tcg_code_size(void);
797 size_t tcg_code_capacity(void);
798 
799 void tcg_tb_insert(TranslationBlock *tb);
800 void tcg_tb_remove(TranslationBlock *tb);
801 TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr);
802 void tcg_tb_foreach(GTraverseFunc func, gpointer user_data);
803 size_t tcg_nb_tbs(void);
804 
805 /* user-mode: Called with mmap_lock held.  */
806 static inline void *tcg_malloc(int size)
807 {
808     TCGContext *s = tcg_ctx;
809     uint8_t *ptr, *ptr_end;
810 
811     /* ??? This is a weak placeholder for minimum malloc alignment.  */
812     size = QEMU_ALIGN_UP(size, 8);
813 
814     ptr = s->pool_cur;
815     ptr_end = ptr + size;
816     if (unlikely(ptr_end > s->pool_end)) {
817         return tcg_malloc_internal(tcg_ctx, size);
818     } else {
819         s->pool_cur = ptr_end;
820         return ptr;
821     }
822 }
823 
824 void tcg_init(size_t tb_size, int splitwx, unsigned max_cpus);
825 void tcg_register_thread(void);
826 void tcg_prologue_init(TCGContext *s);
827 void tcg_func_start(TCGContext *s);
828 
829 int tcg_gen_code(TCGContext *s, TranslationBlock *tb, target_ulong pc_start);
830 
831 void tb_target_set_jmp_target(const TranslationBlock *, int,
832                               uintptr_t, uintptr_t);
833 
834 void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
835 
836 TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr,
837                                      intptr_t, const char *);
838 TCGTemp *tcg_temp_new_internal(TCGType, bool);
839 void tcg_temp_free_internal(TCGTemp *);
840 TCGv_vec tcg_temp_new_vec(TCGType type);
841 TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match);
842 
843 static inline void tcg_temp_free_i32(TCGv_i32 arg)
844 {
845     tcg_temp_free_internal(tcgv_i32_temp(arg));
846 }
847 
848 static inline void tcg_temp_free_i64(TCGv_i64 arg)
849 {
850     tcg_temp_free_internal(tcgv_i64_temp(arg));
851 }
852 
853 static inline void tcg_temp_free_ptr(TCGv_ptr arg)
854 {
855     tcg_temp_free_internal(tcgv_ptr_temp(arg));
856 }
857 
858 static inline void tcg_temp_free_vec(TCGv_vec arg)
859 {
860     tcg_temp_free_internal(tcgv_vec_temp(arg));
861 }
862 
863 static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
864                                               const char *name)
865 {
866     TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
867     return temp_tcgv_i32(t);
868 }
869 
870 static inline TCGv_i32 tcg_temp_new_i32(void)
871 {
872     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false);
873     return temp_tcgv_i32(t);
874 }
875 
876 static inline TCGv_i32 tcg_temp_local_new_i32(void)
877 {
878     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true);
879     return temp_tcgv_i32(t);
880 }
881 
882 static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
883                                               const char *name)
884 {
885     TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
886     return temp_tcgv_i64(t);
887 }
888 
889 static inline TCGv_i64 tcg_temp_new_i64(void)
890 {
891     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false);
892     return temp_tcgv_i64(t);
893 }
894 
895 static inline TCGv_i64 tcg_temp_local_new_i64(void)
896 {
897     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true);
898     return temp_tcgv_i64(t);
899 }
900 
901 static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset,
902                                               const char *name)
903 {
904     TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name);
905     return temp_tcgv_ptr(t);
906 }
907 
908 static inline TCGv_ptr tcg_temp_new_ptr(void)
909 {
910     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false);
911     return temp_tcgv_ptr(t);
912 }
913 
914 static inline TCGv_ptr tcg_temp_local_new_ptr(void)
915 {
916     TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true);
917     return temp_tcgv_ptr(t);
918 }
919 
920 #if defined(CONFIG_DEBUG_TCG)
921 /* If you call tcg_clear_temp_count() at the start of a section of
922  * code which is not supposed to leak any TCG temporaries, then
923  * calling tcg_check_temp_count() at the end of the section will
924  * return 1 if the section did in fact leak a temporary.
925  */
926 void tcg_clear_temp_count(void);
927 int tcg_check_temp_count(void);
928 #else
929 #define tcg_clear_temp_count() do { } while (0)
930 #define tcg_check_temp_count() 0
931 #endif
932 
933 int64_t tcg_cpu_exec_time(void);
934 void tcg_dump_info(GString *buf);
935 void tcg_dump_op_count(GString *buf);
936 
937 #define TCG_CT_CONST  1 /* any constant of register size */
938 
939 typedef struct TCGArgConstraint {
940     unsigned ct : 16;
941     unsigned alias_index : 4;
942     unsigned sort_index : 4;
943     unsigned pair_index : 4;
944     unsigned pair : 2;  /* 0: none, 1: first, 2: second, 3: second alias */
945     bool oalias : 1;
946     bool ialias : 1;
947     bool newreg : 1;
948     TCGRegSet regs;
949 } TCGArgConstraint;
950 
951 #define TCG_MAX_OP_ARGS 16
952 
953 /* Bits for TCGOpDef->flags, 8 bits available, all used.  */
954 enum {
955     /* Instruction exits the translation block.  */
956     TCG_OPF_BB_EXIT      = 0x01,
957     /* Instruction defines the end of a basic block.  */
958     TCG_OPF_BB_END       = 0x02,
959     /* Instruction clobbers call registers and potentially update globals.  */
960     TCG_OPF_CALL_CLOBBER = 0x04,
961     /* Instruction has side effects: it cannot be removed if its outputs
962        are not used, and might trigger exceptions.  */
963     TCG_OPF_SIDE_EFFECTS = 0x08,
964     /* Instruction operands are 64-bits (otherwise 32-bits).  */
965     TCG_OPF_64BIT        = 0x10,
966     /* Instruction is optional and not implemented by the host, or insn
967        is generic and should not be implemened by the host.  */
968     TCG_OPF_NOT_PRESENT  = 0x20,
969     /* Instruction operands are vectors.  */
970     TCG_OPF_VECTOR       = 0x40,
971     /* Instruction is a conditional branch. */
972     TCG_OPF_COND_BRANCH  = 0x80
973 };
974 
975 typedef struct TCGOpDef {
976     const char *name;
977     uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
978     uint8_t flags;
979     TCGArgConstraint *args_ct;
980 } TCGOpDef;
981 
982 extern TCGOpDef tcg_op_defs[];
983 extern const size_t tcg_op_defs_max;
984 
985 typedef struct TCGTargetOpDef {
986     TCGOpcode op;
987     const char *args_ct_str[TCG_MAX_OP_ARGS];
988 } TCGTargetOpDef;
989 
990 #define tcg_abort() \
991 do {\
992     fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
993     abort();\
994 } while (0)
995 
996 bool tcg_op_supported(TCGOpcode op);
997 
998 void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args);
999 
1000 TCGOp *tcg_emit_op(TCGOpcode opc, unsigned nargs);
1001 void tcg_op_remove(TCGContext *s, TCGOp *op);
1002 TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op,
1003                             TCGOpcode opc, unsigned nargs);
1004 TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op,
1005                            TCGOpcode opc, unsigned nargs);
1006 
1007 /**
1008  * tcg_remove_ops_after:
1009  * @op: target operation
1010  *
1011  * Discard any opcodes emitted since @op.  Expected usage is to save
1012  * a starting point with tcg_last_op(), speculatively emit opcodes,
1013  * then decide whether or not to keep those opcodes after the fact.
1014  */
1015 void tcg_remove_ops_after(TCGOp *op);
1016 
1017 void tcg_optimize(TCGContext *s);
1018 
1019 /* Allocate a new temporary and initialize it with a constant. */
1020 TCGv_i32 tcg_const_i32(int32_t val);
1021 TCGv_i64 tcg_const_i64(int64_t val);
1022 TCGv_i32 tcg_const_local_i32(int32_t val);
1023 TCGv_i64 tcg_const_local_i64(int64_t val);
1024 TCGv_vec tcg_const_zeros_vec(TCGType);
1025 TCGv_vec tcg_const_ones_vec(TCGType);
1026 TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec);
1027 TCGv_vec tcg_const_ones_vec_matching(TCGv_vec);
1028 
1029 /*
1030  * Locate or create a read-only temporary that is a constant.
1031  * This kind of temporary need not be freed, but for convenience
1032  * will be silently ignored by tcg_temp_free_*.
1033  */
1034 TCGTemp *tcg_constant_internal(TCGType type, int64_t val);
1035 
1036 static inline TCGv_i32 tcg_constant_i32(int32_t val)
1037 {
1038     return temp_tcgv_i32(tcg_constant_internal(TCG_TYPE_I32, val));
1039 }
1040 
1041 static inline TCGv_i64 tcg_constant_i64(int64_t val)
1042 {
1043     return temp_tcgv_i64(tcg_constant_internal(TCG_TYPE_I64, val));
1044 }
1045 
1046 TCGv_vec tcg_constant_vec(TCGType type, unsigned vece, int64_t val);
1047 TCGv_vec tcg_constant_vec_matching(TCGv_vec match, unsigned vece, int64_t val);
1048 
1049 #if UINTPTR_MAX == UINT32_MAX
1050 # define tcg_const_ptr(x)        ((TCGv_ptr)tcg_const_i32((intptr_t)(x)))
1051 # define tcg_const_local_ptr(x)  ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x)))
1052 # define tcg_constant_ptr(x)     ((TCGv_ptr)tcg_constant_i32((intptr_t)(x)))
1053 #else
1054 # define tcg_const_ptr(x)        ((TCGv_ptr)tcg_const_i64((intptr_t)(x)))
1055 # define tcg_const_local_ptr(x)  ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x)))
1056 # define tcg_constant_ptr(x)     ((TCGv_ptr)tcg_constant_i64((intptr_t)(x)))
1057 #endif
1058 
1059 TCGLabel *gen_new_label(void);
1060 
1061 /**
1062  * label_arg
1063  * @l: label
1064  *
1065  * Encode a label for storage in the TCG opcode stream.
1066  */
1067 
1068 static inline TCGArg label_arg(TCGLabel *l)
1069 {
1070     return (uintptr_t)l;
1071 }
1072 
1073 /**
1074  * arg_label
1075  * @i: value
1076  *
1077  * The opposite of label_arg.  Retrieve a label from the
1078  * encoding of the TCG opcode stream.
1079  */
1080 
1081 static inline TCGLabel *arg_label(TCGArg i)
1082 {
1083     return (TCGLabel *)(uintptr_t)i;
1084 }
1085 
1086 /**
1087  * tcg_ptr_byte_diff
1088  * @a, @b: addresses to be differenced
1089  *
1090  * There are many places within the TCG backends where we need a byte
1091  * difference between two pointers.  While this can be accomplished
1092  * with local casting, it's easy to get wrong -- especially if one is
1093  * concerned with the signedness of the result.
1094  *
1095  * This version relies on GCC's void pointer arithmetic to get the
1096  * correct result.
1097  */
1098 
1099 static inline ptrdiff_t tcg_ptr_byte_diff(const void *a, const void *b)
1100 {
1101     return a - b;
1102 }
1103 
1104 /**
1105  * tcg_pcrel_diff
1106  * @s: the tcg context
1107  * @target: address of the target
1108  *
1109  * Produce a pc-relative difference, from the current code_ptr
1110  * to the destination address.
1111  */
1112 
1113 static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, const void *target)
1114 {
1115     return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_ptr));
1116 }
1117 
1118 /**
1119  * tcg_tbrel_diff
1120  * @s: the tcg context
1121  * @target: address of the target
1122  *
1123  * Produce a difference, from the beginning of the current TB code
1124  * to the destination address.
1125  */
1126 static inline ptrdiff_t tcg_tbrel_diff(TCGContext *s, const void *target)
1127 {
1128     return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_buf));
1129 }
1130 
1131 /**
1132  * tcg_current_code_size
1133  * @s: the tcg context
1134  *
1135  * Compute the current code size within the translation block.
1136  * This is used to fill in qemu's data structures for goto_tb.
1137  */
1138 
1139 static inline size_t tcg_current_code_size(TCGContext *s)
1140 {
1141     return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
1142 }
1143 
1144 /**
1145  * tcg_qemu_tb_exec:
1146  * @env: pointer to CPUArchState for the CPU
1147  * @tb_ptr: address of generated code for the TB to execute
1148  *
1149  * Start executing code from a given translation block.
1150  * Where translation blocks have been linked, execution
1151  * may proceed from the given TB into successive ones.
1152  * Control eventually returns only when some action is needed
1153  * from the top-level loop: either control must pass to a TB
1154  * which has not yet been directly linked, or an asynchronous
1155  * event such as an interrupt needs handling.
1156  *
1157  * Return: The return value is the value passed to the corresponding
1158  * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1159  * The value is either zero or a 4-byte aligned pointer to that TB combined
1160  * with additional information in its two least significant bits. The
1161  * additional information is encoded as follows:
1162  *  0, 1: the link between this TB and the next is via the specified
1163  *        TB index (0 or 1). That is, we left the TB via (the equivalent
1164  *        of) "goto_tb <index>". The main loop uses this to determine
1165  *        how to link the TB just executed to the next.
1166  *  2:    we are using instruction counting code generation, and we
1167  *        did not start executing this TB because the instruction counter
1168  *        would hit zero midway through it. In this case the pointer
1169  *        returned is the TB we were about to execute, and the caller must
1170  *        arrange to execute the remaining count of instructions.
1171  *  3:    we stopped because the CPU's exit_request flag was set
1172  *        (usually meaning that there is an interrupt that needs to be
1173  *        handled). The pointer returned is the TB we were about to execute
1174  *        when we noticed the pending exit request.
1175  *
1176  * If the bottom two bits indicate an exit-via-index then the CPU
1177  * state is correctly synchronised and ready for execution of the next
1178  * TB (and in particular the guest PC is the address to execute next).
1179  * Otherwise, we gave up on execution of this TB before it started, and
1180  * the caller must fix up the CPU state by calling the CPU's
1181  * synchronize_from_tb() method with the TB pointer we return (falling
1182  * back to calling the CPU's set_pc method with tb->pb if no
1183  * synchronize_from_tb() method exists).
1184  *
1185  * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1186  * to this default (which just calls the prologue.code emitted by
1187  * tcg_target_qemu_prologue()).
1188  */
1189 #define TB_EXIT_MASK      3
1190 #define TB_EXIT_IDX0      0
1191 #define TB_EXIT_IDX1      1
1192 #define TB_EXIT_IDXMAX    1
1193 #define TB_EXIT_REQUESTED 3
1194 
1195 #ifdef CONFIG_TCG_INTERPRETER
1196 uintptr_t tcg_qemu_tb_exec(CPUArchState *env, const void *tb_ptr);
1197 #else
1198 typedef uintptr_t tcg_prologue_fn(CPUArchState *env, const void *tb_ptr);
1199 extern tcg_prologue_fn *tcg_qemu_tb_exec;
1200 #endif
1201 
1202 void tcg_register_jit(const void *buf, size_t buf_size);
1203 
1204 #if TCG_TARGET_MAYBE_vec
1205 /* Return zero if the tuple (opc, type, vece) is unsupportable;
1206    return > 0 if it is directly supportable;
1207    return < 0 if we must call tcg_expand_vec_op.  */
1208 int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned);
1209 #else
1210 static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve)
1211 {
1212     return 0;
1213 }
1214 #endif
1215 
1216 /* Expand the tuple (opc, type, vece) on the given arguments.  */
1217 void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...);
1218 
1219 /* Replicate a constant C accoring to the log2 of the element size.  */
1220 uint64_t dup_const(unsigned vece, uint64_t c);
1221 
1222 #define dup_const(VECE, C)                                         \
1223     (__builtin_constant_p(VECE)                                    \
1224      ? (  (VECE) == MO_8  ? 0x0101010101010101ull * (uint8_t)(C)   \
1225         : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C)  \
1226         : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C)  \
1227         : (VECE) == MO_64 ? (uint64_t)(C)                          \
1228         : (qemu_build_not_reached_always(), 0))                    \
1229      : dup_const(VECE, C))
1230 
1231 #if TARGET_LONG_BITS == 64
1232 # define dup_const_tl  dup_const
1233 #else
1234 # define dup_const_tl(VECE, C)                                     \
1235     (__builtin_constant_p(VECE)                                    \
1236      ? (  (VECE) == MO_8  ? 0x01010101ul * (uint8_t)(C)            \
1237         : (VECE) == MO_16 ? 0x00010001ul * (uint16_t)(C)           \
1238         : (VECE) == MO_32 ? 0x00000001ul * (uint32_t)(C)           \
1239         : (qemu_build_not_reached_always(), 0))                    \
1240      :  (target_long)dup_const(VECE, C))
1241 #endif
1242 
1243 #ifdef CONFIG_DEBUG_TCG
1244 void tcg_assert_listed_vecop(TCGOpcode);
1245 #else
1246 static inline void tcg_assert_listed_vecop(TCGOpcode op) { }
1247 #endif
1248 
1249 static inline const TCGOpcode *tcg_swap_vecop_list(const TCGOpcode *n)
1250 {
1251 #ifdef CONFIG_DEBUG_TCG
1252     const TCGOpcode *o = tcg_ctx->vecop_list;
1253     tcg_ctx->vecop_list = n;
1254     return o;
1255 #else
1256     return NULL;
1257 #endif
1258 }
1259 
1260 bool tcg_can_emit_vecop_list(const TCGOpcode *, TCGType, unsigned);
1261 
1262 #endif /* TCG_H */
1263