xref: /openbmc/qemu/include/tcg/tcg-opc.h (revision 46f96bff163512f9f8f9959de4a18c0799001422)
1 /*
2  * Tiny Code Generator for QEMU
3  *
4  * Copyright (c) 2008 Fabrice Bellard
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a copy
7  * of this software and associated documentation files (the "Software"), to deal
8  * in the Software without restriction, including without limitation the rights
9  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10  * copies of the Software, and to permit persons to whom the Software is
11  * furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22  * THE SOFTWARE.
23  */
24 
25 /*
26  * DEF(name, oargs, iargs, cargs, flags)
27  */
28 
29 /* predefined ops */
30 DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT)
31 DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
32 
33 /* variable number of parameters */
34 DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT)
35 
36 DEF(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
37 
38 DEF(mb, 0, 0, 1, TCG_OPF_NOT_PRESENT)
39 
40 DEF(mov, 1, 1, 0, TCG_OPF_INT | TCG_OPF_NOT_PRESENT)
41 
42 DEF(add, 1, 2, 0, TCG_OPF_INT)
43 DEF(and, 1, 2, 0, TCG_OPF_INT)
44 DEF(andc, 1, 2, 0, TCG_OPF_INT)
45 
46 DEF(setcond_i32, 1, 2, 1, 0)
47 DEF(negsetcond_i32, 1, 2, 1, 0)
48 DEF(movcond_i32, 1, 4, 1, 0)
49 /* load/store */
50 DEF(ld8u_i32, 1, 1, 1, 0)
51 DEF(ld8s_i32, 1, 1, 1, 0)
52 DEF(ld16u_i32, 1, 1, 1, 0)
53 DEF(ld16s_i32, 1, 1, 1, 0)
54 DEF(ld_i32, 1, 1, 1, 0)
55 DEF(st8_i32, 0, 2, 1, 0)
56 DEF(st16_i32, 0, 2, 1, 0)
57 DEF(st_i32, 0, 2, 1, 0)
58 /* arith */
59 DEF(sub_i32, 1, 2, 0, 0)
60 DEF(mul_i32, 1, 2, 0, 0)
61 DEF(div_i32, 1, 2, 0, 0)
62 DEF(divu_i32, 1, 2, 0, 0)
63 DEF(rem_i32, 1, 2, 0, 0)
64 DEF(remu_i32, 1, 2, 0, 0)
65 DEF(div2_i32, 2, 3, 0, 0)
66 DEF(divu2_i32, 2, 3, 0, 0)
67 DEF(or_i32, 1, 2, 0, 0)
68 DEF(xor_i32, 1, 2, 0, 0)
69 /* shifts/rotates */
70 DEF(shl_i32, 1, 2, 0, 0)
71 DEF(shr_i32, 1, 2, 0, 0)
72 DEF(sar_i32, 1, 2, 0, 0)
73 DEF(rotl_i32, 1, 2, 0, 0)
74 DEF(rotr_i32, 1, 2, 0, 0)
75 DEF(deposit_i32, 1, 2, 2, 0)
76 DEF(extract_i32, 1, 1, 2, 0)
77 DEF(sextract_i32, 1, 1, 2, 0)
78 DEF(extract2_i32, 1, 2, 1, 0)
79 
80 DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH)
81 
82 DEF(add2_i32, 2, 4, 0, 0)
83 DEF(sub2_i32, 2, 4, 0, 0)
84 DEF(mulu2_i32, 2, 2, 0, 0)
85 DEF(muls2_i32, 2, 2, 0, 0)
86 DEF(muluh_i32, 1, 2, 0, 0)
87 DEF(mulsh_i32, 1, 2, 0, 0)
88 DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH)
89 DEF(setcond2_i32, 1, 4, 1, 0)
90 
91 DEF(bswap16_i32, 1, 1, 1, 0)
92 DEF(bswap32_i32, 1, 1, 1, 0)
93 DEF(not_i32, 1, 1, 0, 0)
94 DEF(neg_i32, 1, 1, 0, 0)
95 DEF(orc_i32, 1, 2, 0, 0)
96 DEF(eqv_i32, 1, 2, 0, 0)
97 DEF(nand_i32, 1, 2, 0, 0)
98 DEF(nor_i32, 1, 2, 0, 0)
99 DEF(clz_i32, 1, 2, 0, 0)
100 DEF(ctz_i32, 1, 2, 0, 0)
101 DEF(ctpop_i32, 1, 1, 0, 0)
102 
103 DEF(setcond_i64, 1, 2, 1, 0)
104 DEF(negsetcond_i64, 1, 2, 1, 0)
105 DEF(movcond_i64, 1, 4, 1, 0)
106 /* load/store */
107 DEF(ld8u_i64, 1, 1, 1, 0)
108 DEF(ld8s_i64, 1, 1, 1, 0)
109 DEF(ld16u_i64, 1, 1, 1, 0)
110 DEF(ld16s_i64, 1, 1, 1, 0)
111 DEF(ld32u_i64, 1, 1, 1, 0)
112 DEF(ld32s_i64, 1, 1, 1, 0)
113 DEF(ld_i64, 1, 1, 1, 0)
114 DEF(st8_i64, 0, 2, 1, 0)
115 DEF(st16_i64, 0, 2, 1, 0)
116 DEF(st32_i64, 0, 2, 1, 0)
117 DEF(st_i64, 0, 2, 1, 0)
118 /* arith */
119 DEF(sub_i64, 1, 2, 0, 0)
120 DEF(mul_i64, 1, 2, 0, 0)
121 DEF(div_i64, 1, 2, 0, 0)
122 DEF(divu_i64, 1, 2, 0, 0)
123 DEF(rem_i64, 1, 2, 0, 0)
124 DEF(remu_i64, 1, 2, 0, 0)
125 DEF(div2_i64, 2, 3, 0, 0)
126 DEF(divu2_i64, 2, 3, 0, 0)
127 DEF(or_i64, 1, 2, 0, 0)
128 DEF(xor_i64, 1, 2, 0, 0)
129 /* shifts/rotates */
130 DEF(shl_i64, 1, 2, 0, 0)
131 DEF(shr_i64, 1, 2, 0, 0)
132 DEF(sar_i64, 1, 2, 0, 0)
133 DEF(rotl_i64, 1, 2, 0, 0)
134 DEF(rotr_i64, 1, 2, 0, 0)
135 DEF(deposit_i64, 1, 2, 2, 0)
136 DEF(extract_i64, 1, 1, 2, 0)
137 DEF(sextract_i64, 1, 1, 2, 0)
138 DEF(extract2_i64, 1, 2, 1, 0)
139 
140 /* size changing ops */
141 DEF(ext_i32_i64, 1, 1, 0, 0)
142 DEF(extu_i32_i64, 1, 1, 0, 0)
143 DEF(extrl_i64_i32, 1, 1, 0, 0)
144 DEF(extrh_i64_i32, 1, 1, 0, 0)
145 
146 DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH)
147 DEF(bswap16_i64, 1, 1, 1, 0)
148 DEF(bswap32_i64, 1, 1, 1, 0)
149 DEF(bswap64_i64, 1, 1, 1, 0)
150 DEF(not_i64, 1, 1, 0, 0)
151 DEF(neg_i64, 1, 1, 0, 0)
152 DEF(orc_i64, 1, 2, 0, 0)
153 DEF(eqv_i64, 1, 2, 0, 0)
154 DEF(nand_i64, 1, 2, 0, 0)
155 DEF(nor_i64, 1, 2, 0, 0)
156 DEF(clz_i64, 1, 2, 0, 0)
157 DEF(ctz_i64, 1, 2, 0, 0)
158 DEF(ctpop_i64, 1, 1, 0, 0)
159 
160 DEF(add2_i64, 2, 4, 0, 0)
161 DEF(sub2_i64, 2, 4, 0, 0)
162 DEF(mulu2_i64, 2, 2, 0, 0)
163 DEF(muls2_i64, 2, 2, 0, 0)
164 DEF(muluh_i64, 1, 2, 0, 0)
165 DEF(mulsh_i64, 1, 2, 0, 0)
166 
167 #define DATA64_ARGS  (TCG_TARGET_REG_BITS == 64 ? 1 : 2)
168 
169 /* There are tcg_ctx->insn_start_words here, not just one. */
170 DEF(insn_start, 0, 0, DATA64_ARGS, TCG_OPF_NOT_PRESENT)
171 
172 DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
173 DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT)
174 DEF(goto_ptr, 0, 1, 0, TCG_OPF_BB_EXIT | TCG_OPF_BB_END)
175 
176 DEF(plugin_cb, 0, 0, 1, TCG_OPF_NOT_PRESENT)
177 DEF(plugin_mem_cb, 0, 1, 1, TCG_OPF_NOT_PRESENT)
178 
179 DEF(qemu_ld_i32, 1, 1, 1,
180     TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
181 DEF(qemu_st_i32, 0, 1 + 1, 1,
182     TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
183 DEF(qemu_ld_i64, DATA64_ARGS, 1, 1,
184     TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
185 DEF(qemu_st_i64, 0, DATA64_ARGS + 1, 1,
186     TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
187 
188 /* Only used by i386 to cope with stupid register constraints. */
189 DEF(qemu_st8_i32, 0, 1 + 1, 1,
190     TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
191 
192 /* Only for 64-bit hosts at the moment. */
193 DEF(qemu_ld_i128, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
194 DEF(qemu_st_i128, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS)
195 
196 /* Host vector support.  */
197 
198 DEF(mov_vec, 1, 1, 0, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT)
199 
200 DEF(dup_vec, 1, 1, 0, TCG_OPF_VECTOR)
201 DEF(dup2_vec, 1, 2, 0, TCG_OPF_VECTOR)
202 
203 DEF(ld_vec, 1, 1, 1, TCG_OPF_VECTOR)
204 DEF(st_vec, 0, 2, 1, TCG_OPF_VECTOR)
205 DEF(dupm_vec, 1, 1, 1, TCG_OPF_VECTOR)
206 
207 DEF(add_vec, 1, 2, 0, TCG_OPF_VECTOR)
208 DEF(sub_vec, 1, 2, 0, TCG_OPF_VECTOR)
209 DEF(mul_vec, 1, 2, 0, TCG_OPF_VECTOR)
210 DEF(neg_vec, 1, 1, 0, TCG_OPF_VECTOR)
211 DEF(abs_vec, 1, 1, 0, TCG_OPF_VECTOR)
212 DEF(ssadd_vec, 1, 2, 0, TCG_OPF_VECTOR)
213 DEF(usadd_vec, 1, 2, 0, TCG_OPF_VECTOR)
214 DEF(sssub_vec, 1, 2, 0, TCG_OPF_VECTOR)
215 DEF(ussub_vec, 1, 2, 0, TCG_OPF_VECTOR)
216 DEF(smin_vec, 1, 2, 0, TCG_OPF_VECTOR)
217 DEF(umin_vec, 1, 2, 0, TCG_OPF_VECTOR)
218 DEF(smax_vec, 1, 2, 0, TCG_OPF_VECTOR)
219 DEF(umax_vec, 1, 2, 0, TCG_OPF_VECTOR)
220 
221 DEF(and_vec, 1, 2, 0, TCG_OPF_VECTOR)
222 DEF(or_vec, 1, 2, 0, TCG_OPF_VECTOR)
223 DEF(xor_vec, 1, 2, 0, TCG_OPF_VECTOR)
224 DEF(andc_vec, 1, 2, 0, TCG_OPF_VECTOR)
225 DEF(orc_vec, 1, 2, 0, TCG_OPF_VECTOR)
226 DEF(nand_vec, 1, 2, 0, TCG_OPF_VECTOR)
227 DEF(nor_vec, 1, 2, 0, TCG_OPF_VECTOR)
228 DEF(eqv_vec, 1, 2, 0, TCG_OPF_VECTOR)
229 DEF(not_vec, 1, 1, 0, TCG_OPF_VECTOR)
230 
231 DEF(shli_vec, 1, 1, 1, TCG_OPF_VECTOR)
232 DEF(shri_vec, 1, 1, 1, TCG_OPF_VECTOR)
233 DEF(sari_vec, 1, 1, 1, TCG_OPF_VECTOR)
234 DEF(rotli_vec, 1, 1, 1, TCG_OPF_VECTOR)
235 
236 DEF(shls_vec, 1, 2, 0, TCG_OPF_VECTOR)
237 DEF(shrs_vec, 1, 2, 0, TCG_OPF_VECTOR)
238 DEF(sars_vec, 1, 2, 0, TCG_OPF_VECTOR)
239 DEF(rotls_vec, 1, 2, 0, TCG_OPF_VECTOR)
240 
241 DEF(shlv_vec, 1, 2, 0, TCG_OPF_VECTOR)
242 DEF(shrv_vec, 1, 2, 0, TCG_OPF_VECTOR)
243 DEF(sarv_vec, 1, 2, 0, TCG_OPF_VECTOR)
244 DEF(rotlv_vec, 1, 2, 0, TCG_OPF_VECTOR)
245 DEF(rotrv_vec, 1, 2, 0, TCG_OPF_VECTOR)
246 
247 DEF(cmp_vec, 1, 2, 1, TCG_OPF_VECTOR)
248 
249 DEF(bitsel_vec, 1, 3, 0, TCG_OPF_VECTOR)
250 DEF(cmpsel_vec, 1, 4, 1, TCG_OPF_VECTOR)
251 
252 DEF(last_generic, 0, 0, 0, TCG_OPF_NOT_PRESENT)
253 
254 #include "tcg-target-opc.h.inc"
255 
256 #undef DATA64_ARGS
257 #undef DEF
258