1 /* 2 * Channel subsystem structures and definitions. 3 * 4 * Copyright 2012 IBM Corp. 5 * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6 * 7 * This work is licensed under the terms of the GNU GPL, version 2 or (at 8 * your option) any later version. See the COPYING file in the top-level 9 * directory. 10 */ 11 12 #ifndef CSS_H 13 #define CSS_H 14 15 #include "hw/s390x/adapter.h" 16 #include "hw/s390x/s390_flic.h" 17 #include "hw/s390x/ioinst.h" 18 #include "sysemu/kvm.h" 19 #include "target/s390x/cpu-qom.h" 20 21 /* Channel subsystem constants. */ 22 #define MAX_DEVNO 65535 23 #define MAX_SCHID 65535 24 #define MAX_SSID 3 25 #define MAX_CSSID 255 26 #define MAX_CHPID 255 27 28 #define MAX_ISC 7 29 30 #define MAX_CIWS 62 31 32 #define VIRTUAL_CSSID 0xfe 33 #define VIRTIO_CCW_CHPID 0 /* used by convention */ 34 35 typedef struct CIW { 36 uint8_t type; 37 uint8_t command; 38 uint16_t count; 39 } QEMU_PACKED CIW; 40 41 typedef struct SenseId { 42 /* common part */ 43 uint8_t reserved; /* always 0x'FF' */ 44 uint16_t cu_type; /* control unit type */ 45 uint8_t cu_model; /* control unit model */ 46 uint16_t dev_type; /* device type */ 47 uint8_t dev_model; /* device model */ 48 uint8_t unused; /* padding byte */ 49 /* extended part */ 50 CIW ciw[MAX_CIWS]; /* variable # of CIWs */ 51 } SenseId; /* Note: No QEMU_PACKED due to unaligned members */ 52 53 /* Channel measurements, from linux/drivers/s390/cio/cmf.c. */ 54 typedef struct CMB { 55 uint16_t ssch_rsch_count; 56 uint16_t sample_count; 57 uint32_t device_connect_time; 58 uint32_t function_pending_time; 59 uint32_t device_disconnect_time; 60 uint32_t control_unit_queuing_time; 61 uint32_t device_active_only_time; 62 uint32_t reserved[2]; 63 } QEMU_PACKED CMB; 64 65 typedef struct CMBE { 66 uint32_t ssch_rsch_count; 67 uint32_t sample_count; 68 uint32_t device_connect_time; 69 uint32_t function_pending_time; 70 uint32_t device_disconnect_time; 71 uint32_t control_unit_queuing_time; 72 uint32_t device_active_only_time; 73 uint32_t device_busy_time; 74 uint32_t initial_command_response_time; 75 uint32_t reserved[7]; 76 } QEMU_PACKED CMBE; 77 78 typedef enum CcwDataStreamOp { 79 CDS_OP_R = 0, /* read, false when used as is_write */ 80 CDS_OP_W = 1, /* write, true when used as is_write */ 81 CDS_OP_A = 2 /* advance, should not be used as is_write */ 82 } CcwDataStreamOp; 83 84 /* normal usage is via SuchchDev.cds instead of instantiating */ 85 typedef struct CcwDataStream { 86 #define CDS_F_IDA 0x01 87 #define CDS_F_MIDA 0x02 88 #define CDS_F_I2K 0x04 89 #define CDS_F_C64 0x08 90 #define CDS_F_FMT 0x10 /* CCW format-1 */ 91 #define CDS_F_STREAM_BROKEN 0x80 92 uint8_t flags; 93 uint8_t at_idaw; 94 uint16_t at_byte; 95 uint16_t count; 96 uint32_t cda_orig; 97 int (*op_handler)(struct CcwDataStream *cds, void *buff, int len, 98 CcwDataStreamOp op); 99 hwaddr cda; 100 bool do_skip; 101 } CcwDataStream; 102 103 /* 104 * IO instructions conclude according to this. Currently we have only 105 * cc codes. Valid values are 0, 1, 2, 3 and the generic semantic for 106 * IO instructions is described briefly. For more details consult the PoP. 107 */ 108 typedef enum IOInstEnding { 109 /* produced expected result */ 110 IOINST_CC_EXPECTED = 0, 111 /* status conditions were present or produced alternate result */ 112 IOINST_CC_STATUS_PRESENT = 1, 113 /* inst. ineffective because busy with previously initiated function */ 114 IOINST_CC_BUSY = 2, 115 /* inst. ineffective because not operational */ 116 IOINST_CC_NOT_OPERATIONAL = 3 117 } IOInstEnding; 118 119 typedef struct SubchDev SubchDev; 120 struct SubchDev { 121 /* channel-subsystem related things: */ 122 SCHIB curr_status; /* Needs alignment and thus must come first */ 123 ORB orb; 124 uint8_t cssid; 125 uint8_t ssid; 126 uint16_t schid; 127 uint16_t devno; 128 uint8_t sense_data[32]; 129 hwaddr channel_prog; 130 CCW1 last_cmd; 131 bool last_cmd_valid; 132 bool ccw_fmt_1; 133 bool thinint_active; 134 uint8_t ccw_no_data_cnt; 135 uint16_t migrated_schid; /* used for mismatch detection */ 136 CcwDataStream cds; 137 /* transport-provided data: */ 138 int (*ccw_cb) (SubchDev *, CCW1); 139 void (*disable_cb)(SubchDev *); 140 IOInstEnding (*do_subchannel_work) (SubchDev *); 141 void (*irb_cb)(SubchDev *, IRB *); 142 SenseId id; 143 void *driver_data; 144 ESW esw; 145 }; 146 147 static inline void sch_gen_unit_exception(SubchDev *sch) 148 { 149 sch->curr_status.scsw.ctrl &= ~SCSW_ACTL_START_PEND; 150 sch->curr_status.scsw.ctrl |= SCSW_STCTL_PRIMARY | 151 SCSW_STCTL_SECONDARY | 152 SCSW_STCTL_ALERT | 153 SCSW_STCTL_STATUS_PEND; 154 sch->curr_status.scsw.cpa = sch->channel_prog + 8; 155 sch->curr_status.scsw.dstat = SCSW_DSTAT_UNIT_EXCEP; 156 } 157 158 extern const VMStateDescription vmstate_subch_dev; 159 160 /* 161 * Identify a device within the channel subsystem. 162 * Note that this can be used to identify either the subchannel or 163 * the attached I/O device, as there's always one I/O device per 164 * subchannel. 165 */ 166 typedef struct CssDevId { 167 uint8_t cssid; 168 uint8_t ssid; 169 uint16_t devid; 170 bool valid; 171 } CssDevId; 172 173 extern const PropertyInfo css_devid_propinfo; 174 175 #define DEFINE_PROP_CSS_DEV_ID(_n, _s, _f) \ 176 DEFINE_PROP(_n, _s, _f, css_devid_propinfo, CssDevId) 177 178 typedef struct IndAddr { 179 hwaddr addr; 180 uint64_t map; 181 unsigned long refcnt; 182 int32_t len; 183 QTAILQ_ENTRY(IndAddr) sibling; 184 } IndAddr; 185 186 extern const VMStateDescription vmstate_ind_addr; 187 188 #define VMSTATE_PTR_TO_IND_ADDR(_f, _s) \ 189 VMSTATE_STRUCT(_f, _s, 1, vmstate_ind_addr, IndAddr*) 190 191 IndAddr *get_indicator(hwaddr ind_addr, int len); 192 void release_indicator(AdapterInfo *adapter, IndAddr *indicator); 193 int map_indicator(AdapterInfo *adapter, IndAddr *indicator); 194 195 typedef SubchDev *(*css_subch_cb_func)(uint8_t m, uint8_t cssid, uint8_t ssid, 196 uint16_t schid); 197 int css_create_css_image(uint8_t cssid, bool default_image); 198 bool css_devno_used(uint8_t cssid, uint8_t ssid, uint16_t devno); 199 void css_subch_assign(uint8_t cssid, uint8_t ssid, uint16_t schid, 200 uint16_t devno, SubchDev *sch); 201 void css_sch_build_virtual_schib(SubchDev *sch, uint8_t chpid, uint8_t type); 202 int css_sch_build_schib(SubchDev *sch, CssDevId *dev_id); 203 unsigned int css_find_free_chpid(uint8_t cssid); 204 uint16_t css_build_subchannel_id(SubchDev *sch); 205 void copy_scsw_to_guest(SCSW *dest, const SCSW *src); 206 void copy_esw_to_guest(ESW *dest, const ESW *src); 207 void css_inject_io_interrupt(SubchDev *sch); 208 void css_reset(void); 209 void css_reset_sch(SubchDev *sch); 210 void css_crw_add_to_queue(CRW crw); 211 void css_queue_crw(uint8_t rsc, uint8_t erc, int solicited, 212 int chain, uint16_t rsid); 213 void css_generate_sch_crws(uint8_t cssid, uint8_t ssid, uint16_t schid, 214 int hotplugged, int add); 215 void css_generate_chp_crws(uint8_t cssid, uint8_t chpid); 216 void css_generate_css_crws(uint8_t cssid); 217 void css_clear_sei_pending(void); 218 IOInstEnding s390_ccw_cmd_request(SubchDev *sch); 219 IOInstEnding do_subchannel_work_virtual(SubchDev *sub); 220 IOInstEnding do_subchannel_work_passthrough(SubchDev *sub); 221 void build_irb_passthrough(SubchDev *sch, IRB *irb); 222 void build_irb_virtual(SubchDev *sch, IRB *irb); 223 224 int s390_ccw_halt(SubchDev *sch); 225 int s390_ccw_clear(SubchDev *sch); 226 IOInstEnding s390_ccw_store(SubchDev *sch); 227 228 typedef enum { 229 CSS_IO_ADAPTER_VIRTIO = 0, 230 CSS_IO_ADAPTER_PCI = 1, 231 CSS_IO_ADAPTER_TYPE_NUMS, 232 } CssIoAdapterType; 233 234 void css_adapter_interrupt(CssIoAdapterType type, uint8_t isc); 235 int css_do_sic(CPUS390XState *env, uint8_t isc, uint16_t mode); 236 uint32_t css_get_adapter_id(CssIoAdapterType type, uint8_t isc); 237 void css_register_io_adapters(CssIoAdapterType type, bool swap, bool maskable, 238 uint8_t flags, Error **errp); 239 240 #ifndef CONFIG_USER_ONLY 241 SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid, 242 uint16_t schid); 243 bool css_subch_visible(SubchDev *sch); 244 void css_conditional_io_interrupt(SubchDev *sch); 245 IOInstEnding css_do_stsch(SubchDev *sch, SCHIB *schib); 246 bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid); 247 IOInstEnding css_do_msch(SubchDev *sch, const SCHIB *schib); 248 IOInstEnding css_do_xsch(SubchDev *sch); 249 IOInstEnding css_do_csch(SubchDev *sch); 250 IOInstEnding css_do_hsch(SubchDev *sch); 251 IOInstEnding css_do_ssch(SubchDev *sch, ORB *orb); 252 int css_do_tsch_get_irb(SubchDev *sch, IRB *irb, int *irb_len); 253 void css_do_tsch_update_subch(SubchDev *sch); 254 int css_do_stcrw(CRW *crw); 255 void css_undo_stcrw(CRW *crw); 256 int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid, 257 int rfmt, void *buf); 258 void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo); 259 int css_enable_mcsse(void); 260 int css_enable_mss(void); 261 IOInstEnding css_do_rsch(SubchDev *sch); 262 int css_do_rchp(uint8_t cssid, uint8_t chpid); 263 bool css_present(uint8_t cssid); 264 #endif 265 266 extern const PropertyInfo css_devid_ro_propinfo; 267 268 #define DEFINE_PROP_CSS_DEV_ID_RO(_n, _s, _f) \ 269 DEFINE_PROP(_n, _s, _f, css_devid_ro_propinfo, CssDevId) 270 271 /** 272 * Create a subchannel for the given bus id. 273 * 274 * If @p bus_id is valid, verify that it is not already in use, and find a 275 * free devno for it. 276 * If @p bus_id is not valid find a free subchannel id and device number 277 * across all subchannel sets and all css images starting from the default 278 * css image. 279 * 280 * If either of the former actions succeed, allocate a subchannel structure, 281 * initialise it with the bus id, subchannel id and device number, register 282 * it with the CSS and return it. Otherwise return NULL. 283 * 284 * The caller becomes owner of the returned subchannel structure and 285 * is responsible for unregistering and freeing it. 286 */ 287 SubchDev *css_create_sch(CssDevId bus_id, Error **errp); 288 289 /** Turn on css migration */ 290 void css_register_vmstate(void); 291 292 293 void ccw_dstream_init(CcwDataStream *cds, CCW1 const *ccw, ORB const *orb); 294 295 static inline void ccw_dstream_rewind(CcwDataStream *cds) 296 { 297 cds->at_byte = 0; 298 cds->at_idaw = 0; 299 cds->cda = cds->cda_orig; 300 } 301 302 static inline bool ccw_dstream_good(CcwDataStream *cds) 303 { 304 return !(cds->flags & CDS_F_STREAM_BROKEN); 305 } 306 307 static inline uint16_t ccw_dstream_residual_count(CcwDataStream *cds) 308 { 309 return cds->count - cds->at_byte; 310 } 311 312 static inline uint16_t ccw_dstream_avail(CcwDataStream *cds) 313 { 314 return ccw_dstream_good(cds) ? ccw_dstream_residual_count(cds) : 0; 315 } 316 317 static inline int ccw_dstream_advance(CcwDataStream *cds, int len) 318 { 319 return cds->op_handler(cds, NULL, len, CDS_OP_A); 320 } 321 322 static inline int ccw_dstream_write_buf(CcwDataStream *cds, void *buff, int len) 323 { 324 return cds->op_handler(cds, buff, len, CDS_OP_W); 325 } 326 327 static inline int ccw_dstream_read_buf(CcwDataStream *cds, void *buff, int len) 328 { 329 return cds->op_handler(cds, buff, len, CDS_OP_R); 330 } 331 332 #define ccw_dstream_read(cds, v) ccw_dstream_read_buf((cds), &(v), sizeof(v)) 333 #define ccw_dstream_write(cds, v) ccw_dstream_write_buf((cds), &(v), sizeof(v)) 334 335 #endif 336