12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H 22a6a4076SMarkus Armbruster #define HW_SPAPR_H 30d09e41aSPaolo Bonzini 4ab3dd749SPhilippe Mathieu-Daudé #include "qemu/units.h" 50d09e41aSPaolo Bonzini #include "sysemu/dma.h" 628e02042SDavid Gibson #include "hw/boards.h" 731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h" 84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h" 9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h" 1082cffa2eSCédric Le Goater #include "hw/ppc/spapr_irq.h" 11db1015e9SEduardo Habkost #include "qom/object.h" 12ce2918cbSDavid Gibson #include "hw/ppc/spapr_xive.h" /* For SpaprXive */ 130d8d6a24SThomas Huth #include "hw/ppc/xics.h" /* For ICSState */ 140fb6bd07SMichael Roth #include "hw/ppc/spapr_tpm_proxy.h" 150d09e41aSPaolo Bonzini 16ce2918cbSDavid Gibson struct SpaprVioBus; 17ce2918cbSDavid Gibson struct SpaprPhbState; 18ce2918cbSDavid Gibson struct SpaprNvram; 190d8d6a24SThomas Huth 20ce2918cbSDavid Gibson typedef struct SpaprEventLogEntry SpaprEventLogEntry; 21ce2918cbSDavid Gibson typedef struct SpaprEventSource SpaprEventSource; 22ce2918cbSDavid Gibson typedef struct SpaprPendingHpt SpaprPendingHpt; 230d09e41aSPaolo Bonzini 244be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY 0x0000000000000040ULL 251b718907SDavid Gibson #define SPAPR_ENTRY_POINT 0x100 264be21d56SDavid Gibson 27afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ 512000000ULL 28afd10a0fSBharata B Rao 29147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc" 30147ff807SCédric Le Goater 318063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprRtcState, SPAPR_RTC) 32147ff807SCédric Le Goater 33ce2918cbSDavid Gibson struct SpaprRtcState { 34147ff807SCédric Le Goater /*< private >*/ 35147ff807SCédric Le Goater DeviceState parent_obj; 36147ff807SCédric Le Goater int64_t ns_offset; 37147ff807SCédric Le Goater }; 38147ff807SCédric Le Goater 39ce2918cbSDavid Gibson typedef struct SpaprDimmState SpaprDimmState; 4028e02042SDavid Gibson 4128e02042SDavid Gibson #define TYPE_SPAPR_MACHINE "spapr-machine" 42a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(SpaprMachineState, SpaprMachineClass, SPAPR_MACHINE) 43183930c0SDavid Gibson 4430f4b05bSDavid Gibson typedef enum { 4530f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DEFAULT = 0, 4630f4b05bSDavid Gibson SPAPR_RESIZE_HPT_DISABLED, 4730f4b05bSDavid Gibson SPAPR_RESIZE_HPT_ENABLED, 4830f4b05bSDavid Gibson SPAPR_RESIZE_HPT_REQUIRED, 49ce2918cbSDavid Gibson } SpaprResizeHpt; 5030f4b05bSDavid Gibson 51183930c0SDavid Gibson /** 5233face6bSDavid Gibson * Capabilities 5333face6bSDavid Gibson */ 5433face6bSDavid Gibson 55ee76a09fSDavid Gibson /* Hardware Transactional Memory */ 564e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_HTM 0x00 5729386642SDavid Gibson /* Vector Scalar Extensions */ 584e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_VSX 0x01 592d1fb9bcSDavid Gibson /* Decimal Floating Point */ 604e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_DFP 0x02 618f38eaf8SSuraj Jitindar Singh /* Cache Flush on Privilege Change */ 628f38eaf8SSuraj Jitindar Singh #define SPAPR_CAP_CFPC 0x03 6309114fd8SSuraj Jitindar Singh /* Speculation Barrier Bounds Checking */ 6409114fd8SSuraj Jitindar Singh #define SPAPR_CAP_SBBC 0x04 654be8d4e7SSuraj Jitindar Singh /* Indirect Branch Serialisation */ 664be8d4e7SSuraj Jitindar Singh #define SPAPR_CAP_IBS 0x05 672309832aSDavid Gibson /* HPT Maximum Page Size (encoded as a shift) */ 682309832aSDavid Gibson #define SPAPR_CAP_HPT_MAXPAGESIZE 0x06 69b9a477b7SSuraj Jitindar Singh /* Nested KVM-HV */ 70b9a477b7SSuraj Jitindar Singh #define SPAPR_CAP_NESTED_KVM_HV 0x07 71c982f5cfSSuraj Jitindar Singh /* Large Decrementer */ 72c982f5cfSSuraj Jitindar Singh #define SPAPR_CAP_LARGE_DECREMENTER 0x08 738ff43ee4SSuraj Jitindar Singh /* Count Cache Flush Assist HW Instruction */ 748ff43ee4SSuraj Jitindar Singh #define SPAPR_CAP_CCF_ASSIST 0x09 758af7e1feSNicholas Piggin /* Implements PAPR FWNMI option */ 768af7e1feSNicholas Piggin #define SPAPR_CAP_FWNMI 0x0A 774e5fe368SSuraj Jitindar Singh /* Num Caps */ 788af7e1feSNicholas Piggin #define SPAPR_CAP_NUM (SPAPR_CAP_FWNMI + 1) 794e5fe368SSuraj Jitindar Singh 804e5fe368SSuraj Jitindar Singh /* 814e5fe368SSuraj Jitindar Singh * Capability Values 824e5fe368SSuraj Jitindar Singh */ 834e5fe368SSuraj Jitindar Singh /* Bool Caps */ 844e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_OFF 0x00 854e5fe368SSuraj Jitindar Singh #define SPAPR_CAP_ON 0x01 86399b2896SSuraj Jitindar Singh 87c76c0d30SSuraj Jitindar Singh /* Custom Caps */ 88399b2896SSuraj Jitindar Singh 89399b2896SSuraj Jitindar Singh /* Generic */ 906898aed7SSuraj Jitindar Singh #define SPAPR_CAP_BROKEN 0x00 916898aed7SSuraj Jitindar Singh #define SPAPR_CAP_WORKAROUND 0x01 926898aed7SSuraj Jitindar Singh #define SPAPR_CAP_FIXED 0x02 93399b2896SSuraj Jitindar Singh /* SPAPR_CAP_IBS (cap-ibs) */ 94c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_IBS 0x02 95c76c0d30SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_CCD 0x03 96399b2896SSuraj Jitindar Singh #define SPAPR_CAP_FIXED_NA 0x10 /* Lets leave a bit of a gap... */ 972d1fb9bcSDavid Gibson 9891067db1SAlexey Kardashevskiy #define FDT_MAX_SIZE 0x100000 9991067db1SAlexey Kardashevskiy 100f1aa45ffSDaniel Henrique Barboza /* 101f1aa45ffSDaniel Henrique Barboza * NUMA related macros. MAX_DISTANCE_REF_POINTS was taken 102d370f9cfSDaniel Henrique Barboza * from Linux kernel arch/powerpc/mm/numa.h. It represents the 103d370f9cfSDaniel Henrique Barboza * amount of associativity domains for non-CPU resources. 104f1aa45ffSDaniel Henrique Barboza * 105f1aa45ffSDaniel Henrique Barboza * NUMA_ASSOC_SIZE is the base array size of an ibm,associativity 106f1aa45ffSDaniel Henrique Barboza * array for any non-CPU resource. 107d370f9cfSDaniel Henrique Barboza * 108d370f9cfSDaniel Henrique Barboza * VCPU_ASSOC_SIZE represents the size of ibm,associativity array 109d370f9cfSDaniel Henrique Barboza * for CPUs, which has an extra element (vcpu_id) in the end. 110f1aa45ffSDaniel Henrique Barboza */ 111f1aa45ffSDaniel Henrique Barboza #define MAX_DISTANCE_REF_POINTS 4 112f1aa45ffSDaniel Henrique Barboza #define NUMA_ASSOC_SIZE (MAX_DISTANCE_REF_POINTS + 1) 113d370f9cfSDaniel Henrique Barboza #define VCPU_ASSOC_SIZE (NUMA_ASSOC_SIZE + 1) 114f1aa45ffSDaniel Henrique Barboza 11530499fddSGreg Kurz /* Max number of these GPUsper a physical box */ 11630499fddSGreg Kurz #define NVGPU_MAX_NUM 6 11730499fddSGreg Kurz 118ce2918cbSDavid Gibson typedef struct SpaprCapabilities SpaprCapabilities; 119ce2918cbSDavid Gibson struct SpaprCapabilities { 1204e5fe368SSuraj Jitindar Singh uint8_t caps[SPAPR_CAP_NUM]; 12133face6bSDavid Gibson }; 12233face6bSDavid Gibson 12333face6bSDavid Gibson /** 124ce2918cbSDavid Gibson * SpaprMachineClass: 125183930c0SDavid Gibson */ 126ce2918cbSDavid Gibson struct SpaprMachineClass { 127183930c0SDavid Gibson /*< private >*/ 128183930c0SDavid Gibson MachineClass parent_class; 129183930c0SDavid Gibson 130183930c0SDavid Gibson /*< public >*/ 131224245bfSDavid Gibson bool dr_lmb_enabled; /* enable dynamic-reconfig/hotplug of LMBs */ 132962b6c36SMichael Roth bool dr_phb_enabled; /* enable dynamic-reconfig/hotplug of PHBs */ 133fea35ca4SAlexey Kardashevskiy bool update_dt_enabled; /* enable KVMPPC_H_UPDATE_DT */ 13457040d45SThomas Huth bool use_ohci_by_default; /* use USB-OHCI instead of XHCI */ 13546f7afa3SGreg Kurz bool pre_2_10_has_unused_icps; 13682cffa2eSCédric Le Goater bool legacy_irq_allocation; 13754255c1fSDavid Gibson uint32_t nr_xirqs; 1380a794529SDavid Gibson bool broken_host_serial_model; /* present real host info to the guest */ 1393725ef1aSGreg Kurz bool pre_4_1_migration; /* don't migrate hpt-max-page-size */ 1406c3829a2SAlexey Kardashevskiy bool linux_pci_probe; 14129cb4187SGreg Kurz bool smp_threads_vsmt; /* set VSMT to smp_threads by default */ 1421052ab67SDavid Gibson hwaddr rma_limit; /* clamp the RMA to this size */ 143a6030d7eSReza Arbab bool pre_5_1_assoc_refpoints; 14429bfe52aSDaniel Henrique Barboza bool pre_5_2_numa_associativity; 14582cffa2eSCédric Le Goater 146f5598c92SGreg Kurz bool (*phb_placement)(SpaprMachineState *spapr, uint32_t index, 147daa23699SDavid Gibson uint64_t *buid, hwaddr *pio, 148daa23699SDavid Gibson hwaddr *mmio32, hwaddr *mmio64, 149ec132efaSAlexey Kardashevskiy unsigned n_dma, uint32_t *liobns, hwaddr *nv2gpa, 150ec132efaSAlexey Kardashevskiy hwaddr *nv2atsd, Error **errp); 151ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt_default; 152ce2918cbSDavid Gibson SpaprCapabilities default_caps; 153ce2918cbSDavid Gibson SpaprIrq *irq; 154183930c0SDavid Gibson }; 15528e02042SDavid Gibson 15628e02042SDavid Gibson /** 157ce2918cbSDavid Gibson * SpaprMachineState: 15828e02042SDavid Gibson */ 159ce2918cbSDavid Gibson struct SpaprMachineState { 16028e02042SDavid Gibson /*< private >*/ 16128e02042SDavid Gibson MachineState parent_obj; 16228e02042SDavid Gibson 163ce2918cbSDavid Gibson struct SpaprVioBus *vio_bus; 164ce2918cbSDavid Gibson QLIST_HEAD(, SpaprPhbState) phbs; 165ce2918cbSDavid Gibson struct SpaprNvram *nvram; 166ce2918cbSDavid Gibson SpaprRtcState rtc; 1670d09e41aSPaolo Bonzini 168ce2918cbSDavid Gibson SpaprResizeHpt resize_hpt; 1690d09e41aSPaolo Bonzini void *htab; 1704be21d56SDavid Gibson uint32_t htab_shift; 171*a40888baSAlexey Kardashevskiy uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROC_TBL */ 172ce2918cbSDavid Gibson SpaprPendingHpt *pending_hpt; /* in-progress resize */ 1730b0b8310SDavid Gibson 1740d09e41aSPaolo Bonzini hwaddr rma_size; 175fea35ca4SAlexey Kardashevskiy uint32_t fdt_size; 176fea35ca4SAlexey Kardashevskiy uint32_t fdt_initial_size; 177fea35ca4SAlexey Kardashevskiy void *fdt_blob; 178a19f7fb0SDavid Gibson long kernel_size; 179a19f7fb0SDavid Gibson bool kernel_le; 18087262806SAlexey Kardashevskiy uint64_t kernel_addr; 181a19f7fb0SDavid Gibson uint32_t initrd_base; 182a19f7fb0SDavid Gibson long initrd_size; 183880ae7deSDavid Gibson uint64_t rtc_offset; /* Now used only during incoming migration */ 18498a8b524SAlexey Kardashevskiy struct PPCTimebase tb; 1850d09e41aSPaolo Bonzini bool has_graphics; 186fa98fbfcSSam Bobroff uint32_t vsmt; /* Virtual SMT mode (KVM's "core stride") */ 1870d09e41aSPaolo Bonzini 1880d09e41aSPaolo Bonzini Notifier epow_notifier; 189ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprEventLogEntry) pending_events; 190ffbb1705SMichael Roth bool use_hotplug_event_source; 191ce2918cbSDavid Gibson SpaprEventSource *event_sources; 1924be21d56SDavid Gibson 1937843c0d6SDavid Gibson /* ibm,client-architecture-support option negotiation */ 194daa36379SDavid Gibson bool cas_pre_isa3_guest; 195ce2918cbSDavid Gibson SpaprOptionVector *ov5; /* QEMU-supported option vectors */ 196ce2918cbSDavid Gibson SpaprOptionVector *ov5_cas; /* negotiated (via CAS) option vectors */ 1977843c0d6SDavid Gibson uint32_t max_compat_pvr; 1987843c0d6SDavid Gibson 1994be21d56SDavid Gibson /* Migration state */ 2004be21d56SDavid Gibson int htab_save_index; 2014be21d56SDavid Gibson bool htab_first_pass; 202e68cb8b4SAlexey Kardashevskiy int htab_fd; 20346503c2bSMichael Roth 2040cffce56SDavid Gibson /* Pending DIMM unplug cache. It is populated when a LMB 2050cffce56SDavid Gibson * unplug starts. It can be regenerated if a migration 2060cffce56SDavid Gibson * occurs during the unplug process. */ 207ce2918cbSDavid Gibson QTAILQ_HEAD(, SpaprDimmState) pending_dimm_unplugs; 2080cffce56SDavid Gibson 2098af7e1feSNicholas Piggin /* State related to FWNMI option */ 2108af7e1feSNicholas Piggin 211edfdbf9cSNicholas Piggin /* System Reset and Machine Check Notification Routine addresses 2128af7e1feSNicholas Piggin * registered by "ibm,nmi-register" RTAS call. 2139ac703acSAravinda Prasad */ 214edfdbf9cSNicholas Piggin target_ulong fwnmi_system_reset_addr; 2158af7e1feSNicholas Piggin target_ulong fwnmi_machine_check_addr; 2168af7e1feSNicholas Piggin 2178af7e1feSNicholas Piggin /* Machine Check FWNMI synchronization, fwnmi_machine_check_interlock is 2188af7e1feSNicholas Piggin * set to -1 if a FWNMI machine check is not in progress, else is set to 2198af7e1feSNicholas Piggin * the CPU that was delivered the machine check, and is set back to -1 2208af7e1feSNicholas Piggin * when that CPU makes an "ibm,nmi-interlock" RTAS call. The cond is used 2218af7e1feSNicholas Piggin * to synchronize other CPUs. 2228af7e1feSNicholas Piggin */ 2238af7e1feSNicholas Piggin int fwnmi_machine_check_interlock; 2248af7e1feSNicholas Piggin QemuCond fwnmi_machine_check_interlock_cond; 2259ac703acSAravinda Prasad 22628e02042SDavid Gibson /*< public >*/ 22728e02042SDavid Gibson char *kvm_type; 22827461d69SPrasad J Pandit char *host_model; 22927461d69SPrasad J Pandit char *host_serial; 230852ad27eSCédric Le Goater 23182cffa2eSCédric Le Goater int32_t irq_map_nr; 23282cffa2eSCédric Le Goater unsigned long *irq_map; 233ce2918cbSDavid Gibson SpaprIrq *irq; 234872ff3deSCédric Le Goater qemu_irq *qirqs; 23581106dddSDavid Gibson SpaprInterruptController *active_intc; 23681106dddSDavid Gibson ICSState *ics; 23781106dddSDavid Gibson SpaprXive *xive; 23833face6bSDavid Gibson 2394e5fe368SSuraj Jitindar Singh bool cmd_line_caps[SPAPR_CAP_NUM]; 240ce2918cbSDavid Gibson SpaprCapabilities def, eff, mig; 241ec132efaSAlexey Kardashevskiy 242ec132efaSAlexey Kardashevskiy unsigned gpu_numa_id; 2430fb6bd07SMichael Roth SpaprTpmProxy *tpm_proxy; 2442500fb42SAravinda Prasad 24530499fddSGreg Kurz uint32_t numa_assoc_array[MAX_NODES + NVGPU_MAX_NUM][NUMA_ASSOC_SIZE]; 246f1aa45ffSDaniel Henrique Barboza 2472500fb42SAravinda Prasad Error *fwnmi_migration_blocker; 24828e02042SDavid Gibson }; 2490d09e41aSPaolo Bonzini 2500d09e41aSPaolo Bonzini #define H_SUCCESS 0 2510d09e41aSPaolo Bonzini #define H_BUSY 1 /* Hardware busy -- retry later */ 2520d09e41aSPaolo Bonzini #define H_CLOSED 2 /* Resource closed */ 2530d09e41aSPaolo Bonzini #define H_NOT_AVAILABLE 3 2540d09e41aSPaolo Bonzini #define H_CONSTRAINED 4 /* Resource request constrained to max allowed */ 2550d09e41aSPaolo Bonzini #define H_PARTIAL 5 2560d09e41aSPaolo Bonzini #define H_IN_PROGRESS 14 /* Kind of like busy */ 2570d09e41aSPaolo Bonzini #define H_PAGE_REGISTERED 15 2580d09e41aSPaolo Bonzini #define H_PARTIAL_STORE 16 2590d09e41aSPaolo Bonzini #define H_PENDING 17 /* returned from H_POLL_PENDING */ 2600d09e41aSPaolo Bonzini #define H_CONTINUE 18 /* Returned from H_Join on success */ 2610d09e41aSPaolo Bonzini #define H_LONG_BUSY_START_RANGE 9900 /* Start of long busy range */ 2620d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_1_MSEC 9900 /* Long busy, hint that 1msec \ 2630d09e41aSPaolo Bonzini is a good time to retry */ 2640d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_10_MSEC 9901 /* Long busy, hint that 10msec \ 2650d09e41aSPaolo Bonzini is a good time to retry */ 2660d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_100_MSEC 9902 /* Long busy, hint that 100msec \ 2670d09e41aSPaolo Bonzini is a good time to retry */ 2680d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_1_SEC 9903 /* Long busy, hint that 1sec \ 2690d09e41aSPaolo Bonzini is a good time to retry */ 2700d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_10_SEC 9904 /* Long busy, hint that 10sec \ 2710d09e41aSPaolo Bonzini is a good time to retry */ 2720d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_100_SEC 9905 /* Long busy, hint that 100sec \ 2730d09e41aSPaolo Bonzini is a good time to retry */ 2740d09e41aSPaolo Bonzini #define H_LONG_BUSY_END_RANGE 9905 /* End of long busy range */ 2750d09e41aSPaolo Bonzini #define H_HARDWARE -1 /* Hardware error */ 2760d09e41aSPaolo Bonzini #define H_FUNCTION -2 /* Function not supported */ 2770d09e41aSPaolo Bonzini #define H_PRIVILEGE -3 /* Caller not privileged */ 2780d09e41aSPaolo Bonzini #define H_PARAMETER -4 /* Parameter invalid, out-of-range or conflicting */ 2790d09e41aSPaolo Bonzini #define H_BAD_MODE -5 /* Illegal msr value */ 2800d09e41aSPaolo Bonzini #define H_PTEG_FULL -6 /* PTEG is full */ 2810d09e41aSPaolo Bonzini #define H_NOT_FOUND -7 /* PTE was not found" */ 2820d09e41aSPaolo Bonzini #define H_RESERVED_DABR -8 /* DABR address is reserved by the hypervisor on this processor" */ 2830d09e41aSPaolo Bonzini #define H_NO_MEM -9 2840d09e41aSPaolo Bonzini #define H_AUTHORITY -10 2850d09e41aSPaolo Bonzini #define H_PERMISSION -11 2860d09e41aSPaolo Bonzini #define H_DROPPED -12 2870d09e41aSPaolo Bonzini #define H_SOURCE_PARM -13 2880d09e41aSPaolo Bonzini #define H_DEST_PARM -14 2890d09e41aSPaolo Bonzini #define H_REMOTE_PARM -15 2900d09e41aSPaolo Bonzini #define H_RESOURCE -16 2910d09e41aSPaolo Bonzini #define H_ADAPTER_PARM -17 2920d09e41aSPaolo Bonzini #define H_RH_PARM -18 2930d09e41aSPaolo Bonzini #define H_RCQ_PARM -19 2940d09e41aSPaolo Bonzini #define H_SCQ_PARM -20 2950d09e41aSPaolo Bonzini #define H_EQ_PARM -21 2960d09e41aSPaolo Bonzini #define H_RT_PARM -22 2970d09e41aSPaolo Bonzini #define H_ST_PARM -23 2980d09e41aSPaolo Bonzini #define H_SIGT_PARM -24 2990d09e41aSPaolo Bonzini #define H_TOKEN_PARM -25 3000d09e41aSPaolo Bonzini #define H_MLENGTH_PARM -27 3010d09e41aSPaolo Bonzini #define H_MEM_PARM -28 3020d09e41aSPaolo Bonzini #define H_MEM_ACCESS_PARM -29 3030d09e41aSPaolo Bonzini #define H_ATTR_PARM -30 3040d09e41aSPaolo Bonzini #define H_PORT_PARM -31 3050d09e41aSPaolo Bonzini #define H_MCG_PARM -32 3060d09e41aSPaolo Bonzini #define H_VL_PARM -33 3070d09e41aSPaolo Bonzini #define H_TSIZE_PARM -34 3080d09e41aSPaolo Bonzini #define H_TRACE_PARM -35 3090d09e41aSPaolo Bonzini 3100d09e41aSPaolo Bonzini #define H_MASK_PARM -37 3110d09e41aSPaolo Bonzini #define H_MCG_FULL -38 3120d09e41aSPaolo Bonzini #define H_ALIAS_EXIST -39 3130d09e41aSPaolo Bonzini #define H_P_COUNTER -40 3140d09e41aSPaolo Bonzini #define H_TABLE_FULL -41 3150d09e41aSPaolo Bonzini #define H_ALT_TABLE -42 3160d09e41aSPaolo Bonzini #define H_MR_CONDITION -43 3170d09e41aSPaolo Bonzini #define H_NOT_ENOUGH_RESOURCES -44 3180d09e41aSPaolo Bonzini #define H_R_STATE -45 3190d09e41aSPaolo Bonzini #define H_RESCINDEND -46 32042561bf2SAnton Blanchard #define H_P2 -55 32142561bf2SAnton Blanchard #define H_P3 -56 32242561bf2SAnton Blanchard #define H_P4 -57 32342561bf2SAnton Blanchard #define H_P5 -58 32442561bf2SAnton Blanchard #define H_P6 -59 32542561bf2SAnton Blanchard #define H_P7 -60 32642561bf2SAnton Blanchard #define H_P8 -61 32742561bf2SAnton Blanchard #define H_P9 -62 328b5fca656SShivaprasad G Bhat #define H_OVERLAP -68 32942561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256 3300d09e41aSPaolo Bonzini #define H_MULTI_THREADS_ACTIVE -9005 3310d09e41aSPaolo Bonzini 3320d09e41aSPaolo Bonzini 3330d09e41aSPaolo Bonzini /* Long Busy is a condition that can be returned by the firmware 3340d09e41aSPaolo Bonzini * when a call cannot be completed now, but the identical call 3350d09e41aSPaolo Bonzini * should be retried later. This prevents calls blocking in the 3360d09e41aSPaolo Bonzini * firmware for long periods of time. Annoyingly the firmware can return 3370d09e41aSPaolo Bonzini * a range of return codes, hinting at how long we should wait before 3380d09e41aSPaolo Bonzini * retrying. If you don't care for the hint, the macro below is a good 3390d09e41aSPaolo Bonzini * way to check for the long_busy return codes 3400d09e41aSPaolo Bonzini */ 3410d09e41aSPaolo Bonzini #define H_IS_LONG_BUSY(x) ((x >= H_LONG_BUSY_START_RANGE) \ 3420d09e41aSPaolo Bonzini && (x <= H_LONG_BUSY_END_RANGE)) 3430d09e41aSPaolo Bonzini 3440d09e41aSPaolo Bonzini /* Flags */ 3450d09e41aSPaolo Bonzini #define H_LARGE_PAGE (1ULL<<(63-16)) 3460d09e41aSPaolo Bonzini #define H_EXACT (1ULL<<(63-24)) /* Use exact PTE or return H_PTEG_FULL */ 3470d09e41aSPaolo Bonzini #define H_R_XLATE (1ULL<<(63-25)) /* include a valid logical page num in the pte if the valid bit is set */ 3480d09e41aSPaolo Bonzini #define H_READ_4 (1ULL<<(63-26)) /* Return 4 PTEs */ 3490d09e41aSPaolo Bonzini #define H_PAGE_STATE_CHANGE (1ULL<<(63-28)) 3500d09e41aSPaolo Bonzini #define H_PAGE_UNUSED ((1ULL<<(63-29)) | (1ULL<<(63-30))) 3510d09e41aSPaolo Bonzini #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED) 3520d09e41aSPaolo Bonzini #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31))) 3530d09e41aSPaolo Bonzini #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE 3540d09e41aSPaolo Bonzini #define H_AVPN (1ULL<<(63-32)) /* An avpn is provided as a sanity test */ 3550d09e41aSPaolo Bonzini #define H_ANDCOND (1ULL<<(63-33)) 3560d09e41aSPaolo Bonzini #define H_ICACHE_INVALIDATE (1ULL<<(63-40)) /* icbi, etc. (ignored for IO pages) */ 3570d09e41aSPaolo Bonzini #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41)) /* dcbst, icbi, etc (ignored for IO pages */ 3580d09e41aSPaolo Bonzini #define H_ZERO_PAGE (1ULL<<(63-48)) /* zero the page before mapping (ignored for IO pages) */ 3590d09e41aSPaolo Bonzini #define H_COPY_PAGE (1ULL<<(63-49)) 3600d09e41aSPaolo Bonzini #define H_N (1ULL<<(63-61)) 3610d09e41aSPaolo Bonzini #define H_PP1 (1ULL<<(63-62)) 3620d09e41aSPaolo Bonzini #define H_PP2 (1ULL<<(63-63)) 3630d09e41aSPaolo Bonzini 364a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */ 365a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR 1 366a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR 2 367a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE 3 368a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE 4 369a46622fdSAlexey Kardashevskiy 370a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */ 37142561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG 0 37242561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1 37342561bf2SAnton Blanchard 3740d09e41aSPaolo Bonzini /* VASI States */ 3750d09e41aSPaolo Bonzini #define H_VASI_INVALID 0 3760d09e41aSPaolo Bonzini #define H_VASI_ENABLED 1 3770d09e41aSPaolo Bonzini #define H_VASI_ABORTED 2 3780d09e41aSPaolo Bonzini #define H_VASI_SUSPENDING 3 3790d09e41aSPaolo Bonzini #define H_VASI_SUSPENDED 4 3800d09e41aSPaolo Bonzini #define H_VASI_RESUMED 5 3810d09e41aSPaolo Bonzini #define H_VASI_COMPLETED 6 3820d09e41aSPaolo Bonzini 3830d09e41aSPaolo Bonzini /* DABRX flags */ 3840d09e41aSPaolo Bonzini #define H_DABRX_HYPERVISOR (1ULL<<(63-61)) 3850d09e41aSPaolo Bonzini #define H_DABRX_KERNEL (1ULL<<(63-62)) 3860d09e41aSPaolo Bonzini #define H_DABRX_USER (1ULL<<(63-63)) 3870d09e41aSPaolo Bonzini 3888acc2ae5SSuraj Jitindar Singh /* Values for KVM_PPC_GET_CPU_CHAR & H_GET_CPU_CHARACTERISTICS */ 3898acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_SPEC_BAR_ORI31 PPC_BIT(0) 3908acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTRL_SERIALISED PPC_BIT(1) 3918acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_ORI30 PPC_BIT(2) 3928acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_FLUSH_TRIG2 PPC_BIT(3) 3938acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_L1D_THREAD_PRIV PPC_BIT(4) 3948acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_HON_BRANCH_HINTS PPC_BIT(5) 3958acc2ae5SSuraj Jitindar Singh #define H_CPU_CHAR_THR_RECONF_TRIG PPC_BIT(6) 396c76c0d30SSuraj Jitindar Singh #define H_CPU_CHAR_CACHE_COUNT_DIS PPC_BIT(7) 397399b2896SSuraj Jitindar Singh #define H_CPU_CHAR_BCCTR_FLUSH_ASSIST PPC_BIT(9) 3988acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_FAVOUR_SECURITY PPC_BIT(0) 3998acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_L1D_FLUSH_PR PPC_BIT(1) 4008acc2ae5SSuraj Jitindar Singh #define H_CPU_BEHAV_BNDS_CHK_SPEC_BAR PPC_BIT(2) 401399b2896SSuraj Jitindar Singh #define H_CPU_BEHAV_FLUSH_COUNT_CACHE PPC_BIT(5) 4028acc2ae5SSuraj Jitindar Singh 4030d09e41aSPaolo Bonzini /* Each control block has to be on a 4K boundary */ 4040d09e41aSPaolo Bonzini #define H_CB_ALIGNMENT 4096 4050d09e41aSPaolo Bonzini 4060d09e41aSPaolo Bonzini /* pSeries hypervisor opcodes */ 4070d09e41aSPaolo Bonzini #define H_REMOVE 0x04 4080d09e41aSPaolo Bonzini #define H_ENTER 0x08 4090d09e41aSPaolo Bonzini #define H_READ 0x0c 4100d09e41aSPaolo Bonzini #define H_CLEAR_MOD 0x10 4110d09e41aSPaolo Bonzini #define H_CLEAR_REF 0x14 4120d09e41aSPaolo Bonzini #define H_PROTECT 0x18 4130d09e41aSPaolo Bonzini #define H_GET_TCE 0x1c 4140d09e41aSPaolo Bonzini #define H_PUT_TCE 0x20 4150d09e41aSPaolo Bonzini #define H_SET_SPRG0 0x24 4160d09e41aSPaolo Bonzini #define H_SET_DABR 0x28 4170d09e41aSPaolo Bonzini #define H_PAGE_INIT 0x2c 4180d09e41aSPaolo Bonzini #define H_SET_ASR 0x30 4190d09e41aSPaolo Bonzini #define H_ASR_ON 0x34 4200d09e41aSPaolo Bonzini #define H_ASR_OFF 0x38 4210d09e41aSPaolo Bonzini #define H_LOGICAL_CI_LOAD 0x3c 4220d09e41aSPaolo Bonzini #define H_LOGICAL_CI_STORE 0x40 4230d09e41aSPaolo Bonzini #define H_LOGICAL_CACHE_LOAD 0x44 4240d09e41aSPaolo Bonzini #define H_LOGICAL_CACHE_STORE 0x48 4250d09e41aSPaolo Bonzini #define H_LOGICAL_ICBI 0x4c 4260d09e41aSPaolo Bonzini #define H_LOGICAL_DCBF 0x50 4270d09e41aSPaolo Bonzini #define H_GET_TERM_CHAR 0x54 4280d09e41aSPaolo Bonzini #define H_PUT_TERM_CHAR 0x58 4290d09e41aSPaolo Bonzini #define H_REAL_TO_LOGICAL 0x5c 4300d09e41aSPaolo Bonzini #define H_HYPERVISOR_DATA 0x60 4310d09e41aSPaolo Bonzini #define H_EOI 0x64 4320d09e41aSPaolo Bonzini #define H_CPPR 0x68 4330d09e41aSPaolo Bonzini #define H_IPI 0x6c 4340d09e41aSPaolo Bonzini #define H_IPOLL 0x70 4350d09e41aSPaolo Bonzini #define H_XIRR 0x74 4360d09e41aSPaolo Bonzini #define H_PERFMON 0x7c 4370d09e41aSPaolo Bonzini #define H_MIGRATE_DMA 0x78 4380d09e41aSPaolo Bonzini #define H_REGISTER_VPA 0xDC 4390d09e41aSPaolo Bonzini #define H_CEDE 0xE0 4400d09e41aSPaolo Bonzini #define H_CONFER 0xE4 4410d09e41aSPaolo Bonzini #define H_PROD 0xE8 4420d09e41aSPaolo Bonzini #define H_GET_PPP 0xEC 4430d09e41aSPaolo Bonzini #define H_SET_PPP 0xF0 4440d09e41aSPaolo Bonzini #define H_PURR 0xF4 4450d09e41aSPaolo Bonzini #define H_PIC 0xF8 4460d09e41aSPaolo Bonzini #define H_REG_CRQ 0xFC 4470d09e41aSPaolo Bonzini #define H_FREE_CRQ 0x100 4480d09e41aSPaolo Bonzini #define H_VIO_SIGNAL 0x104 4490d09e41aSPaolo Bonzini #define H_SEND_CRQ 0x108 4500d09e41aSPaolo Bonzini #define H_COPY_RDMA 0x110 4510d09e41aSPaolo Bonzini #define H_REGISTER_LOGICAL_LAN 0x114 4520d09e41aSPaolo Bonzini #define H_FREE_LOGICAL_LAN 0x118 4530d09e41aSPaolo Bonzini #define H_ADD_LOGICAL_LAN_BUFFER 0x11C 4540d09e41aSPaolo Bonzini #define H_SEND_LOGICAL_LAN 0x120 4550d09e41aSPaolo Bonzini #define H_BULK_REMOVE 0x124 4560d09e41aSPaolo Bonzini #define H_MULTICAST_CTRL 0x130 4570d09e41aSPaolo Bonzini #define H_SET_XDABR 0x134 4580d09e41aSPaolo Bonzini #define H_STUFF_TCE 0x138 4590d09e41aSPaolo Bonzini #define H_PUT_TCE_INDIRECT 0x13C 4600d09e41aSPaolo Bonzini #define H_CHANGE_LOGICAL_LAN_MAC 0x14C 4610d09e41aSPaolo Bonzini #define H_VTERM_PARTNER_INFO 0x150 4620d09e41aSPaolo Bonzini #define H_REGISTER_VTERM 0x154 4630d09e41aSPaolo Bonzini #define H_FREE_VTERM 0x158 4640d09e41aSPaolo Bonzini #define H_RESET_EVENTS 0x15C 4650d09e41aSPaolo Bonzini #define H_ALLOC_RESOURCE 0x160 4660d09e41aSPaolo Bonzini #define H_FREE_RESOURCE 0x164 4670d09e41aSPaolo Bonzini #define H_MODIFY_QP 0x168 4680d09e41aSPaolo Bonzini #define H_QUERY_QP 0x16C 4690d09e41aSPaolo Bonzini #define H_REREGISTER_PMR 0x170 4700d09e41aSPaolo Bonzini #define H_REGISTER_SMR 0x174 4710d09e41aSPaolo Bonzini #define H_QUERY_MR 0x178 4720d09e41aSPaolo Bonzini #define H_QUERY_MW 0x17C 4730d09e41aSPaolo Bonzini #define H_QUERY_HCA 0x180 4740d09e41aSPaolo Bonzini #define H_QUERY_PORT 0x184 4750d09e41aSPaolo Bonzini #define H_MODIFY_PORT 0x188 4760d09e41aSPaolo Bonzini #define H_DEFINE_AQP1 0x18C 4770d09e41aSPaolo Bonzini #define H_GET_TRACE_BUFFER 0x190 4780d09e41aSPaolo Bonzini #define H_DEFINE_AQP0 0x194 4790d09e41aSPaolo Bonzini #define H_RESIZE_MR 0x198 4800d09e41aSPaolo Bonzini #define H_ATTACH_MCQP 0x19C 4810d09e41aSPaolo Bonzini #define H_DETACH_MCQP 0x1A0 4820d09e41aSPaolo Bonzini #define H_CREATE_RPT 0x1A4 4830d09e41aSPaolo Bonzini #define H_REMOVE_RPT 0x1A8 4840d09e41aSPaolo Bonzini #define H_REGISTER_RPAGES 0x1AC 4850d09e41aSPaolo Bonzini #define H_DISABLE_AND_GETC 0x1B0 4860d09e41aSPaolo Bonzini #define H_ERROR_DATA 0x1B4 4870d09e41aSPaolo Bonzini #define H_GET_HCA_INFO 0x1B8 4880d09e41aSPaolo Bonzini #define H_GET_PERF_COUNT 0x1BC 4890d09e41aSPaolo Bonzini #define H_MANAGE_TRACE 0x1C0 490c59704b2SSuraj Jitindar Singh #define H_GET_CPU_CHARACTERISTICS 0x1C8 4910d09e41aSPaolo Bonzini #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4 4920d09e41aSPaolo Bonzini #define H_QUERY_INT_STATE 0x1E4 4930d09e41aSPaolo Bonzini #define H_POLL_PENDING 0x1D8 4940d09e41aSPaolo Bonzini #define H_ILLAN_ATTRIBUTES 0x244 4950d09e41aSPaolo Bonzini #define H_MODIFY_HEA_QP 0x250 4960d09e41aSPaolo Bonzini #define H_QUERY_HEA_QP 0x254 4970d09e41aSPaolo Bonzini #define H_QUERY_HEA 0x258 4980d09e41aSPaolo Bonzini #define H_QUERY_HEA_PORT 0x25C 4990d09e41aSPaolo Bonzini #define H_MODIFY_HEA_PORT 0x260 5000d09e41aSPaolo Bonzini #define H_REG_BCMC 0x264 5010d09e41aSPaolo Bonzini #define H_DEREG_BCMC 0x268 5020d09e41aSPaolo Bonzini #define H_REGISTER_HEA_RPAGES 0x26C 5030d09e41aSPaolo Bonzini #define H_DISABLE_AND_GET_HEA 0x270 5040d09e41aSPaolo Bonzini #define H_GET_HEA_INFO 0x274 5050d09e41aSPaolo Bonzini #define H_ALLOC_HEA_RESOURCE 0x278 5060d09e41aSPaolo Bonzini #define H_ADD_CONN 0x284 5070d09e41aSPaolo Bonzini #define H_DEL_CONN 0x288 5080d09e41aSPaolo Bonzini #define H_JOIN 0x298 5090d09e41aSPaolo Bonzini #define H_VASI_STATE 0x2A4 5100d09e41aSPaolo Bonzini #define H_ENABLE_CRQ 0x2B0 5110d09e41aSPaolo Bonzini #define H_GET_EM_PARMS 0x2B8 5120d09e41aSPaolo Bonzini #define H_SET_MPP 0x2D0 5130d09e41aSPaolo Bonzini #define H_GET_MPP 0x2D4 514c24ba3d0SLaurent Vivier #define H_HOME_NODE_ASSOCIATIVITY 0x2EC 5155d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X 0x2FC 5164d9392beSThomas Huth #define H_RANDOM 0x300 51742561bf2SAnton Blanchard #define H_SET_MODE 0x31C 51830f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE 0x36C 51930f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT 0x370 520d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB 0x374 521d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID 0x378 522d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL 0x37C 5231c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET 0x380 52423bcd5ebSCédric Le Goater 52523bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_INFO 0x3A8 52623bcd5ebSCédric Le Goater #define H_INT_SET_SOURCE_CONFIG 0x3AC 52723bcd5ebSCédric Le Goater #define H_INT_GET_SOURCE_CONFIG 0x3B0 52823bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_INFO 0x3B4 52923bcd5ebSCédric Le Goater #define H_INT_SET_QUEUE_CONFIG 0x3B8 53023bcd5ebSCédric Le Goater #define H_INT_GET_QUEUE_CONFIG 0x3BC 53123bcd5ebSCédric Le Goater #define H_INT_SET_OS_REPORTING_LINE 0x3C0 53223bcd5ebSCédric Le Goater #define H_INT_GET_OS_REPORTING_LINE 0x3C4 53323bcd5ebSCédric Le Goater #define H_INT_ESB 0x3C8 53423bcd5ebSCédric Le Goater #define H_INT_SYNC 0x3CC 53523bcd5ebSCédric Le Goater #define H_INT_RESET 0x3D0 536b5fca656SShivaprasad G Bhat #define H_SCM_READ_METADATA 0x3E4 537b5fca656SShivaprasad G Bhat #define H_SCM_WRITE_METADATA 0x3E8 538b5fca656SShivaprasad G Bhat #define H_SCM_BIND_MEM 0x3EC 539b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_MEM 0x3F0 540b5fca656SShivaprasad G Bhat #define H_SCM_UNBIND_ALL 0x3FC 54123bcd5ebSCédric Le Goater 542b5fca656SShivaprasad G Bhat #define MAX_HCALL_OPCODE H_SCM_UNBIND_ALL 5430d09e41aSPaolo Bonzini 5440d09e41aSPaolo Bonzini /* The hcalls above are standardized in PAPR and implemented by pHyp 5450d09e41aSPaolo Bonzini * as well. 5460d09e41aSPaolo Bonzini * 5470d09e41aSPaolo Bonzini * We also need some hcalls which are specific to qemu / KVM-on-POWER. 548498cd995SGreg Kurz * We put those into the 0xf000-0xfffc range which is reserved by PAPR 549498cd995SGreg Kurz * for "platform-specific" hcalls. 5500d09e41aSPaolo Bonzini */ 5510d09e41aSPaolo Bonzini #define KVMPPC_HCALL_BASE 0xf000 5520d09e41aSPaolo Bonzini #define KVMPPC_H_RTAS (KVMPPC_HCALL_BASE + 0x0) 5530d09e41aSPaolo Bonzini #define KVMPPC_H_LOGICAL_MEMOP (KVMPPC_HCALL_BASE + 0x1) 5542a6593cbSAlexey Kardashevskiy /* Client Architecture support */ 5552a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS (KVMPPC_HCALL_BASE + 0x2) 556fea35ca4SAlexey Kardashevskiy #define KVMPPC_H_UPDATE_DT (KVMPPC_HCALL_BASE + 0x3) 557fea35ca4SAlexey Kardashevskiy #define KVMPPC_HCALL_MAX KVMPPC_H_UPDATE_DT 5580d09e41aSPaolo Bonzini 5590fb6bd07SMichael Roth /* 5600fb6bd07SMichael Roth * The hcall range 0xEF00 to 0xEF80 is reserved for use in facilitating 5610fb6bd07SMichael Roth * Secure VM mode via an Ultravisor / Protected Execution Facility 5620fb6bd07SMichael Roth */ 5630fb6bd07SMichael Roth #define SVM_HCALL_BASE 0xEF00 5640fb6bd07SMichael Roth #define SVM_H_TPM_COMM 0xEF10 5650fb6bd07SMichael Roth #define SVM_HCALL_MAX SVM_H_TPM_COMM 5660fb6bd07SMichael Roth 5670fb6bd07SMichael Roth 568ce2918cbSDavid Gibson typedef struct SpaprDeviceTreeUpdateHeader { 5692a6593cbSAlexey Kardashevskiy uint32_t version_id; 570ce2918cbSDavid Gibson } SpaprDeviceTreeUpdateHeader; 5712a6593cbSAlexey Kardashevskiy 5720d09e41aSPaolo Bonzini #define hcall_dprintf(fmt, ...) \ 573aaf87c66SThomas Huth do { \ 574aaf87c66SThomas Huth qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \ 575aaf87c66SThomas Huth } while (0) 5760d09e41aSPaolo Bonzini 577ce2918cbSDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 5780d09e41aSPaolo Bonzini target_ulong opcode, 5790d09e41aSPaolo Bonzini target_ulong *args); 5800d09e41aSPaolo Bonzini 5810d09e41aSPaolo Bonzini void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn); 5820d09e41aSPaolo Bonzini target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, 5830d09e41aSPaolo Bonzini target_ulong *args); 5840d09e41aSPaolo Bonzini 58503ef074cSNicholas Piggin /* Virtual Processor Area structure constants */ 58603ef074cSNicholas Piggin #define VPA_MIN_SIZE 640 58703ef074cSNicholas Piggin #define VPA_SIZE_OFFSET 0x4 58803ef074cSNicholas Piggin #define VPA_SHARED_PROC_OFFSET 0x9 58903ef074cSNicholas Piggin #define VPA_SHARED_PROC_VAL 0x2 59003ef074cSNicholas Piggin #define VPA_DISPATCH_COUNTER 0x100 59103ef074cSNicholas Piggin 592ee954280SGavin Shan /* ibm,set-eeh-option */ 593ee954280SGavin Shan #define RTAS_EEH_DISABLE 0 594ee954280SGavin Shan #define RTAS_EEH_ENABLE 1 595ee954280SGavin Shan #define RTAS_EEH_THAW_IO 2 596ee954280SGavin Shan #define RTAS_EEH_THAW_DMA 3 597ee954280SGavin Shan 598ee954280SGavin Shan /* ibm,get-config-addr-info2 */ 599ee954280SGavin Shan #define RTAS_GET_PE_ADDR 0 600ee954280SGavin Shan #define RTAS_GET_PE_MODE 1 601ee954280SGavin Shan #define RTAS_PE_MODE_NONE 0 602ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED 1 603ee954280SGavin Shan #define RTAS_PE_MODE_SHARED 2 604ee954280SGavin Shan 605ee954280SGavin Shan /* ibm,read-slot-reset-state2 */ 606ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL 0 607ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET 1 608ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2 609ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA 4 610ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL 5 611ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT 0 612ee954280SGavin Shan #define RTAS_EEH_SUPPORT 1 613ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO 1000 614ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO 0 615ee954280SGavin Shan 616ee954280SGavin Shan /* ibm,set-slot-reset */ 617ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE 0 618ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT 1 619ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL 3 620ee954280SGavin Shan 621ee954280SGavin Shan /* ibm,slot-error-detail */ 622ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG 1 623ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG 2 624ee954280SGavin Shan 625a64d325dSAlexey Kardashevskiy /* RTAS return codes */ 626a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS 0 627a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND 1 628a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR -1 629a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY -2 630a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR -3 6313ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED -3 6329d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR -3 6333ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED -9002 634c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR -9999 635a64d325dSAlexey Kardashevskiy 636ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */ 637ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K 0x01 638ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K 0x02 639ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M 0x04 640ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M 0x08 641ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M 0x10 642ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M 0x20 643ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M 0x40 644ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G 0x80 645ae4de14cSAlexey Kardashevskiy 6463a3b8502SAlexey Kardashevskiy /* RTAS tokens */ 6473a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE 0x2000 6483a3b8502SAlexey Kardashevskiy 6493a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER (RTAS_TOKEN_BASE + 0x00) 6503a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x01) 6513a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY (RTAS_TOKEN_BASE + 0x02) 6523a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF (RTAS_TOKEN_BASE + 0x03) 6533a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT (RTAS_TOKEN_BASE + 0x04) 6543a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE (RTAS_TOKEN_BASE + 0x05) 6553a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU (RTAS_TOKEN_BASE + 0x06) 6563a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF (RTAS_TOKEN_BASE + 0x07) 6573a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x08) 6583a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER (RTAS_TOKEN_BASE + 0x09) 6593a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE (RTAS_TOKEN_BASE + 0x0A) 6603a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE (RTAS_TOKEN_BASE + 0x0B) 6613a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF (RTAS_TOKEN_BASE + 0x0C) 6623a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON (RTAS_TOKEN_BASE + 0x0D) 6633a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION (RTAS_TOKEN_BASE + 0x0E) 6643a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN (RTAS_TOKEN_BASE + 0x0F) 6653a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS (RTAS_TOKEN_BASE + 0x10) 6663a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE (RTAS_TOKEN_BASE + 0x11) 6673a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH (RTAS_TOKEN_BASE + 0x12) 6683a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE (RTAS_TOKEN_BASE + 0x13) 6693a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x14) 6703a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x15) 6713a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG (RTAS_TOKEN_BASE + 0x16) 6723a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG (RTAS_TOKEN_BASE + 0x17) 6733a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER (RTAS_TOKEN_BASE + 0x18) 6743a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI (RTAS_TOKEN_BASE + 0x19) 6753a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR (RTAS_TOKEN_BASE + 0x1A) 6763a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1B) 6773a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL (RTAS_TOKEN_BASE + 0x1C) 6783a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE (RTAS_TOKEN_BASE + 0x1D) 6793a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR (RTAS_TOKEN_BASE + 0x1E) 6803a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM (RTAS_TOKEN_BASE + 0x1F) 681ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION (RTAS_TOKEN_BASE + 0x20) 682ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2 (RTAS_TOKEN_BASE + 0x21) 683ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2 (RTAS_TOKEN_BASE + 0x22) 684ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET (RTAS_TOKEN_BASE + 0x23) 685ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE (RTAS_TOKEN_BASE + 0x24) 686ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL (RTAS_TOKEN_BASE + 0x25) 687ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x26) 688ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x27) 689ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x28) 690ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW (RTAS_TOKEN_BASE + 0x29) 69193eac7b8SNicholas Piggin #define RTAS_IBM_SUSPEND_ME (RTAS_TOKEN_BASE + 0x2A) 692f03496bcSAravinda Prasad #define RTAS_IBM_NMI_REGISTER (RTAS_TOKEN_BASE + 0x2B) 693f03496bcSAravinda Prasad #define RTAS_IBM_NMI_INTERLOCK (RTAS_TOKEN_BASE + 0x2C) 6943a3b8502SAlexey Kardashevskiy 695f03496bcSAravinda Prasad #define RTAS_TOKEN_MAX (RTAS_TOKEN_BASE + 0x2D) 6963a3b8502SAlexey Kardashevskiy 6973052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */ 6983b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS 20 6993052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE 42 700b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID 48 7013052d951SSam bobroff 7028c8639dfSMike Day /* RTAS indicator/sensor types 7038c8639dfSMike Day * 7048c8639dfSMike Day * as defined by PAPR+ 2.7 7.3.5.4, Table 41 7058c8639dfSMike Day * 7068c8639dfSMike Day * NOTE: currently only DR-related sensors are implemented here 7078c8639dfSMike Day */ 7088c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE 9001 7098c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR 9002 7108c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE 9003 7118c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE 7128c8639dfSMike Day 7133052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter 7143052d951SSam bobroff * of the RTAS ibm,get-system-parameter call. 7153052d951SSam bobroff */ 7163052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED 0 7173052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1 7183052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2 7193052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC 3 7203052d951SSam bobroff 7214fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr) 7224fe822e0SAlexey Kardashevskiy { 7234fe822e0SAlexey Kardashevskiy return addr & ~0xF000000000000000ULL; 7244fe822e0SAlexey Kardashevskiy } 7254fe822e0SAlexey Kardashevskiy 7260d09e41aSPaolo Bonzini static inline uint32_t rtas_ld(target_ulong phys, int n) 7270d09e41aSPaolo Bonzini { 728fdfba1a2SEdgar E. Iglesias return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n)); 7290d09e41aSPaolo Bonzini } 7300d09e41aSPaolo Bonzini 731a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n) 732a14aa92bSGavin Shan { 733a14aa92bSGavin Shan return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1); 734a14aa92bSGavin Shan } 735a14aa92bSGavin Shan 7360d09e41aSPaolo Bonzini static inline void rtas_st(target_ulong phys, int n, uint32_t val) 7370d09e41aSPaolo Bonzini { 738ab1da857SEdgar E. Iglesias stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val); 7390d09e41aSPaolo Bonzini } 7400d09e41aSPaolo Bonzini 741ce2918cbSDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, SpaprMachineState *sm, 742210b580bSAnthony Liguori uint32_t token, 7430d09e41aSPaolo Bonzini uint32_t nargs, target_ulong args, 7440d09e41aSPaolo Bonzini uint32_t nret, target_ulong rets); 7453a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn); 746ce2918cbSDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, SpaprMachineState *sm, 7470d09e41aSPaolo Bonzini uint32_t token, uint32_t nargs, target_ulong args, 7480d09e41aSPaolo Bonzini uint32_t nret, target_ulong rets); 7493f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas); 750ce2918cbSDavid Gibson void spapr_load_rtas(SpaprMachineState *spapr, void *fdt, hwaddr addr); 7510d09e41aSPaolo Bonzini 7520d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_SHIFT 12 7530d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_SIZE (1ULL << SPAPR_TCE_PAGE_SHIFT) 7540d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_MASK (SPAPR_TCE_PAGE_SIZE - 1) 7550d09e41aSPaolo Bonzini 7560d09e41aSPaolo Bonzini #define SPAPR_VIO_BASE_LIOBN 0x00000000 7574290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg) (0x00000000 | (reg)) 758c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \ 759c8545818SAlexey Kardashevskiy (0x80000000 | ((phb_index) << 8) | (window_num)) 760d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn) (!!((liobn) & 0x80000000)) 761c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff) 7620d09e41aSPaolo Bonzini 7634dba8722SAlexey Kardashevskiy #define RTAS_SIZE 2048 7640d09e41aSPaolo Bonzini #define RTAS_ERROR_LOG_MAX 2048 7650d09e41aSPaolo Bonzini 76681fe70e4SAravinda Prasad /* Offset from rtas-base where error log is placed */ 76781fe70e4SAravinda Prasad #define RTAS_ERROR_LOG_OFFSET 0x30 76881fe70e4SAravinda Prasad 76979853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE 1 77079853e18STyrel Datwyler 771bb2d8ab6SGreg Kurz /* This helper should be used to encode interrupt specifiers when the related 772bb2d8ab6SGreg Kurz * "interrupt-controller" node has its "#interrupt-cells" property set to 2 (ie, 773bb2d8ab6SGreg Kurz * VIO devices, RTAS event sources and PHBs). 774bb2d8ab6SGreg Kurz */ 7755c7adcf4SGreg Kurz static inline void spapr_dt_irq(uint32_t *intspec, int irq, bool is_lsi) 776bb2d8ab6SGreg Kurz { 777bb2d8ab6SGreg Kurz intspec[0] = cpu_to_be32(irq); 778bb2d8ab6SGreg Kurz intspec[1] = is_lsi ? cpu_to_be32(1) : 0; 779bb2d8ab6SGreg Kurz } 780bb2d8ab6SGreg Kurz 7810d09e41aSPaolo Bonzini 782a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table" 7838063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SpaprTceTable, SPAPR_TCE_TABLE) 784a83000f5SAnthony Liguori 7851221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region" 7868110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, SPAPR_IOMMU_MEMORY_REGION, 7878110fa1dSEduardo Habkost TYPE_SPAPR_IOMMU_MEMORY_REGION) 7881221a474SAlexey Kardashevskiy 789ce2918cbSDavid Gibson struct SpaprTceTable { 790a83000f5SAnthony Liguori DeviceState parent; 791a83000f5SAnthony Liguori uint32_t liobn; 792a83000f5SAnthony Liguori uint32_t nb_table; 7931b8eceeeSAlexey Kardashevskiy uint64_t bus_offset; 794650f33adSAlexey Kardashevskiy uint32_t page_shift; 795a83000f5SAnthony Liguori uint64_t *table; 796a26fdf39SAlexey Kardashevskiy uint32_t mig_nb_table; 797a26fdf39SAlexey Kardashevskiy uint64_t *mig_table; 798a83000f5SAnthony Liguori bool bypass; 7996a81dd17SDavid Gibson bool need_vfio; 8005f366667SAlexey Kardashevskiy bool skipping_replay; 801a83000f5SAnthony Liguori int fd; 8023df9d748SAlexey Kardashevskiy MemoryRegion root; 8033df9d748SAlexey Kardashevskiy IOMMUMemoryRegion iommu; 804ce2918cbSDavid Gibson struct SpaprVioDevice *vdev; /* for @bypass migration compatibility only */ 805ce2918cbSDavid Gibson QLIST_ENTRY(SpaprTceTable) list; 806a83000f5SAnthony Liguori }; 807a83000f5SAnthony Liguori 808ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_find_by_liobn(target_ulong liobn); 80931fe14d1SNathan Fontenot 810ce2918cbSDavid Gibson struct SpaprEventLogEntry { 811fd38804bSDaniel Henrique Barboza uint32_t summary; 812fd38804bSDaniel Henrique Barboza uint32_t extended_length; 813fd38804bSDaniel Henrique Barboza void *extended_log; 814ce2918cbSDavid Gibson QTAILQ_ENTRY(SpaprEventLogEntry) next; 81531fe14d1SNathan Fontenot }; 81631fe14d1SNathan Fontenot 8170c21e073SDavid Gibson void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space); 818ce2918cbSDavid Gibson void spapr_events_init(SpaprMachineState *sm); 819ce2918cbSDavid Gibson void spapr_dt_events(SpaprMachineState *sm, void *fdt); 820ce2918cbSDavid Gibson void close_htab_fd(SpaprMachineState *spapr); 8218897ea5aSDavid Gibson void spapr_setup_hpt(SpaprMachineState *spapr); 822ce2918cbSDavid Gibson void spapr_free_hpt(SpaprMachineState *spapr); 823ce2918cbSDavid Gibson SpaprTceTable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn); 824ce2918cbSDavid Gibson void spapr_tce_table_enable(SpaprTceTable *tcet, 825df7625d4SAlexey Kardashevskiy uint32_t page_shift, uint64_t bus_offset, 826df7625d4SAlexey Kardashevskiy uint32_t nb_table); 827ce2918cbSDavid Gibson void spapr_tce_table_disable(SpaprTceTable *tcet); 828ce2918cbSDavid Gibson void spapr_tce_set_need_vfio(SpaprTceTable *tcet, bool need_vfio); 829c10325d6SDavid Gibson 830ce2918cbSDavid Gibson MemoryRegion *spapr_tce_get_iommu(SpaprTceTable *tcet); 8310d09e41aSPaolo Bonzini int spapr_dma_dt(void *fdt, int node_off, const char *propname, 8320d09e41aSPaolo Bonzini uint32_t liobn, uint64_t window, uint32_t size); 8330d09e41aSPaolo Bonzini int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname, 834ce2918cbSDavid Gibson SpaprTceTable *tcet); 835c4c81d7dSGreg Kurz void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian); 836ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_index(SpaprDrc *drc); 837ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_index(SpaprDrc *drc); 838ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count(SpaprDrcType drc_type, 8397a36ae7aSBharata B Rao uint32_t count); 840ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count(SpaprDrcType drc_type, 8417a36ae7aSBharata B Rao uint32_t count); 842ce2918cbSDavid Gibson void spapr_hotplug_req_add_by_count_indexed(SpaprDrcType drc_type, 843afdbd403SBharata B Rao uint32_t count, uint32_t index); 844ce2918cbSDavid Gibson void spapr_hotplug_req_remove_by_count_indexed(SpaprDrcType drc_type, 845afdbd403SBharata B Rao uint32_t count, uint32_t index); 8460b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize); 847a4e3a7c0SGreg Kurz int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp); 848ce2918cbSDavid Gibson void spapr_clear_pending_events(SpaprMachineState *spapr); 849ad334d89SGreg Kurz void spapr_clear_pending_hotplug_events(SpaprMachineState *spapr); 850eb7f80fdSDaniel Henrique Barboza void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev); 851ce2918cbSDavid Gibson int spapr_max_server_number(SpaprMachineState *spapr); 852a2dd4e83SBenjamin Herrenschmidt void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex, 853a2dd4e83SBenjamin Herrenschmidt uint64_t pte0, uint64_t pte1); 85481fe70e4SAravinda Prasad void spapr_mce_req_event(PowerPCCPU *cpu, bool recovered); 85528df36a1SDavid Gibson 85662d38c9bSGreg Kurz /* DRC callbacks. */ 85731834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev); 858ce2918cbSDavid Gibson int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 859345b12b9SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 86031834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev); 861ce2918cbSDavid Gibson int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 86262d38c9bSGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 863bb2bdd81SGreg Kurz void spapr_phb_release(DeviceState *dev); 864ce2918cbSDavid Gibson int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, 865bb2bdd81SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp); 86631834723SDaniel Henrique Barboza 867ce2918cbSDavid Gibson void spapr_rtc_read(SpaprRtcState *rtc, struct tm *tm, uint32_t *ns); 868ce2918cbSDavid Gibson int spapr_rtc_import_offset(SpaprRtcState *rtc, int64_t legacy_offset); 86928df36a1SDavid Gibson 870147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng" 8710d09e41aSPaolo Bonzini 872e075623aSDavid Gibson #define SPAPR_MEMORY_BLOCK_SIZE ((hwaddr)1 << 28) /* 256MB */ 873db4ef288SBharata B Rao 8744a1c9cf0SBharata B Rao /* 8754a1c9cf0SBharata B Rao * This defines the maximum number of DIMM slots we can have for sPAPR 8764a1c9cf0SBharata B Rao * guest. This is not defined by sPAPR but we are defining it to 32 slots 8774a1c9cf0SBharata B Rao * based on default number of slots provided by PowerPC kernel. 8784a1c9cf0SBharata B Rao */ 8794a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS 32 8804a1c9cf0SBharata B Rao 881ab3dd749SPhilippe Mathieu-Daudé /* 1GB alignment for hotplug memory region */ 882ab3dd749SPhilippe Mathieu-Daudé #define SPAPR_DEVICE_MEM_ALIGN (1 * GiB) 8834a1c9cf0SBharata B Rao 88403d196b7SBharata B Rao /* 88503d196b7SBharata B Rao * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory 88603d196b7SBharata B Rao * property under ibm,dynamic-reconfiguration-memory node. 88703d196b7SBharata B Rao */ 88803d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6 88903d196b7SBharata B Rao 89003d196b7SBharata B Rao /* 891d0e5a8f2SBharata B Rao * Defines for flag value in ibm,dynamic-memory property under 892d0e5a8f2SBharata B Rao * ibm,dynamic-reconfiguration-memory node. 89303d196b7SBharata B Rao */ 89403d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008 895d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020 896d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080 8970911a60cSLeonardo Bras #define SPAPR_LMB_FLAGS_HOTREMOVABLE 0x00000100 89803d196b7SBharata B Rao 8991c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg); 9001c7ad77eSNicholas Piggin 9010b0b8310SDavid Gibson #define HTAB_SIZE(spapr) (1ULL << ((spapr)->htab_shift)) 9020b0b8310SDavid Gibson 90314bb4486SGreg Kurz int spapr_get_vcpu_id(PowerPCCPU *cpu); 904cfdc5274SGreg Kurz bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp); 9052e886fb3SSam Bobroff PowerPCCPU *spapr_find_cpu(int vcpu_id); 9062e886fb3SSam Bobroff 9074e5fe368SSuraj Jitindar Singh int spapr_caps_pre_load(void *opaque); 9084e5fe368SSuraj Jitindar Singh int spapr_caps_pre_save(void *opaque); 9094e5fe368SSuraj Jitindar Singh 91033face6bSDavid Gibson /* 91133face6bSDavid Gibson * Handling of optional capabilities 91233face6bSDavid Gibson */ 9134e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_htm; 9144e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_vsx; 9154e5fe368SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_dfp; 9168f38eaf8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_cfpc; 91709114fd8SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_sbbc; 9184be8d4e7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ibs; 91964d4a534SDavid Gibson extern const VMStateDescription vmstate_spapr_cap_hpt_maxpagesize; 920b9a477b7SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_nested_kvm_hv; 921c982f5cfSSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_large_decr; 9228ff43ee4SSuraj Jitindar Singh extern const VMStateDescription vmstate_spapr_cap_ccf_assist; 9239d953ce4SAravinda Prasad extern const VMStateDescription vmstate_spapr_cap_fwnmi; 924be85537dSDavid Gibson 925ce2918cbSDavid Gibson static inline uint8_t spapr_get_cap(SpaprMachineState *spapr, int cap) 92633face6bSDavid Gibson { 9274e5fe368SSuraj Jitindar Singh return spapr->eff.caps[cap]; 92833face6bSDavid Gibson } 92933face6bSDavid Gibson 930ce2918cbSDavid Gibson void spapr_caps_init(SpaprMachineState *spapr); 931ce2918cbSDavid Gibson void spapr_caps_apply(SpaprMachineState *spapr); 932ce2918cbSDavid Gibson void spapr_caps_cpu_apply(SpaprMachineState *spapr, PowerPCCPU *cpu); 93340c2281cSMarkus Armbruster void spapr_caps_add_properties(SpaprMachineClass *smc); 934ce2918cbSDavid Gibson int spapr_caps_post_migration(SpaprMachineState *spapr); 93533face6bSDavid Gibson 93635dce34fSGreg Kurz bool spapr_check_pagesize(SpaprMachineState *spapr, hwaddr pagesize, 937123eec65SDavid Gibson Error **errp); 938db592b5bSCédric Le Goater /* 939db592b5bSCédric Le Goater * XIVE definitions 940db592b5bSCédric Le Goater */ 941db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_LEGACY 0x0 942db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_EXPLOIT 0x40 943db592b5bSCédric Le Goater #define SPAPR_OV5_XIVE_BOTH 0x80 /* Only to advertise on the platform */ 944123eec65SDavid Gibson 94500fd075eSBenjamin Herrenschmidt void spapr_set_all_lpcrs(target_ulong value, target_ulong mask); 94681fe70e4SAravinda Prasad hwaddr spapr_get_rtas_addr(void); 94773598c75SGreg Kurz bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr); 9482a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */ 949