xref: /openbmc/qemu/include/hw/ppc/spapr.h (revision 2772cf6b)
12a6a4076SMarkus Armbruster #ifndef HW_SPAPR_H
22a6a4076SMarkus Armbruster #define HW_SPAPR_H
30d09e41aSPaolo Bonzini 
40d09e41aSPaolo Bonzini #include "sysemu/dma.h"
528e02042SDavid Gibson #include "hw/boards.h"
60d09e41aSPaolo Bonzini #include "hw/ppc/xics.h"
731fe14d1SNathan Fontenot #include "hw/ppc/spapr_drc.h"
84a1c9cf0SBharata B Rao #include "hw/mem/pc-dimm.h"
9facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
100d09e41aSPaolo Bonzini 
110d09e41aSPaolo Bonzini struct VIOsPAPRBus;
120d09e41aSPaolo Bonzini struct sPAPRPHBState;
130d09e41aSPaolo Bonzini struct sPAPRNVRAM;
1431fe14d1SNathan Fontenot typedef struct sPAPREventLogEntry sPAPREventLogEntry;
15ffbb1705SMichael Roth typedef struct sPAPREventSource sPAPREventSource;
160b0b8310SDavid Gibson typedef struct sPAPRPendingHPT sPAPRPendingHPT;
170d09e41aSPaolo Bonzini 
184be21d56SDavid Gibson #define HPTE64_V_HPTE_DIRTY     0x0000000000000040ULL
191b718907SDavid Gibson #define SPAPR_ENTRY_POINT       0x100
204be21d56SDavid Gibson 
21afd10a0fSBharata B Rao #define SPAPR_TIMEBASE_FREQ     512000000ULL
22afd10a0fSBharata B Rao 
23147ff807SCédric Le Goater #define TYPE_SPAPR_RTC "spapr-rtc"
24147ff807SCédric Le Goater 
25147ff807SCédric Le Goater #define SPAPR_RTC(obj)                                  \
26147ff807SCédric Le Goater     OBJECT_CHECK(sPAPRRTCState, (obj), TYPE_SPAPR_RTC)
27147ff807SCédric Le Goater 
28147ff807SCédric Le Goater typedef struct sPAPRRTCState sPAPRRTCState;
29147ff807SCédric Le Goater struct sPAPRRTCState {
30147ff807SCédric Le Goater     /*< private >*/
31147ff807SCédric Le Goater     DeviceState parent_obj;
32147ff807SCédric Le Goater     int64_t ns_offset;
33147ff807SCédric Le Goater };
34147ff807SCédric Le Goater 
350cffce56SDavid Gibson typedef struct sPAPRDIMMState sPAPRDIMMState;
36183930c0SDavid Gibson typedef struct sPAPRMachineClass sPAPRMachineClass;
3728e02042SDavid Gibson 
3828e02042SDavid Gibson #define TYPE_SPAPR_MACHINE      "spapr-machine"
3928e02042SDavid Gibson #define SPAPR_MACHINE(obj) \
4028e02042SDavid Gibson     OBJECT_CHECK(sPAPRMachineState, (obj), TYPE_SPAPR_MACHINE)
41183930c0SDavid Gibson #define SPAPR_MACHINE_GET_CLASS(obj) \
42183930c0SDavid Gibson     OBJECT_GET_CLASS(sPAPRMachineClass, obj, TYPE_SPAPR_MACHINE)
43183930c0SDavid Gibson #define SPAPR_MACHINE_CLASS(klass) \
44183930c0SDavid Gibson     OBJECT_CLASS_CHECK(sPAPRMachineClass, klass, TYPE_SPAPR_MACHINE)
45183930c0SDavid Gibson 
4630f4b05bSDavid Gibson typedef enum {
4730f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DEFAULT = 0,
4830f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_DISABLED,
4930f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_ENABLED,
5030f4b05bSDavid Gibson     SPAPR_RESIZE_HPT_REQUIRED,
5130f4b05bSDavid Gibson } sPAPRResizeHPT;
5230f4b05bSDavid Gibson 
53183930c0SDavid Gibson /**
54183930c0SDavid Gibson  * sPAPRMachineClass:
55183930c0SDavid Gibson  */
56183930c0SDavid Gibson struct sPAPRMachineClass {
57183930c0SDavid Gibson     /*< private >*/
58183930c0SDavid Gibson     MachineClass parent_class;
59183930c0SDavid Gibson 
60183930c0SDavid Gibson     /*< public >*/
61224245bfSDavid Gibson     bool dr_lmb_enabled;       /* enable dynamic-reconfig/hotplug of LMBs */
6257040d45SThomas Huth     bool use_ohci_by_default;  /* use USB-OHCI instead of XHCI */
633daa4a9fSThomas Huth     const char *tcg_default_cpu; /* which (TCG) CPU to simulate by default */
6446f7afa3SGreg Kurz     bool pre_2_10_has_unused_icps;
656737d9adSDavid Gibson     void (*phb_placement)(sPAPRMachineState *spapr, uint32_t index,
66daa23699SDavid Gibson                           uint64_t *buid, hwaddr *pio,
67daa23699SDavid Gibson                           hwaddr *mmio32, hwaddr *mmio64,
686737d9adSDavid Gibson                           unsigned n_dma, uint32_t *liobns, Error **errp);
6930f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt_default;
70183930c0SDavid Gibson };
7128e02042SDavid Gibson 
7228e02042SDavid Gibson /**
7328e02042SDavid Gibson  * sPAPRMachineState:
7428e02042SDavid Gibson  */
7528e02042SDavid Gibson struct sPAPRMachineState {
7628e02042SDavid Gibson     /*< private >*/
7728e02042SDavid Gibson     MachineState parent_obj;
7828e02042SDavid Gibson 
790d09e41aSPaolo Bonzini     struct VIOsPAPRBus *vio_bus;
800d09e41aSPaolo Bonzini     QLIST_HEAD(, sPAPRPHBState) phbs;
810d09e41aSPaolo Bonzini     struct sPAPRNVRAM *nvram;
82681bfadeSCédric Le Goater     ICSState *ics;
83147ff807SCédric Le Goater     sPAPRRTCState rtc;
840d09e41aSPaolo Bonzini 
8530f4b05bSDavid Gibson     sPAPRResizeHPT resize_hpt;
860d09e41aSPaolo Bonzini     void *htab;
874be21d56SDavid Gibson     uint32_t htab_shift;
889861bb3eSSuraj Jitindar Singh     uint64_t patb_entry; /* Process tbl registed in H_REGISTER_PROCESS_TABLE */
890b0b8310SDavid Gibson     sPAPRPendingHPT *pending_hpt; /* in-progress resize */
900b0b8310SDavid Gibson 
910d09e41aSPaolo Bonzini     hwaddr rma_size;
920d09e41aSPaolo Bonzini     int vrma_adjust;
93b7d1f77aSBenjamin Herrenschmidt     ssize_t rtas_size;
94b7d1f77aSBenjamin Herrenschmidt     void *rtas_blob;
95a19f7fb0SDavid Gibson     long kernel_size;
96a19f7fb0SDavid Gibson     bool kernel_le;
97a19f7fb0SDavid Gibson     uint32_t initrd_base;
98a19f7fb0SDavid Gibson     long initrd_size;
99880ae7deSDavid Gibson     uint64_t rtc_offset; /* Now used only during incoming migration */
10098a8b524SAlexey Kardashevskiy     struct PPCTimebase tb;
1010d09e41aSPaolo Bonzini     bool has_graphics;
1020d09e41aSPaolo Bonzini 
1030d09e41aSPaolo Bonzini     Notifier epow_notifier;
10431fe14d1SNathan Fontenot     QTAILQ_HEAD(, sPAPREventLogEntry) pending_events;
105ffbb1705SMichael Roth     bool use_hotplug_event_source;
106ffbb1705SMichael Roth     sPAPREventSource *event_sources;
1074be21d56SDavid Gibson 
1087843c0d6SDavid Gibson     /* ibm,client-architecture-support option negotiation */
1097843c0d6SDavid Gibson     bool cas_reboot;
1107843c0d6SDavid Gibson     bool cas_legacy_guest_workaround;
1117843c0d6SDavid Gibson     sPAPROptionVector *ov5;         /* QEMU-supported option vectors */
1127843c0d6SDavid Gibson     sPAPROptionVector *ov5_cas;     /* negotiated (via CAS) option vectors */
1137843c0d6SDavid Gibson     uint32_t max_compat_pvr;
1147843c0d6SDavid Gibson 
1154be21d56SDavid Gibson     /* Migration state */
1164be21d56SDavid Gibson     int htab_save_index;
1174be21d56SDavid Gibson     bool htab_first_pass;
118e68cb8b4SAlexey Kardashevskiy     int htab_fd;
11946503c2bSMichael Roth 
1200cffce56SDavid Gibson     /* Pending DIMM unplug cache. It is populated when a LMB
1210cffce56SDavid Gibson      * unplug starts. It can be regenerated if a migration
1220cffce56SDavid Gibson      * occurs during the unplug process. */
1230cffce56SDavid Gibson     QTAILQ_HEAD(, sPAPRDIMMState) pending_dimm_unplugs;
1240cffce56SDavid Gibson 
12528e02042SDavid Gibson     /*< public >*/
12628e02042SDavid Gibson     char *kvm_type;
1274a1c9cf0SBharata B Rao     MemoryHotplugState hotplug_memory;
128852ad27eSCédric Le Goater 
1295bc8d26dSCédric Le Goater     const char *icp_type;
13028e02042SDavid Gibson };
1310d09e41aSPaolo Bonzini 
1320d09e41aSPaolo Bonzini #define H_SUCCESS         0
1330d09e41aSPaolo Bonzini #define H_BUSY            1        /* Hardware busy -- retry later */
1340d09e41aSPaolo Bonzini #define H_CLOSED          2        /* Resource closed */
1350d09e41aSPaolo Bonzini #define H_NOT_AVAILABLE   3
1360d09e41aSPaolo Bonzini #define H_CONSTRAINED     4        /* Resource request constrained to max allowed */
1370d09e41aSPaolo Bonzini #define H_PARTIAL         5
1380d09e41aSPaolo Bonzini #define H_IN_PROGRESS     14       /* Kind of like busy */
1390d09e41aSPaolo Bonzini #define H_PAGE_REGISTERED 15
1400d09e41aSPaolo Bonzini #define H_PARTIAL_STORE   16
1410d09e41aSPaolo Bonzini #define H_PENDING         17       /* returned from H_POLL_PENDING */
1420d09e41aSPaolo Bonzini #define H_CONTINUE        18       /* Returned from H_Join on success */
1430d09e41aSPaolo Bonzini #define H_LONG_BUSY_START_RANGE         9900  /* Start of long busy range */
1440d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_1_MSEC        9900  /* Long busy, hint that 1msec \
1450d09e41aSPaolo Bonzini                                                  is a good time to retry */
1460d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_10_MSEC       9901  /* Long busy, hint that 10msec \
1470d09e41aSPaolo Bonzini                                                  is a good time to retry */
1480d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_100_MSEC      9902  /* Long busy, hint that 100msec \
1490d09e41aSPaolo Bonzini                                                  is a good time to retry */
1500d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_1_SEC         9903  /* Long busy, hint that 1sec \
1510d09e41aSPaolo Bonzini                                                  is a good time to retry */
1520d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_10_SEC        9904  /* Long busy, hint that 10sec \
1530d09e41aSPaolo Bonzini                                                  is a good time to retry */
1540d09e41aSPaolo Bonzini #define H_LONG_BUSY_ORDER_100_SEC       9905  /* Long busy, hint that 100sec \
1550d09e41aSPaolo Bonzini                                                  is a good time to retry */
1560d09e41aSPaolo Bonzini #define H_LONG_BUSY_END_RANGE           9905  /* End of long busy range */
1570d09e41aSPaolo Bonzini #define H_HARDWARE        -1       /* Hardware error */
1580d09e41aSPaolo Bonzini #define H_FUNCTION        -2       /* Function not supported */
1590d09e41aSPaolo Bonzini #define H_PRIVILEGE       -3       /* Caller not privileged */
1600d09e41aSPaolo Bonzini #define H_PARAMETER       -4       /* Parameter invalid, out-of-range or conflicting */
1610d09e41aSPaolo Bonzini #define H_BAD_MODE        -5       /* Illegal msr value */
1620d09e41aSPaolo Bonzini #define H_PTEG_FULL       -6       /* PTEG is full */
1630d09e41aSPaolo Bonzini #define H_NOT_FOUND       -7       /* PTE was not found" */
1640d09e41aSPaolo Bonzini #define H_RESERVED_DABR   -8       /* DABR address is reserved by the hypervisor on this processor" */
1650d09e41aSPaolo Bonzini #define H_NO_MEM          -9
1660d09e41aSPaolo Bonzini #define H_AUTHORITY       -10
1670d09e41aSPaolo Bonzini #define H_PERMISSION      -11
1680d09e41aSPaolo Bonzini #define H_DROPPED         -12
1690d09e41aSPaolo Bonzini #define H_SOURCE_PARM     -13
1700d09e41aSPaolo Bonzini #define H_DEST_PARM       -14
1710d09e41aSPaolo Bonzini #define H_REMOTE_PARM     -15
1720d09e41aSPaolo Bonzini #define H_RESOURCE        -16
1730d09e41aSPaolo Bonzini #define H_ADAPTER_PARM    -17
1740d09e41aSPaolo Bonzini #define H_RH_PARM         -18
1750d09e41aSPaolo Bonzini #define H_RCQ_PARM        -19
1760d09e41aSPaolo Bonzini #define H_SCQ_PARM        -20
1770d09e41aSPaolo Bonzini #define H_EQ_PARM         -21
1780d09e41aSPaolo Bonzini #define H_RT_PARM         -22
1790d09e41aSPaolo Bonzini #define H_ST_PARM         -23
1800d09e41aSPaolo Bonzini #define H_SIGT_PARM       -24
1810d09e41aSPaolo Bonzini #define H_TOKEN_PARM      -25
1820d09e41aSPaolo Bonzini #define H_MLENGTH_PARM    -27
1830d09e41aSPaolo Bonzini #define H_MEM_PARM        -28
1840d09e41aSPaolo Bonzini #define H_MEM_ACCESS_PARM -29
1850d09e41aSPaolo Bonzini #define H_ATTR_PARM       -30
1860d09e41aSPaolo Bonzini #define H_PORT_PARM       -31
1870d09e41aSPaolo Bonzini #define H_MCG_PARM        -32
1880d09e41aSPaolo Bonzini #define H_VL_PARM         -33
1890d09e41aSPaolo Bonzini #define H_TSIZE_PARM      -34
1900d09e41aSPaolo Bonzini #define H_TRACE_PARM      -35
1910d09e41aSPaolo Bonzini 
1920d09e41aSPaolo Bonzini #define H_MASK_PARM       -37
1930d09e41aSPaolo Bonzini #define H_MCG_FULL        -38
1940d09e41aSPaolo Bonzini #define H_ALIAS_EXIST     -39
1950d09e41aSPaolo Bonzini #define H_P_COUNTER       -40
1960d09e41aSPaolo Bonzini #define H_TABLE_FULL      -41
1970d09e41aSPaolo Bonzini #define H_ALT_TABLE       -42
1980d09e41aSPaolo Bonzini #define H_MR_CONDITION    -43
1990d09e41aSPaolo Bonzini #define H_NOT_ENOUGH_RESOURCES -44
2000d09e41aSPaolo Bonzini #define H_R_STATE         -45
2010d09e41aSPaolo Bonzini #define H_RESCINDEND      -46
20242561bf2SAnton Blanchard #define H_P2              -55
20342561bf2SAnton Blanchard #define H_P3              -56
20442561bf2SAnton Blanchard #define H_P4              -57
20542561bf2SAnton Blanchard #define H_P5              -58
20642561bf2SAnton Blanchard #define H_P6              -59
20742561bf2SAnton Blanchard #define H_P7              -60
20842561bf2SAnton Blanchard #define H_P8              -61
20942561bf2SAnton Blanchard #define H_P9              -62
21042561bf2SAnton Blanchard #define H_UNSUPPORTED_FLAG -256
2110d09e41aSPaolo Bonzini #define H_MULTI_THREADS_ACTIVE -9005
2120d09e41aSPaolo Bonzini 
2130d09e41aSPaolo Bonzini 
2140d09e41aSPaolo Bonzini /* Long Busy is a condition that can be returned by the firmware
2150d09e41aSPaolo Bonzini  * when a call cannot be completed now, but the identical call
2160d09e41aSPaolo Bonzini  * should be retried later.  This prevents calls blocking in the
2170d09e41aSPaolo Bonzini  * firmware for long periods of time.  Annoyingly the firmware can return
2180d09e41aSPaolo Bonzini  * a range of return codes, hinting at how long we should wait before
2190d09e41aSPaolo Bonzini  * retrying.  If you don't care for the hint, the macro below is a good
2200d09e41aSPaolo Bonzini  * way to check for the long_busy return codes
2210d09e41aSPaolo Bonzini  */
2220d09e41aSPaolo Bonzini #define H_IS_LONG_BUSY(x)  ((x >= H_LONG_BUSY_START_RANGE) \
2230d09e41aSPaolo Bonzini                             && (x <= H_LONG_BUSY_END_RANGE))
2240d09e41aSPaolo Bonzini 
2250d09e41aSPaolo Bonzini /* Flags */
2260d09e41aSPaolo Bonzini #define H_LARGE_PAGE      (1ULL<<(63-16))
2270d09e41aSPaolo Bonzini #define H_EXACT           (1ULL<<(63-24))       /* Use exact PTE or return H_PTEG_FULL */
2280d09e41aSPaolo Bonzini #define H_R_XLATE         (1ULL<<(63-25))       /* include a valid logical page num in the pte if the valid bit is set */
2290d09e41aSPaolo Bonzini #define H_READ_4          (1ULL<<(63-26))       /* Return 4 PTEs */
2300d09e41aSPaolo Bonzini #define H_PAGE_STATE_CHANGE (1ULL<<(63-28))
2310d09e41aSPaolo Bonzini #define H_PAGE_UNUSED     ((1ULL<<(63-29)) | (1ULL<<(63-30)))
2320d09e41aSPaolo Bonzini #define H_PAGE_SET_UNUSED (H_PAGE_STATE_CHANGE | H_PAGE_UNUSED)
2330d09e41aSPaolo Bonzini #define H_PAGE_SET_LOANED (H_PAGE_SET_UNUSED | (1ULL<<(63-31)))
2340d09e41aSPaolo Bonzini #define H_PAGE_SET_ACTIVE H_PAGE_STATE_CHANGE
2350d09e41aSPaolo Bonzini #define H_AVPN            (1ULL<<(63-32))       /* An avpn is provided as a sanity test */
2360d09e41aSPaolo Bonzini #define H_ANDCOND         (1ULL<<(63-33))
2370d09e41aSPaolo Bonzini #define H_ICACHE_INVALIDATE (1ULL<<(63-40))     /* icbi, etc.  (ignored for IO pages) */
2380d09e41aSPaolo Bonzini #define H_ICACHE_SYNCHRONIZE (1ULL<<(63-41))    /* dcbst, icbi, etc (ignored for IO pages */
2390d09e41aSPaolo Bonzini #define H_ZERO_PAGE       (1ULL<<(63-48))       /* zero the page before mapping (ignored for IO pages) */
2400d09e41aSPaolo Bonzini #define H_COPY_PAGE       (1ULL<<(63-49))
2410d09e41aSPaolo Bonzini #define H_N               (1ULL<<(63-61))
2420d09e41aSPaolo Bonzini #define H_PP1             (1ULL<<(63-62))
2430d09e41aSPaolo Bonzini #define H_PP2             (1ULL<<(63-63))
2440d09e41aSPaolo Bonzini 
245a46622fdSAlexey Kardashevskiy /* Values for 2nd argument to H_SET_MODE */
246a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_CIABR           1
247a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_SET_DAWR            2
248a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_ADDR_TRANS_MODE     3
249a46622fdSAlexey Kardashevskiy #define H_SET_MODE_RESOURCE_LE                  4
250a46622fdSAlexey Kardashevskiy 
251a46622fdSAlexey Kardashevskiy /* Flags for H_SET_MODE_RESOURCE_LE */
25242561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_BIG    0
25342561bf2SAnton Blanchard #define H_SET_MODE_ENDIAN_LITTLE 1
25442561bf2SAnton Blanchard 
2550d09e41aSPaolo Bonzini /* VASI States */
2560d09e41aSPaolo Bonzini #define H_VASI_INVALID    0
2570d09e41aSPaolo Bonzini #define H_VASI_ENABLED    1
2580d09e41aSPaolo Bonzini #define H_VASI_ABORTED    2
2590d09e41aSPaolo Bonzini #define H_VASI_SUSPENDING 3
2600d09e41aSPaolo Bonzini #define H_VASI_SUSPENDED  4
2610d09e41aSPaolo Bonzini #define H_VASI_RESUMED    5
2620d09e41aSPaolo Bonzini #define H_VASI_COMPLETED  6
2630d09e41aSPaolo Bonzini 
2640d09e41aSPaolo Bonzini /* DABRX flags */
2650d09e41aSPaolo Bonzini #define H_DABRX_HYPERVISOR (1ULL<<(63-61))
2660d09e41aSPaolo Bonzini #define H_DABRX_KERNEL     (1ULL<<(63-62))
2670d09e41aSPaolo Bonzini #define H_DABRX_USER       (1ULL<<(63-63))
2680d09e41aSPaolo Bonzini 
2690d09e41aSPaolo Bonzini /* Each control block has to be on a 4K boundary */
2700d09e41aSPaolo Bonzini #define H_CB_ALIGNMENT     4096
2710d09e41aSPaolo Bonzini 
2720d09e41aSPaolo Bonzini /* pSeries hypervisor opcodes */
2730d09e41aSPaolo Bonzini #define H_REMOVE                0x04
2740d09e41aSPaolo Bonzini #define H_ENTER                 0x08
2750d09e41aSPaolo Bonzini #define H_READ                  0x0c
2760d09e41aSPaolo Bonzini #define H_CLEAR_MOD             0x10
2770d09e41aSPaolo Bonzini #define H_CLEAR_REF             0x14
2780d09e41aSPaolo Bonzini #define H_PROTECT               0x18
2790d09e41aSPaolo Bonzini #define H_GET_TCE               0x1c
2800d09e41aSPaolo Bonzini #define H_PUT_TCE               0x20
2810d09e41aSPaolo Bonzini #define H_SET_SPRG0             0x24
2820d09e41aSPaolo Bonzini #define H_SET_DABR              0x28
2830d09e41aSPaolo Bonzini #define H_PAGE_INIT             0x2c
2840d09e41aSPaolo Bonzini #define H_SET_ASR               0x30
2850d09e41aSPaolo Bonzini #define H_ASR_ON                0x34
2860d09e41aSPaolo Bonzini #define H_ASR_OFF               0x38
2870d09e41aSPaolo Bonzini #define H_LOGICAL_CI_LOAD       0x3c
2880d09e41aSPaolo Bonzini #define H_LOGICAL_CI_STORE      0x40
2890d09e41aSPaolo Bonzini #define H_LOGICAL_CACHE_LOAD    0x44
2900d09e41aSPaolo Bonzini #define H_LOGICAL_CACHE_STORE   0x48
2910d09e41aSPaolo Bonzini #define H_LOGICAL_ICBI          0x4c
2920d09e41aSPaolo Bonzini #define H_LOGICAL_DCBF          0x50
2930d09e41aSPaolo Bonzini #define H_GET_TERM_CHAR         0x54
2940d09e41aSPaolo Bonzini #define H_PUT_TERM_CHAR         0x58
2950d09e41aSPaolo Bonzini #define H_REAL_TO_LOGICAL       0x5c
2960d09e41aSPaolo Bonzini #define H_HYPERVISOR_DATA       0x60
2970d09e41aSPaolo Bonzini #define H_EOI                   0x64
2980d09e41aSPaolo Bonzini #define H_CPPR                  0x68
2990d09e41aSPaolo Bonzini #define H_IPI                   0x6c
3000d09e41aSPaolo Bonzini #define H_IPOLL                 0x70
3010d09e41aSPaolo Bonzini #define H_XIRR                  0x74
3020d09e41aSPaolo Bonzini #define H_PERFMON               0x7c
3030d09e41aSPaolo Bonzini #define H_MIGRATE_DMA           0x78
3040d09e41aSPaolo Bonzini #define H_REGISTER_VPA          0xDC
3050d09e41aSPaolo Bonzini #define H_CEDE                  0xE0
3060d09e41aSPaolo Bonzini #define H_CONFER                0xE4
3070d09e41aSPaolo Bonzini #define H_PROD                  0xE8
3080d09e41aSPaolo Bonzini #define H_GET_PPP               0xEC
3090d09e41aSPaolo Bonzini #define H_SET_PPP               0xF0
3100d09e41aSPaolo Bonzini #define H_PURR                  0xF4
3110d09e41aSPaolo Bonzini #define H_PIC                   0xF8
3120d09e41aSPaolo Bonzini #define H_REG_CRQ               0xFC
3130d09e41aSPaolo Bonzini #define H_FREE_CRQ              0x100
3140d09e41aSPaolo Bonzini #define H_VIO_SIGNAL            0x104
3150d09e41aSPaolo Bonzini #define H_SEND_CRQ              0x108
3160d09e41aSPaolo Bonzini #define H_COPY_RDMA             0x110
3170d09e41aSPaolo Bonzini #define H_REGISTER_LOGICAL_LAN  0x114
3180d09e41aSPaolo Bonzini #define H_FREE_LOGICAL_LAN      0x118
3190d09e41aSPaolo Bonzini #define H_ADD_LOGICAL_LAN_BUFFER 0x11C
3200d09e41aSPaolo Bonzini #define H_SEND_LOGICAL_LAN      0x120
3210d09e41aSPaolo Bonzini #define H_BULK_REMOVE           0x124
3220d09e41aSPaolo Bonzini #define H_MULTICAST_CTRL        0x130
3230d09e41aSPaolo Bonzini #define H_SET_XDABR             0x134
3240d09e41aSPaolo Bonzini #define H_STUFF_TCE             0x138
3250d09e41aSPaolo Bonzini #define H_PUT_TCE_INDIRECT      0x13C
3260d09e41aSPaolo Bonzini #define H_CHANGE_LOGICAL_LAN_MAC 0x14C
3270d09e41aSPaolo Bonzini #define H_VTERM_PARTNER_INFO    0x150
3280d09e41aSPaolo Bonzini #define H_REGISTER_VTERM        0x154
3290d09e41aSPaolo Bonzini #define H_FREE_VTERM            0x158
3300d09e41aSPaolo Bonzini #define H_RESET_EVENTS          0x15C
3310d09e41aSPaolo Bonzini #define H_ALLOC_RESOURCE        0x160
3320d09e41aSPaolo Bonzini #define H_FREE_RESOURCE         0x164
3330d09e41aSPaolo Bonzini #define H_MODIFY_QP             0x168
3340d09e41aSPaolo Bonzini #define H_QUERY_QP              0x16C
3350d09e41aSPaolo Bonzini #define H_REREGISTER_PMR        0x170
3360d09e41aSPaolo Bonzini #define H_REGISTER_SMR          0x174
3370d09e41aSPaolo Bonzini #define H_QUERY_MR              0x178
3380d09e41aSPaolo Bonzini #define H_QUERY_MW              0x17C
3390d09e41aSPaolo Bonzini #define H_QUERY_HCA             0x180
3400d09e41aSPaolo Bonzini #define H_QUERY_PORT            0x184
3410d09e41aSPaolo Bonzini #define H_MODIFY_PORT           0x188
3420d09e41aSPaolo Bonzini #define H_DEFINE_AQP1           0x18C
3430d09e41aSPaolo Bonzini #define H_GET_TRACE_BUFFER      0x190
3440d09e41aSPaolo Bonzini #define H_DEFINE_AQP0           0x194
3450d09e41aSPaolo Bonzini #define H_RESIZE_MR             0x198
3460d09e41aSPaolo Bonzini #define H_ATTACH_MCQP           0x19C
3470d09e41aSPaolo Bonzini #define H_DETACH_MCQP           0x1A0
3480d09e41aSPaolo Bonzini #define H_CREATE_RPT            0x1A4
3490d09e41aSPaolo Bonzini #define H_REMOVE_RPT            0x1A8
3500d09e41aSPaolo Bonzini #define H_REGISTER_RPAGES       0x1AC
3510d09e41aSPaolo Bonzini #define H_DISABLE_AND_GETC      0x1B0
3520d09e41aSPaolo Bonzini #define H_ERROR_DATA            0x1B4
3530d09e41aSPaolo Bonzini #define H_GET_HCA_INFO          0x1B8
3540d09e41aSPaolo Bonzini #define H_GET_PERF_COUNT        0x1BC
3550d09e41aSPaolo Bonzini #define H_MANAGE_TRACE          0x1C0
3560d09e41aSPaolo Bonzini #define H_FREE_LOGICAL_LAN_BUFFER 0x1D4
3570d09e41aSPaolo Bonzini #define H_QUERY_INT_STATE       0x1E4
3580d09e41aSPaolo Bonzini #define H_POLL_PENDING          0x1D8
3590d09e41aSPaolo Bonzini #define H_ILLAN_ATTRIBUTES      0x244
3600d09e41aSPaolo Bonzini #define H_MODIFY_HEA_QP         0x250
3610d09e41aSPaolo Bonzini #define H_QUERY_HEA_QP          0x254
3620d09e41aSPaolo Bonzini #define H_QUERY_HEA             0x258
3630d09e41aSPaolo Bonzini #define H_QUERY_HEA_PORT        0x25C
3640d09e41aSPaolo Bonzini #define H_MODIFY_HEA_PORT       0x260
3650d09e41aSPaolo Bonzini #define H_REG_BCMC              0x264
3660d09e41aSPaolo Bonzini #define H_DEREG_BCMC            0x268
3670d09e41aSPaolo Bonzini #define H_REGISTER_HEA_RPAGES   0x26C
3680d09e41aSPaolo Bonzini #define H_DISABLE_AND_GET_HEA   0x270
3690d09e41aSPaolo Bonzini #define H_GET_HEA_INFO          0x274
3700d09e41aSPaolo Bonzini #define H_ALLOC_HEA_RESOURCE    0x278
3710d09e41aSPaolo Bonzini #define H_ADD_CONN              0x284
3720d09e41aSPaolo Bonzini #define H_DEL_CONN              0x288
3730d09e41aSPaolo Bonzini #define H_JOIN                  0x298
3740d09e41aSPaolo Bonzini #define H_VASI_STATE            0x2A4
3750d09e41aSPaolo Bonzini #define H_ENABLE_CRQ            0x2B0
3760d09e41aSPaolo Bonzini #define H_GET_EM_PARMS          0x2B8
3770d09e41aSPaolo Bonzini #define H_SET_MPP               0x2D0
3780d09e41aSPaolo Bonzini #define H_GET_MPP               0x2D4
3795d87e4b7SBenjamin Herrenschmidt #define H_XIRR_X                0x2FC
3804d9392beSThomas Huth #define H_RANDOM                0x300
38142561bf2SAnton Blanchard #define H_SET_MODE              0x31C
38230f4b05bSDavid Gibson #define H_RESIZE_HPT_PREPARE    0x36C
38330f4b05bSDavid Gibson #define H_RESIZE_HPT_COMMIT     0x370
384d77a98b0SSuraj Jitindar Singh #define H_CLEAN_SLB             0x374
385d77a98b0SSuraj Jitindar Singh #define H_INVALIDATE_PID        0x378
386d77a98b0SSuraj Jitindar Singh #define H_REGISTER_PROC_TBL     0x37C
3871c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET      0x380
3881c7ad77eSNicholas Piggin #define MAX_HCALL_OPCODE        H_SIGNAL_SYS_RESET
3890d09e41aSPaolo Bonzini 
3900d09e41aSPaolo Bonzini /* The hcalls above are standardized in PAPR and implemented by pHyp
3910d09e41aSPaolo Bonzini  * as well.
3920d09e41aSPaolo Bonzini  *
3930d09e41aSPaolo Bonzini  * We also need some hcalls which are specific to qemu / KVM-on-POWER.
394498cd995SGreg Kurz  * We put those into the 0xf000-0xfffc range which is reserved by PAPR
395498cd995SGreg Kurz  * for "platform-specific" hcalls.
3960d09e41aSPaolo Bonzini  */
3970d09e41aSPaolo Bonzini #define KVMPPC_HCALL_BASE       0xf000
3980d09e41aSPaolo Bonzini #define KVMPPC_H_RTAS           (KVMPPC_HCALL_BASE + 0x0)
3990d09e41aSPaolo Bonzini #define KVMPPC_H_LOGICAL_MEMOP  (KVMPPC_HCALL_BASE + 0x1)
4002a6593cbSAlexey Kardashevskiy /* Client Architecture support */
4012a6593cbSAlexey Kardashevskiy #define KVMPPC_H_CAS            (KVMPPC_HCALL_BASE + 0x2)
4022a6593cbSAlexey Kardashevskiy #define KVMPPC_HCALL_MAX        KVMPPC_H_CAS
4030d09e41aSPaolo Bonzini 
4042a6593cbSAlexey Kardashevskiy typedef struct sPAPRDeviceTreeUpdateHeader {
4052a6593cbSAlexey Kardashevskiy     uint32_t version_id;
4062a6593cbSAlexey Kardashevskiy } sPAPRDeviceTreeUpdateHeader;
4072a6593cbSAlexey Kardashevskiy 
4080d09e41aSPaolo Bonzini #define hcall_dprintf(fmt, ...) \
409aaf87c66SThomas Huth     do { \
410aaf87c66SThomas Huth         qemu_log_mask(LOG_GUEST_ERROR, "%s: " fmt, __func__, ## __VA_ARGS__); \
411aaf87c66SThomas Huth     } while (0)
4120d09e41aSPaolo Bonzini 
41328e02042SDavid Gibson typedef target_ulong (*spapr_hcall_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
4140d09e41aSPaolo Bonzini                                        target_ulong opcode,
4150d09e41aSPaolo Bonzini                                        target_ulong *args);
4160d09e41aSPaolo Bonzini 
4170d09e41aSPaolo Bonzini void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn);
4180d09e41aSPaolo Bonzini target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
4190d09e41aSPaolo Bonzini                              target_ulong *args);
4200d09e41aSPaolo Bonzini 
421ee954280SGavin Shan /* ibm,set-eeh-option */
422ee954280SGavin Shan #define RTAS_EEH_DISABLE                 0
423ee954280SGavin Shan #define RTAS_EEH_ENABLE                  1
424ee954280SGavin Shan #define RTAS_EEH_THAW_IO                 2
425ee954280SGavin Shan #define RTAS_EEH_THAW_DMA                3
426ee954280SGavin Shan 
427ee954280SGavin Shan /* ibm,get-config-addr-info2 */
428ee954280SGavin Shan #define RTAS_GET_PE_ADDR                 0
429ee954280SGavin Shan #define RTAS_GET_PE_MODE                 1
430ee954280SGavin Shan #define RTAS_PE_MODE_NONE                0
431ee954280SGavin Shan #define RTAS_PE_MODE_NOT_SHARED          1
432ee954280SGavin Shan #define RTAS_PE_MODE_SHARED              2
433ee954280SGavin Shan 
434ee954280SGavin Shan /* ibm,read-slot-reset-state2 */
435ee954280SGavin Shan #define RTAS_EEH_PE_STATE_NORMAL         0
436ee954280SGavin Shan #define RTAS_EEH_PE_STATE_RESET          1
437ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_IO_DMA 2
438ee954280SGavin Shan #define RTAS_EEH_PE_STATE_STOPPED_DMA    4
439ee954280SGavin Shan #define RTAS_EEH_PE_STATE_UNAVAIL        5
440ee954280SGavin Shan #define RTAS_EEH_NOT_SUPPORT             0
441ee954280SGavin Shan #define RTAS_EEH_SUPPORT                 1
442ee954280SGavin Shan #define RTAS_EEH_PE_UNAVAIL_INFO         1000
443ee954280SGavin Shan #define RTAS_EEH_PE_RECOVER_INFO         0
444ee954280SGavin Shan 
445ee954280SGavin Shan /* ibm,set-slot-reset */
446ee954280SGavin Shan #define RTAS_SLOT_RESET_DEACTIVATE       0
447ee954280SGavin Shan #define RTAS_SLOT_RESET_HOT              1
448ee954280SGavin Shan #define RTAS_SLOT_RESET_FUNDAMENTAL      3
449ee954280SGavin Shan 
450ee954280SGavin Shan /* ibm,slot-error-detail */
451ee954280SGavin Shan #define RTAS_SLOT_TEMP_ERR_LOG           1
452ee954280SGavin Shan #define RTAS_SLOT_PERM_ERR_LOG           2
453ee954280SGavin Shan 
454a64d325dSAlexey Kardashevskiy /* RTAS return codes */
455a64d325dSAlexey Kardashevskiy #define RTAS_OUT_SUCCESS                        0
456a64d325dSAlexey Kardashevskiy #define RTAS_OUT_NO_ERRORS_FOUND                1
457a64d325dSAlexey Kardashevskiy #define RTAS_OUT_HW_ERROR                       -1
458a64d325dSAlexey Kardashevskiy #define RTAS_OUT_BUSY                           -2
459a64d325dSAlexey Kardashevskiy #define RTAS_OUT_PARAM_ERROR                    -3
4603ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_SUPPORTED                  -3
4619d1852ceSMichael Roth #define RTAS_OUT_NO_SUCH_INDICATOR              -3
4623ada6b11SAlexey Kardashevskiy #define RTAS_OUT_NOT_AUTHORIZED                 -9002
463c920f7b4SDavid Gibson #define RTAS_OUT_SYSPARM_PARAM_ERROR            -9999
464a64d325dSAlexey Kardashevskiy 
465ae4de14cSAlexey Kardashevskiy /* DDW pagesize mask values from ibm,query-pe-dma-window */
466ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_4K       0x01
467ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64K      0x02
468ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16M      0x04
469ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_32M      0x08
470ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_64M      0x10
471ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_128M     0x20
472ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_256M     0x40
473ae4de14cSAlexey Kardashevskiy #define RTAS_DDW_PGSIZE_16G      0x80
474ae4de14cSAlexey Kardashevskiy 
4753a3b8502SAlexey Kardashevskiy /* RTAS tokens */
4763a3b8502SAlexey Kardashevskiy #define RTAS_TOKEN_BASE      0x2000
4773a3b8502SAlexey Kardashevskiy 
4783a3b8502SAlexey Kardashevskiy #define RTAS_DISPLAY_CHARACTER                  (RTAS_TOKEN_BASE + 0x00)
4793a3b8502SAlexey Kardashevskiy #define RTAS_GET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x01)
4803a3b8502SAlexey Kardashevskiy #define RTAS_SET_TIME_OF_DAY                    (RTAS_TOKEN_BASE + 0x02)
4813a3b8502SAlexey Kardashevskiy #define RTAS_POWER_OFF                          (RTAS_TOKEN_BASE + 0x03)
4823a3b8502SAlexey Kardashevskiy #define RTAS_SYSTEM_REBOOT                      (RTAS_TOKEN_BASE + 0x04)
4833a3b8502SAlexey Kardashevskiy #define RTAS_QUERY_CPU_STOPPED_STATE            (RTAS_TOKEN_BASE + 0x05)
4843a3b8502SAlexey Kardashevskiy #define RTAS_START_CPU                          (RTAS_TOKEN_BASE + 0x06)
4853a3b8502SAlexey Kardashevskiy #define RTAS_STOP_SELF                          (RTAS_TOKEN_BASE + 0x07)
4863a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x08)
4873a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_SYSTEM_PARAMETER           (RTAS_TOKEN_BASE + 0x09)
4883a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_XIVE                       (RTAS_TOKEN_BASE + 0x0A)
4893a3b8502SAlexey Kardashevskiy #define RTAS_IBM_GET_XIVE                       (RTAS_TOKEN_BASE + 0x0B)
4903a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_OFF                        (RTAS_TOKEN_BASE + 0x0C)
4913a3b8502SAlexey Kardashevskiy #define RTAS_IBM_INT_ON                         (RTAS_TOKEN_BASE + 0x0D)
4923a3b8502SAlexey Kardashevskiy #define RTAS_CHECK_EXCEPTION                    (RTAS_TOKEN_BASE + 0x0E)
4933a3b8502SAlexey Kardashevskiy #define RTAS_EVENT_SCAN                         (RTAS_TOKEN_BASE + 0x0F)
4943a3b8502SAlexey Kardashevskiy #define RTAS_IBM_SET_TCE_BYPASS                 (RTAS_TOKEN_BASE + 0x10)
4953a3b8502SAlexey Kardashevskiy #define RTAS_QUIESCE                            (RTAS_TOKEN_BASE + 0x11)
4963a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_FETCH                        (RTAS_TOKEN_BASE + 0x12)
4973a3b8502SAlexey Kardashevskiy #define RTAS_NVRAM_STORE                        (RTAS_TOKEN_BASE + 0x13)
4983a3b8502SAlexey Kardashevskiy #define RTAS_READ_PCI_CONFIG                    (RTAS_TOKEN_BASE + 0x14)
4993a3b8502SAlexey Kardashevskiy #define RTAS_WRITE_PCI_CONFIG                   (RTAS_TOKEN_BASE + 0x15)
5003a3b8502SAlexey Kardashevskiy #define RTAS_IBM_READ_PCI_CONFIG                (RTAS_TOKEN_BASE + 0x16)
5013a3b8502SAlexey Kardashevskiy #define RTAS_IBM_WRITE_PCI_CONFIG               (RTAS_TOKEN_BASE + 0x17)
5023a3b8502SAlexey Kardashevskiy #define RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER  (RTAS_TOKEN_BASE + 0x18)
5033a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CHANGE_MSI                     (RTAS_TOKEN_BASE + 0x19)
5043a3b8502SAlexey Kardashevskiy #define RTAS_SET_INDICATOR                      (RTAS_TOKEN_BASE + 0x1A)
5053a3b8502SAlexey Kardashevskiy #define RTAS_SET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1B)
5063a3b8502SAlexey Kardashevskiy #define RTAS_GET_POWER_LEVEL                    (RTAS_TOKEN_BASE + 0x1C)
5073a3b8502SAlexey Kardashevskiy #define RTAS_GET_SENSOR_STATE                   (RTAS_TOKEN_BASE + 0x1D)
5083a3b8502SAlexey Kardashevskiy #define RTAS_IBM_CONFIGURE_CONNECTOR            (RTAS_TOKEN_BASE + 0x1E)
5093a3b8502SAlexey Kardashevskiy #define RTAS_IBM_OS_TERM                        (RTAS_TOKEN_BASE + 0x1F)
510ee954280SGavin Shan #define RTAS_IBM_SET_EEH_OPTION                 (RTAS_TOKEN_BASE + 0x20)
511ee954280SGavin Shan #define RTAS_IBM_GET_CONFIG_ADDR_INFO2          (RTAS_TOKEN_BASE + 0x21)
512ee954280SGavin Shan #define RTAS_IBM_READ_SLOT_RESET_STATE2         (RTAS_TOKEN_BASE + 0x22)
513ee954280SGavin Shan #define RTAS_IBM_SET_SLOT_RESET                 (RTAS_TOKEN_BASE + 0x23)
514ee954280SGavin Shan #define RTAS_IBM_CONFIGURE_PE                   (RTAS_TOKEN_BASE + 0x24)
515ee954280SGavin Shan #define RTAS_IBM_SLOT_ERROR_DETAIL              (RTAS_TOKEN_BASE + 0x25)
516ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_QUERY_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x26)
517ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_CREATE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x27)
518ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_REMOVE_PE_DMA_WINDOW           (RTAS_TOKEN_BASE + 0x28)
519ae4de14cSAlexey Kardashevskiy #define RTAS_IBM_RESET_PE_DMA_WINDOW            (RTAS_TOKEN_BASE + 0x29)
5203a3b8502SAlexey Kardashevskiy 
521ae4de14cSAlexey Kardashevskiy #define RTAS_TOKEN_MAX                          (RTAS_TOKEN_BASE + 0x2A)
5223a3b8502SAlexey Kardashevskiy 
5233052d951SSam bobroff /* RTAS ibm,get-system-parameter token values */
5243b50d897SSam bobroff #define RTAS_SYSPARM_SPLPAR_CHARACTERISTICS      20
5253052d951SSam bobroff #define RTAS_SYSPARM_DIAGNOSTICS_RUN_MODE        42
526b907d7b0SSam bobroff #define RTAS_SYSPARM_UUID                        48
5273052d951SSam bobroff 
5288c8639dfSMike Day /* RTAS indicator/sensor types
5298c8639dfSMike Day  *
5308c8639dfSMike Day  * as defined by PAPR+ 2.7 7.3.5.4, Table 41
5318c8639dfSMike Day  *
5328c8639dfSMike Day  * NOTE: currently only DR-related sensors are implemented here
5338c8639dfSMike Day  */
5348c8639dfSMike Day #define RTAS_SENSOR_TYPE_ISOLATION_STATE        9001
5358c8639dfSMike Day #define RTAS_SENSOR_TYPE_DR                     9002
5368c8639dfSMike Day #define RTAS_SENSOR_TYPE_ALLOCATION_STATE       9003
5378c8639dfSMike Day #define RTAS_SENSOR_TYPE_ENTITY_SENSE RTAS_SENSOR_TYPE_ALLOCATION_STATE
5388c8639dfSMike Day 
5393052d951SSam bobroff /* Possible values for the platform-processor-diagnostics-run-mode parameter
5403052d951SSam bobroff  * of the RTAS ibm,get-system-parameter call.
5413052d951SSam bobroff  */
5423052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_DISABLED  0
5433052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_STAGGERED 1
5443052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_IMMEDIATE 2
5453052d951SSam bobroff #define DIAGNOSTICS_RUN_MODE_PERIODIC  3
5463052d951SSam bobroff 
5474fe822e0SAlexey Kardashevskiy static inline uint64_t ppc64_phys_to_real(uint64_t addr)
5484fe822e0SAlexey Kardashevskiy {
5494fe822e0SAlexey Kardashevskiy     return addr & ~0xF000000000000000ULL;
5504fe822e0SAlexey Kardashevskiy }
5514fe822e0SAlexey Kardashevskiy 
5520d09e41aSPaolo Bonzini static inline uint32_t rtas_ld(target_ulong phys, int n)
5530d09e41aSPaolo Bonzini {
554fdfba1a2SEdgar E. Iglesias     return ldl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n));
5550d09e41aSPaolo Bonzini }
5560d09e41aSPaolo Bonzini 
557a14aa92bSGavin Shan static inline uint64_t rtas_ldq(target_ulong phys, int n)
558a14aa92bSGavin Shan {
559a14aa92bSGavin Shan     return (uint64_t)rtas_ld(phys, n) << 32 | rtas_ld(phys, n + 1);
560a14aa92bSGavin Shan }
561a14aa92bSGavin Shan 
5620d09e41aSPaolo Bonzini static inline void rtas_st(target_ulong phys, int n, uint32_t val)
5630d09e41aSPaolo Bonzini {
564ab1da857SEdgar E. Iglesias     stl_be_phys(&address_space_memory, ppc64_phys_to_real(phys + 4*n), val);
5650d09e41aSPaolo Bonzini }
5660d09e41aSPaolo Bonzini 
56728e02042SDavid Gibson typedef void (*spapr_rtas_fn)(PowerPCCPU *cpu, sPAPRMachineState *sm,
568210b580bSAnthony Liguori                               uint32_t token,
5690d09e41aSPaolo Bonzini                               uint32_t nargs, target_ulong args,
5700d09e41aSPaolo Bonzini                               uint32_t nret, target_ulong rets);
5713a3b8502SAlexey Kardashevskiy void spapr_rtas_register(int token, const char *name, spapr_rtas_fn fn);
57228e02042SDavid Gibson target_ulong spapr_rtas_call(PowerPCCPU *cpu, sPAPRMachineState *sm,
5730d09e41aSPaolo Bonzini                              uint32_t token, uint32_t nargs, target_ulong args,
5740d09e41aSPaolo Bonzini                              uint32_t nret, target_ulong rets);
5753f5dabceSDavid Gibson void spapr_dt_rtas_tokens(void *fdt, int rtas);
5762cac78c1SDavid Gibson void spapr_load_rtas(sPAPRMachineState *spapr, void *fdt, hwaddr addr);
5770d09e41aSPaolo Bonzini 
5780d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_SHIFT   12
5790d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_SIZE    (1ULL << SPAPR_TCE_PAGE_SHIFT)
5800d09e41aSPaolo Bonzini #define SPAPR_TCE_PAGE_MASK    (SPAPR_TCE_PAGE_SIZE - 1)
5810d09e41aSPaolo Bonzini 
5820d09e41aSPaolo Bonzini #define SPAPR_VIO_BASE_LIOBN    0x00000000
5834290ca49SAlexey Kardashevskiy #define SPAPR_VIO_LIOBN(reg)    (0x00000000 | (reg))
584c8545818SAlexey Kardashevskiy #define SPAPR_PCI_LIOBN(phb_index, window_num) \
585c8545818SAlexey Kardashevskiy     (0x80000000 | ((phb_index) << 8) | (window_num))
586d9d96a3cSAlexey Kardashevskiy #define SPAPR_IS_PCI_LIOBN(liobn)   (!!((liobn) & 0x80000000))
587c8545818SAlexey Kardashevskiy #define SPAPR_PCI_DMA_WINDOW_NUM(liobn) ((liobn) & 0xff)
5880d09e41aSPaolo Bonzini 
5890d09e41aSPaolo Bonzini #define RTAS_ERROR_LOG_MAX      2048
5900d09e41aSPaolo Bonzini 
59179853e18STyrel Datwyler #define RTAS_EVENT_SCAN_RATE    1
59279853e18STyrel Datwyler 
5932b7dc949SPaolo Bonzini typedef struct sPAPRTCETable sPAPRTCETable;
5940d09e41aSPaolo Bonzini 
595a83000f5SAnthony Liguori #define TYPE_SPAPR_TCE_TABLE "spapr-tce-table"
596a83000f5SAnthony Liguori #define SPAPR_TCE_TABLE(obj) \
597a83000f5SAnthony Liguori     OBJECT_CHECK(sPAPRTCETable, (obj), TYPE_SPAPR_TCE_TABLE)
598a83000f5SAnthony Liguori 
5991221a474SAlexey Kardashevskiy #define TYPE_SPAPR_IOMMU_MEMORY_REGION "spapr-iommu-memory-region"
6001221a474SAlexey Kardashevskiy #define SPAPR_IOMMU_MEMORY_REGION(obj) \
6011221a474SAlexey Kardashevskiy         OBJECT_CHECK(IOMMUMemoryRegion, (obj), TYPE_SPAPR_IOMMU_MEMORY_REGION)
6021221a474SAlexey Kardashevskiy 
603a83000f5SAnthony Liguori struct sPAPRTCETable {
604a83000f5SAnthony Liguori     DeviceState parent;
605a83000f5SAnthony Liguori     uint32_t liobn;
606a83000f5SAnthony Liguori     uint32_t nb_table;
6071b8eceeeSAlexey Kardashevskiy     uint64_t bus_offset;
608650f33adSAlexey Kardashevskiy     uint32_t page_shift;
609a83000f5SAnthony Liguori     uint64_t *table;
610a26fdf39SAlexey Kardashevskiy     uint32_t mig_nb_table;
611a26fdf39SAlexey Kardashevskiy     uint64_t *mig_table;
612a83000f5SAnthony Liguori     bool bypass;
6136a81dd17SDavid Gibson     bool need_vfio;
614a83000f5SAnthony Liguori     int fd;
6153df9d748SAlexey Kardashevskiy     MemoryRegion root;
6163df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu;
617ee9a569aSAlexey Kardashevskiy     struct VIOsPAPRDevice *vdev; /* for @bypass migration compatibility only */
618a83000f5SAnthony Liguori     QLIST_ENTRY(sPAPRTCETable) list;
619a83000f5SAnthony Liguori };
620a83000f5SAnthony Liguori 
621f9ce8e0aSThomas Huth sPAPRTCETable *spapr_tce_find_by_liobn(target_ulong liobn);
62231fe14d1SNathan Fontenot 
6235341258eSDavid Gibson struct sPAPREventLogEntry {
624fd38804bSDaniel Henrique Barboza     uint32_t summary;
625fd38804bSDaniel Henrique Barboza     uint32_t extended_length;
626fd38804bSDaniel Henrique Barboza     void *extended_log;
62731fe14d1SNathan Fontenot     QTAILQ_ENTRY(sPAPREventLogEntry) next;
62831fe14d1SNathan Fontenot };
62931fe14d1SNathan Fontenot 
63028e02042SDavid Gibson void spapr_events_init(sPAPRMachineState *sm);
631ffbb1705SMichael Roth void spapr_dt_events(sPAPRMachineState *sm, void *fdt);
63228e02042SDavid Gibson int spapr_h_cas_compose_response(sPAPRMachineState *sm,
63303d196b7SBharata B Rao                                  target_ulong addr, target_ulong size,
6346787d27bSMichael Roth                                  sPAPROptionVector *ov5_updates);
635b4db5413SSuraj Jitindar Singh void close_htab_fd(sPAPRMachineState *spapr);
636b4db5413SSuraj Jitindar Singh void spapr_setup_hpt_and_vrma(sPAPRMachineState *spapr);
63706ec79e8SBharata B Rao void spapr_free_hpt(sPAPRMachineState *spapr);
638df7625d4SAlexey Kardashevskiy sPAPRTCETable *spapr_tce_new_table(DeviceState *owner, uint32_t liobn);
639df7625d4SAlexey Kardashevskiy void spapr_tce_table_enable(sPAPRTCETable *tcet,
640df7625d4SAlexey Kardashevskiy                             uint32_t page_shift, uint64_t bus_offset,
641df7625d4SAlexey Kardashevskiy                             uint32_t nb_table);
642a26fdf39SAlexey Kardashevskiy void spapr_tce_table_disable(sPAPRTCETable *tcet);
643c10325d6SDavid Gibson void spapr_tce_set_need_vfio(sPAPRTCETable *tcet, bool need_vfio);
644c10325d6SDavid Gibson 
645a84bb436SPaolo Bonzini MemoryRegion *spapr_tce_get_iommu(sPAPRTCETable *tcet);
6460d09e41aSPaolo Bonzini int spapr_dma_dt(void *fdt, int node_off, const char *propname,
6470d09e41aSPaolo Bonzini                  uint32_t liobn, uint64_t window, uint32_t size);
6480d09e41aSPaolo Bonzini int spapr_tcet_dma_dt(void *fdt, int node_off, const char *propname,
6492b7dc949SPaolo Bonzini                       sPAPRTCETable *tcet);
650eefaccc0SDavid Gibson void spapr_pci_switch_vga(bool big_endian);
6517a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_index(sPAPRDRConnector *drc);
6527a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_index(sPAPRDRConnector *drc);
6537a36ae7aSBharata B Rao void spapr_hotplug_req_add_by_count(sPAPRDRConnectorType drc_type,
6547a36ae7aSBharata B Rao                                        uint32_t count);
6557a36ae7aSBharata B Rao void spapr_hotplug_req_remove_by_count(sPAPRDRConnectorType drc_type,
6567a36ae7aSBharata B Rao                                           uint32_t count);
657afdbd403SBharata B Rao void spapr_hotplug_req_add_by_count_indexed(sPAPRDRConnectorType drc_type,
658afdbd403SBharata B Rao                                             uint32_t count, uint32_t index);
659afdbd403SBharata B Rao void spapr_hotplug_req_remove_by_count_indexed(sPAPRDRConnectorType drc_type,
660afdbd403SBharata B Rao                                                uint32_t count, uint32_t index);
6617843c0d6SDavid Gibson void spapr_cpu_parse_features(sPAPRMachineState *spapr);
6620b0b8310SDavid Gibson int spapr_hpt_shift_for_ramsize(uint64_t ramsize);
663*2772cf6bSDavid Gibson void spapr_reallocate_hpt(sPAPRMachineState *spapr, int shift,
664*2772cf6bSDavid Gibson                           Error **errp);
66528df36a1SDavid Gibson 
66631834723SDaniel Henrique Barboza /* CPU and LMB DRC release callbacks. */
66731834723SDaniel Henrique Barboza void spapr_core_release(DeviceState *dev);
66831834723SDaniel Henrique Barboza void spapr_lmb_release(DeviceState *dev);
66931834723SDaniel Henrique Barboza 
670147ff807SCédric Le Goater void spapr_rtc_read(sPAPRRTCState *rtc, struct tm *tm, uint32_t *ns);
671147ff807SCédric Le Goater int spapr_rtc_import_offset(sPAPRRTCState *rtc, int64_t legacy_offset);
67228df36a1SDavid Gibson 
673147ff807SCédric Le Goater #define TYPE_SPAPR_RNG "spapr-rng"
6740d09e41aSPaolo Bonzini 
6754d9392beSThomas Huth int spapr_rng_populate_dt(void *fdt);
6764d9392beSThomas Huth 
677db4ef288SBharata B Rao #define SPAPR_MEMORY_BLOCK_SIZE (1 << 28) /* 256MB */
678db4ef288SBharata B Rao 
6794a1c9cf0SBharata B Rao /*
6804a1c9cf0SBharata B Rao  * This defines the maximum number of DIMM slots we can have for sPAPR
6814a1c9cf0SBharata B Rao  * guest. This is not defined by sPAPR but we are defining it to 32 slots
6824a1c9cf0SBharata B Rao  * based on default number of slots provided by PowerPC kernel.
6834a1c9cf0SBharata B Rao  */
6844a1c9cf0SBharata B Rao #define SPAPR_MAX_RAM_SLOTS     32
6854a1c9cf0SBharata B Rao 
6864a1c9cf0SBharata B Rao /* 1GB alignment for hotplug memory region */
6874a1c9cf0SBharata B Rao #define SPAPR_HOTPLUG_MEM_ALIGN (1ULL << 30)
6884a1c9cf0SBharata B Rao 
68903d196b7SBharata B Rao /*
69003d196b7SBharata B Rao  * Number of 32 bit words in each LMB list entry in ibm,dynamic-memory
69103d196b7SBharata B Rao  * property under ibm,dynamic-reconfiguration-memory node.
69203d196b7SBharata B Rao  */
69303d196b7SBharata B Rao #define SPAPR_DR_LMB_LIST_ENTRY_SIZE 6
69403d196b7SBharata B Rao 
69503d196b7SBharata B Rao /*
696d0e5a8f2SBharata B Rao  * Defines for flag value in ibm,dynamic-memory property under
697d0e5a8f2SBharata B Rao  * ibm,dynamic-reconfiguration-memory node.
69803d196b7SBharata B Rao  */
69903d196b7SBharata B Rao #define SPAPR_LMB_FLAGS_ASSIGNED 0x00000008
700d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_DRC_INVALID 0x00000020
701d0e5a8f2SBharata B Rao #define SPAPR_LMB_FLAGS_RESERVED 0x00000080
70203d196b7SBharata B Rao 
7031c7ad77eSNicholas Piggin void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg);
7041c7ad77eSNicholas Piggin 
7050b0b8310SDavid Gibson #define HTAB_SIZE(spapr)        (1ULL << ((spapr)->htab_shift))
7060b0b8310SDavid Gibson 
7072a6a4076SMarkus Armbruster #endif /* HW_SPAPR_H */
708