xref: /openbmc/qemu/include/hw/pci/pcie.h (revision b0dd0a3d)
1 /*
2  * pcie.h
3  *
4  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
5  *                    VA Linux Systems Japan K.K.
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License as published by
9  * the Free Software Foundation; either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License along
18  * with this program; if not, see <http://www.gnu.org/licenses/>.
19  */
20 
21 #ifndef QEMU_PCIE_H
22 #define QEMU_PCIE_H
23 
24 #include "hw/pci/pci_regs.h"
25 #include "hw/pci/pcie_regs.h"
26 #include "hw/pci/pcie_aer.h"
27 #include "hw/pci/pcie_sriov.h"
28 #include "hw/hotplug.h"
29 
30 typedef enum {
31     /* for attention and power indicator */
32     PCI_EXP_HP_IND_RESERVED     = PCI_EXP_SLTCTL_IND_RESERVED,
33     PCI_EXP_HP_IND_ON           = PCI_EXP_SLTCTL_IND_ON,
34     PCI_EXP_HP_IND_BLINK        = PCI_EXP_SLTCTL_IND_BLINK,
35     PCI_EXP_HP_IND_OFF          = PCI_EXP_SLTCTL_IND_OFF,
36 } PCIExpressIndicator;
37 
38 typedef enum {
39     /* these bits must match the bits in Slot Control/Status registers.
40      * PCI_EXP_HP_EV_xxx = PCI_EXP_SLTCTL_xxxE = PCI_EXP_SLTSTA_xxx
41      *
42      * Not all the bits of slot control register match with the ones of
43      * slot status. Not some bits of slot status register is used to
44      * show status, not to report event occurrence.
45      * So such bits must be masked out when checking the software
46      * notification condition.
47      */
48     PCI_EXP_HP_EV_ABP           = PCI_EXP_SLTCTL_ABPE,
49                                         /* attention button pressed */
50     PCI_EXP_HP_EV_PDC           = PCI_EXP_SLTCTL_PDCE,
51                                         /* presence detect changed */
52     PCI_EXP_HP_EV_CCI           = PCI_EXP_SLTCTL_CCIE,
53                                         /* command completed */
54 
55     PCI_EXP_HP_EV_SUPPORTED     = PCI_EXP_HP_EV_ABP |
56                                   PCI_EXP_HP_EV_PDC |
57                                   PCI_EXP_HP_EV_CCI,
58                                                 /* supported event mask  */
59 
60     /* events not listed aren't supported */
61 } PCIExpressHotPlugEvent;
62 
63 struct PCIExpressDevice {
64     /* Offset of express capability in config space */
65     uint8_t exp_cap;
66     /* Offset of Power Management capability in config space */
67     uint8_t pm_cap;
68 
69     /* SLOT */
70     bool hpev_notified; /* Logical AND of conditions for hot plug event.
71                          Following 6.7.3.4:
72                          Software Notification of Hot-Plug Events, an interrupt
73                          is sent whenever the logical and of these conditions
74                          transitions from false to true. */
75 
76     /* AER */
77     uint16_t aer_cap;
78     PCIEAERLog aer_log;
79 
80     /* Offset of ATS capability in config space */
81     uint16_t ats_cap;
82 
83     /* ACS */
84     uint16_t acs_cap;
85 
86     /* SR/IOV */
87     uint16_t sriov_cap;
88     PCIESriovPF sriov_pf;
89     PCIESriovVF sriov_vf;
90 };
91 
92 #define COMPAT_PROP_PCP "power_controller_present"
93 
94 /* PCI express capability helper functions */
95 int pcie_cap_init(PCIDevice *dev, uint8_t offset, uint8_t type,
96                   uint8_t port, Error **errp);
97 int pcie_cap_v1_init(PCIDevice *dev, uint8_t offset,
98                      uint8_t type, uint8_t port);
99 int pcie_endpoint_cap_init(PCIDevice *dev, uint8_t offset);
100 void pcie_cap_exit(PCIDevice *dev);
101 int pcie_endpoint_cap_v1_init(PCIDevice *dev, uint8_t offset);
102 void pcie_cap_v1_exit(PCIDevice *dev);
103 uint8_t pcie_cap_get_type(const PCIDevice *dev);
104 void pcie_cap_flags_set_vector(PCIDevice *dev, uint8_t vector);
105 uint8_t pcie_cap_flags_get_vector(PCIDevice *dev);
106 
107 void pcie_cap_deverr_init(PCIDevice *dev);
108 void pcie_cap_deverr_reset(PCIDevice *dev);
109 
110 void pcie_cap_lnkctl_init(PCIDevice *dev);
111 void pcie_cap_lnkctl_reset(PCIDevice *dev);
112 
113 void pcie_cap_slot_init(PCIDevice *dev, PCIESlot *s);
114 void pcie_cap_slot_reset(PCIDevice *dev);
115 void pcie_cap_slot_get(PCIDevice *dev, uint16_t *slt_ctl, uint16_t *slt_sta);
116 void pcie_cap_slot_write_config(PCIDevice *dev,
117                                 uint16_t old_slt_ctl, uint16_t old_slt_sta,
118                                 uint32_t addr, uint32_t val, int len);
119 int pcie_cap_slot_post_load(void *opaque, int version_id);
120 void pcie_cap_slot_push_attention_button(PCIDevice *dev);
121 void pcie_cap_slot_enable_power(PCIDevice *dev);
122 
123 void pcie_cap_root_init(PCIDevice *dev);
124 void pcie_cap_root_reset(PCIDevice *dev);
125 
126 void pcie_cap_flr_init(PCIDevice *dev);
127 void pcie_cap_flr_write_config(PCIDevice *dev,
128                            uint32_t addr, uint32_t val, int len);
129 
130 /* ARI forwarding capability and control */
131 void pcie_cap_arifwd_init(PCIDevice *dev);
132 void pcie_cap_arifwd_reset(PCIDevice *dev);
133 bool pcie_cap_is_arifwd_enabled(const PCIDevice *dev);
134 
135 /* PCI express extended capability helper functions */
136 uint16_t pcie_find_capability(PCIDevice *dev, uint16_t cap_id);
137 void pcie_add_capability(PCIDevice *dev,
138                          uint16_t cap_id, uint8_t cap_ver,
139                          uint16_t offset, uint16_t size);
140 void pcie_sync_bridge_lnk(PCIDevice *dev);
141 
142 void pcie_acs_init(PCIDevice *dev, uint16_t offset);
143 void pcie_acs_reset(PCIDevice *dev);
144 
145 void pcie_ari_init(PCIDevice *dev, uint16_t offset, uint16_t nextfn);
146 void pcie_dev_ser_num_init(PCIDevice *dev, uint16_t offset, uint64_t ser_num);
147 void pcie_ats_init(PCIDevice *dev, uint16_t offset, bool aligned);
148 
149 void pcie_cap_slot_pre_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
150                                Error **errp);
151 void pcie_cap_slot_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
152                            Error **errp);
153 void pcie_cap_slot_unplug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
154                              Error **errp);
155 void pcie_cap_slot_unplug_request_cb(HotplugHandler *hotplug_dev,
156                                      DeviceState *dev, Error **errp);
157 #endif /* QEMU_PCIE_H */
158